i2c-designware-slave.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Synopsys DesignWare I2C adapter driver (slave only).
  3. *
  4. * Based on the Synopsys DesignWare I2C adapter driver (master).
  5. *
  6. * Copyright (C) 2016 Synopsys Inc.
  7. *
  8. * ----------------------------------------------------------------------------
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. * ----------------------------------------------------------------------------
  20. *
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/err.h>
  24. #include <linux/errno.h>
  25. #include <linux/i2c.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/io.h>
  28. #include <linux/module.h>
  29. #include <linux/pm_runtime.h>
  30. #include "i2c-designware-core.h"
  31. static void i2c_dw_configure_fifo_slave(struct dw_i2c_dev *dev)
  32. {
  33. /* Configure Tx/Rx FIFO threshold levels. */
  34. dw_writel(dev, 0, DW_IC_TX_TL);
  35. dw_writel(dev, 0, DW_IC_RX_TL);
  36. /* Configure the I2C slave. */
  37. dw_writel(dev, dev->slave_cfg, DW_IC_CON);
  38. dw_writel(dev, DW_IC_INTR_SLAVE_MASK, DW_IC_INTR_MASK);
  39. }
  40. /**
  41. * i2c_dw_init_slave() - Initialize the designware i2c slave hardware
  42. * @dev: device private data
  43. *
  44. * This function configures and enables the I2C in slave mode.
  45. * This function is called during I2C init function, and in case of timeout at
  46. * run time.
  47. */
  48. static int i2c_dw_init_slave(struct dw_i2c_dev *dev)
  49. {
  50. u32 reg, comp_param1;
  51. int ret;
  52. ret = i2c_dw_acquire_lock(dev);
  53. if (ret)
  54. return ret;
  55. reg = dw_readl(dev, DW_IC_COMP_TYPE);
  56. if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
  57. /* Configure register endianness access. */
  58. dev->flags |= ACCESS_SWAP;
  59. } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
  60. /* Configure register access mode 16bit. */
  61. dev->flags |= ACCESS_16BIT;
  62. } else if (reg != DW_IC_COMP_TYPE_VALUE) {
  63. dev_err(dev->dev,
  64. "Unknown Synopsys component type: 0x%08x\n", reg);
  65. i2c_dw_release_lock(dev);
  66. return -ENODEV;
  67. }
  68. comp_param1 = dw_readl(dev, DW_IC_COMP_PARAM_1);
  69. /* Disable the adapter. */
  70. __i2c_dw_enable_and_wait(dev, false);
  71. /* Configure SDA Hold Time if required. */
  72. reg = dw_readl(dev, DW_IC_COMP_VERSION);
  73. if (reg >= DW_IC_SDA_HOLD_MIN_VERS) {
  74. if (!dev->sda_hold_time) {
  75. /* Keep previous hold time setting if no one set it. */
  76. dev->sda_hold_time = dw_readl(dev, DW_IC_SDA_HOLD);
  77. }
  78. /*
  79. * Workaround for avoiding TX arbitration lost in case I2C
  80. * slave pulls SDA down "too quickly" after falling egde of
  81. * SCL by enabling non-zero SDA RX hold. Specification says it
  82. * extends incoming SDA low to high transition while SCL is
  83. * high but it apprears to help also above issue.
  84. */
  85. if (!(dev->sda_hold_time & DW_IC_SDA_HOLD_RX_MASK))
  86. dev->sda_hold_time |= 1 << DW_IC_SDA_HOLD_RX_SHIFT;
  87. dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
  88. } else {
  89. dev_warn(dev->dev,
  90. "Hardware too old to adjust SDA hold time.\n");
  91. }
  92. i2c_dw_configure_fifo_slave(dev);
  93. i2c_dw_release_lock(dev);
  94. return 0;
  95. }
  96. static int i2c_dw_reg_slave(struct i2c_client *slave)
  97. {
  98. struct dw_i2c_dev *dev = i2c_get_adapdata(slave->adapter);
  99. if (dev->slave)
  100. return -EBUSY;
  101. if (slave->flags & I2C_CLIENT_TEN)
  102. return -EAFNOSUPPORT;
  103. pm_runtime_get_sync(dev->dev);
  104. /*
  105. * Set slave address in the IC_SAR register,
  106. * the address to which the DW_apb_i2c responds.
  107. */
  108. __i2c_dw_enable(dev, false);
  109. dw_writel(dev, slave->addr, DW_IC_SAR);
  110. dev->slave = slave;
  111. __i2c_dw_enable(dev, true);
  112. dev->cmd_err = 0;
  113. dev->msg_write_idx = 0;
  114. dev->msg_read_idx = 0;
  115. dev->msg_err = 0;
  116. dev->status = STATUS_IDLE;
  117. dev->abort_source = 0;
  118. dev->rx_outstanding = 0;
  119. return 0;
  120. }
  121. static int i2c_dw_unreg_slave(struct i2c_client *slave)
  122. {
  123. struct dw_i2c_dev *dev = i2c_get_adapdata(slave->adapter);
  124. dev->disable_int(dev);
  125. dev->disable(dev);
  126. dev->slave = NULL;
  127. pm_runtime_put(dev->dev);
  128. return 0;
  129. }
  130. static u32 i2c_dw_read_clear_intrbits_slave(struct dw_i2c_dev *dev)
  131. {
  132. u32 stat;
  133. /*
  134. * The IC_INTR_STAT register just indicates "enabled" interrupts.
  135. * Ths unmasked raw version of interrupt status bits are available
  136. * in the IC_RAW_INTR_STAT register.
  137. *
  138. * That is,
  139. * stat = dw_readl(IC_INTR_STAT);
  140. * equals to,
  141. * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
  142. *
  143. * The raw version might be useful for debugging purposes.
  144. */
  145. stat = dw_readl(dev, DW_IC_INTR_STAT);
  146. /*
  147. * Do not use the IC_CLR_INTR register to clear interrupts, or
  148. * you'll miss some interrupts, triggered during the period from
  149. * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
  150. *
  151. * Instead, use the separately-prepared IC_CLR_* registers.
  152. */
  153. if (stat & DW_IC_INTR_TX_ABRT)
  154. dw_readl(dev, DW_IC_CLR_TX_ABRT);
  155. if (stat & DW_IC_INTR_RX_UNDER)
  156. dw_readl(dev, DW_IC_CLR_RX_UNDER);
  157. if (stat & DW_IC_INTR_RX_OVER)
  158. dw_readl(dev, DW_IC_CLR_RX_OVER);
  159. if (stat & DW_IC_INTR_TX_OVER)
  160. dw_readl(dev, DW_IC_CLR_TX_OVER);
  161. if (stat & DW_IC_INTR_RX_DONE)
  162. dw_readl(dev, DW_IC_CLR_RX_DONE);
  163. if (stat & DW_IC_INTR_ACTIVITY)
  164. dw_readl(dev, DW_IC_CLR_ACTIVITY);
  165. if (stat & DW_IC_INTR_STOP_DET)
  166. dw_readl(dev, DW_IC_CLR_STOP_DET);
  167. if (stat & DW_IC_INTR_START_DET)
  168. dw_readl(dev, DW_IC_CLR_START_DET);
  169. if (stat & DW_IC_INTR_GEN_CALL)
  170. dw_readl(dev, DW_IC_CLR_GEN_CALL);
  171. return stat;
  172. }
  173. /*
  174. * Interrupt service routine. This gets called whenever an I2C slave interrupt
  175. * occurs.
  176. */
  177. static int i2c_dw_irq_handler_slave(struct dw_i2c_dev *dev)
  178. {
  179. u32 raw_stat, stat, enabled;
  180. u8 val, slave_activity;
  181. stat = dw_readl(dev, DW_IC_INTR_STAT);
  182. enabled = dw_readl(dev, DW_IC_ENABLE);
  183. raw_stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
  184. slave_activity = ((dw_readl(dev, DW_IC_STATUS) &
  185. DW_IC_STATUS_SLAVE_ACTIVITY) >> 6);
  186. if (!enabled || !(raw_stat & ~DW_IC_INTR_ACTIVITY) || !dev->slave)
  187. return 0;
  188. dev_dbg(dev->dev,
  189. "%#x STATUS SLAVE_ACTIVITY=%#x : RAW_INTR_STAT=%#x : INTR_STAT=%#x\n",
  190. enabled, slave_activity, raw_stat, stat);
  191. if ((stat & DW_IC_INTR_RX_FULL) && (stat & DW_IC_INTR_STOP_DET))
  192. i2c_slave_event(dev->slave, I2C_SLAVE_WRITE_REQUESTED, &val);
  193. if (stat & DW_IC_INTR_RD_REQ) {
  194. if (slave_activity) {
  195. if (stat & DW_IC_INTR_RX_FULL) {
  196. val = dw_readl(dev, DW_IC_DATA_CMD);
  197. if (!i2c_slave_event(dev->slave,
  198. I2C_SLAVE_WRITE_RECEIVED,
  199. &val)) {
  200. dev_vdbg(dev->dev, "Byte %X acked!",
  201. val);
  202. }
  203. dw_readl(dev, DW_IC_CLR_RD_REQ);
  204. stat = i2c_dw_read_clear_intrbits_slave(dev);
  205. } else {
  206. dw_readl(dev, DW_IC_CLR_RD_REQ);
  207. dw_readl(dev, DW_IC_CLR_RX_UNDER);
  208. stat = i2c_dw_read_clear_intrbits_slave(dev);
  209. }
  210. if (!i2c_slave_event(dev->slave,
  211. I2C_SLAVE_READ_REQUESTED,
  212. &val))
  213. dw_writel(dev, val, DW_IC_DATA_CMD);
  214. }
  215. }
  216. if (stat & DW_IC_INTR_RX_DONE) {
  217. if (!i2c_slave_event(dev->slave, I2C_SLAVE_READ_PROCESSED,
  218. &val))
  219. dw_readl(dev, DW_IC_CLR_RX_DONE);
  220. i2c_slave_event(dev->slave, I2C_SLAVE_STOP, &val);
  221. stat = i2c_dw_read_clear_intrbits_slave(dev);
  222. return 1;
  223. }
  224. if (stat & DW_IC_INTR_RX_FULL) {
  225. val = dw_readl(dev, DW_IC_DATA_CMD);
  226. if (!i2c_slave_event(dev->slave, I2C_SLAVE_WRITE_RECEIVED,
  227. &val))
  228. dev_vdbg(dev->dev, "Byte %X acked!", val);
  229. } else {
  230. i2c_slave_event(dev->slave, I2C_SLAVE_STOP, &val);
  231. stat = i2c_dw_read_clear_intrbits_slave(dev);
  232. }
  233. return 1;
  234. }
  235. static irqreturn_t i2c_dw_isr_slave(int this_irq, void *dev_id)
  236. {
  237. struct dw_i2c_dev *dev = dev_id;
  238. int ret;
  239. i2c_dw_read_clear_intrbits_slave(dev);
  240. ret = i2c_dw_irq_handler_slave(dev);
  241. if (ret > 0)
  242. complete(&dev->cmd_complete);
  243. return IRQ_RETVAL(ret);
  244. }
  245. static const struct i2c_algorithm i2c_dw_algo = {
  246. .functionality = i2c_dw_func,
  247. .reg_slave = i2c_dw_reg_slave,
  248. .unreg_slave = i2c_dw_unreg_slave,
  249. };
  250. int i2c_dw_probe_slave(struct dw_i2c_dev *dev)
  251. {
  252. struct i2c_adapter *adap = &dev->adapter;
  253. int ret;
  254. init_completion(&dev->cmd_complete);
  255. dev->init = i2c_dw_init_slave;
  256. dev->disable = i2c_dw_disable;
  257. dev->disable_int = i2c_dw_disable_int;
  258. ret = dev->init(dev);
  259. if (ret)
  260. return ret;
  261. snprintf(adap->name, sizeof(adap->name),
  262. "Synopsys DesignWare I2C Slave adapter");
  263. adap->retries = 3;
  264. adap->algo = &i2c_dw_algo;
  265. adap->dev.parent = dev->dev;
  266. i2c_set_adapdata(adap, dev);
  267. ret = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr_slave,
  268. IRQF_SHARED, dev_name(dev->dev), dev);
  269. if (ret) {
  270. dev_err(dev->dev, "failure requesting irq %i: %d\n",
  271. dev->irq, ret);
  272. return ret;
  273. }
  274. ret = i2c_add_numbered_adapter(adap);
  275. if (ret)
  276. dev_err(dev->dev, "failure adding adapter: %d\n", ret);
  277. return ret;
  278. }
  279. EXPORT_SYMBOL_GPL(i2c_dw_probe_slave);
  280. MODULE_AUTHOR("Luis Oliveira <lolivei@synopsys.com>");
  281. MODULE_DESCRIPTION("Synopsys DesignWare I2C bus slave adapter");
  282. MODULE_LICENSE("GPL v2");