i2c-davinci.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * TI DAVINCI I2C adapter driver.
  3. *
  4. * Copyright (C) 2006 Texas Instruments.
  5. * Copyright (C) 2007 MontaVista Software Inc.
  6. *
  7. * Updated by Vinod & Sudhakar Feb 2005
  8. *
  9. * ----------------------------------------------------------------------------
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. * ----------------------------------------------------------------------------
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/delay.h>
  26. #include <linux/i2c.h>
  27. #include <linux/clk.h>
  28. #include <linux/errno.h>
  29. #include <linux/sched.h>
  30. #include <linux/err.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/io.h>
  34. #include <linux/slab.h>
  35. #include <linux/cpufreq.h>
  36. #include <linux/gpio/consumer.h>
  37. #include <linux/of_device.h>
  38. #include <linux/platform_data/i2c-davinci.h>
  39. #include <linux/pm_runtime.h>
  40. /* ----- global defines ----------------------------------------------- */
  41. #define DAVINCI_I2C_TIMEOUT (1*HZ)
  42. #define DAVINCI_I2C_MAX_TRIES 2
  43. #define DAVINCI_I2C_OWN_ADDRESS 0x08
  44. #define I2C_DAVINCI_INTR_ALL (DAVINCI_I2C_IMR_SCD | \
  45. DAVINCI_I2C_IMR_ARDY | \
  46. DAVINCI_I2C_IMR_NACK | \
  47. DAVINCI_I2C_IMR_AL)
  48. #define DAVINCI_I2C_OAR_REG 0x00
  49. #define DAVINCI_I2C_IMR_REG 0x04
  50. #define DAVINCI_I2C_STR_REG 0x08
  51. #define DAVINCI_I2C_CLKL_REG 0x0c
  52. #define DAVINCI_I2C_CLKH_REG 0x10
  53. #define DAVINCI_I2C_CNT_REG 0x14
  54. #define DAVINCI_I2C_DRR_REG 0x18
  55. #define DAVINCI_I2C_SAR_REG 0x1c
  56. #define DAVINCI_I2C_DXR_REG 0x20
  57. #define DAVINCI_I2C_MDR_REG 0x24
  58. #define DAVINCI_I2C_IVR_REG 0x28
  59. #define DAVINCI_I2C_EMDR_REG 0x2c
  60. #define DAVINCI_I2C_PSC_REG 0x30
  61. #define DAVINCI_I2C_FUNC_REG 0x48
  62. #define DAVINCI_I2C_DIR_REG 0x4c
  63. #define DAVINCI_I2C_DIN_REG 0x50
  64. #define DAVINCI_I2C_DOUT_REG 0x54
  65. #define DAVINCI_I2C_DSET_REG 0x58
  66. #define DAVINCI_I2C_DCLR_REG 0x5c
  67. #define DAVINCI_I2C_IVR_AAS 0x07
  68. #define DAVINCI_I2C_IVR_SCD 0x06
  69. #define DAVINCI_I2C_IVR_XRDY 0x05
  70. #define DAVINCI_I2C_IVR_RDR 0x04
  71. #define DAVINCI_I2C_IVR_ARDY 0x03
  72. #define DAVINCI_I2C_IVR_NACK 0x02
  73. #define DAVINCI_I2C_IVR_AL 0x01
  74. #define DAVINCI_I2C_STR_BB BIT(12)
  75. #define DAVINCI_I2C_STR_RSFULL BIT(11)
  76. #define DAVINCI_I2C_STR_SCD BIT(5)
  77. #define DAVINCI_I2C_STR_ARDY BIT(2)
  78. #define DAVINCI_I2C_STR_NACK BIT(1)
  79. #define DAVINCI_I2C_STR_AL BIT(0)
  80. #define DAVINCI_I2C_MDR_NACK BIT(15)
  81. #define DAVINCI_I2C_MDR_STT BIT(13)
  82. #define DAVINCI_I2C_MDR_STP BIT(11)
  83. #define DAVINCI_I2C_MDR_MST BIT(10)
  84. #define DAVINCI_I2C_MDR_TRX BIT(9)
  85. #define DAVINCI_I2C_MDR_XA BIT(8)
  86. #define DAVINCI_I2C_MDR_RM BIT(7)
  87. #define DAVINCI_I2C_MDR_IRS BIT(5)
  88. #define DAVINCI_I2C_IMR_AAS BIT(6)
  89. #define DAVINCI_I2C_IMR_SCD BIT(5)
  90. #define DAVINCI_I2C_IMR_XRDY BIT(4)
  91. #define DAVINCI_I2C_IMR_RRDY BIT(3)
  92. #define DAVINCI_I2C_IMR_ARDY BIT(2)
  93. #define DAVINCI_I2C_IMR_NACK BIT(1)
  94. #define DAVINCI_I2C_IMR_AL BIT(0)
  95. /* set SDA and SCL as GPIO */
  96. #define DAVINCI_I2C_FUNC_PFUNC0 BIT(0)
  97. /* set SCL as output when used as GPIO*/
  98. #define DAVINCI_I2C_DIR_PDIR0 BIT(0)
  99. /* set SDA as output when used as GPIO*/
  100. #define DAVINCI_I2C_DIR_PDIR1 BIT(1)
  101. /* read SCL GPIO level */
  102. #define DAVINCI_I2C_DIN_PDIN0 BIT(0)
  103. /* read SDA GPIO level */
  104. #define DAVINCI_I2C_DIN_PDIN1 BIT(1)
  105. /*set the SCL GPIO high */
  106. #define DAVINCI_I2C_DSET_PDSET0 BIT(0)
  107. /*set the SDA GPIO high */
  108. #define DAVINCI_I2C_DSET_PDSET1 BIT(1)
  109. /* set the SCL GPIO low */
  110. #define DAVINCI_I2C_DCLR_PDCLR0 BIT(0)
  111. /* set the SDA GPIO low */
  112. #define DAVINCI_I2C_DCLR_PDCLR1 BIT(1)
  113. /* timeout for pm runtime autosuspend */
  114. #define DAVINCI_I2C_PM_TIMEOUT 1000 /* ms */
  115. struct davinci_i2c_dev {
  116. struct device *dev;
  117. void __iomem *base;
  118. struct completion cmd_complete;
  119. struct clk *clk;
  120. int cmd_err;
  121. u8 *buf;
  122. size_t buf_len;
  123. int irq;
  124. int stop;
  125. u8 terminate;
  126. struct i2c_adapter adapter;
  127. #ifdef CONFIG_CPU_FREQ
  128. struct notifier_block freq_transition;
  129. #endif
  130. struct davinci_i2c_platform_data *pdata;
  131. };
  132. /* default platform data to use if not supplied in the platform_device */
  133. static struct davinci_i2c_platform_data davinci_i2c_platform_data_default = {
  134. .bus_freq = 100,
  135. .bus_delay = 0,
  136. };
  137. static inline void davinci_i2c_write_reg(struct davinci_i2c_dev *i2c_dev,
  138. int reg, u16 val)
  139. {
  140. writew_relaxed(val, i2c_dev->base + reg);
  141. }
  142. static inline u16 davinci_i2c_read_reg(struct davinci_i2c_dev *i2c_dev, int reg)
  143. {
  144. return readw_relaxed(i2c_dev->base + reg);
  145. }
  146. static inline void davinci_i2c_reset_ctrl(struct davinci_i2c_dev *i2c_dev,
  147. int val)
  148. {
  149. u16 w;
  150. w = davinci_i2c_read_reg(i2c_dev, DAVINCI_I2C_MDR_REG);
  151. if (!val) /* put I2C into reset */
  152. w &= ~DAVINCI_I2C_MDR_IRS;
  153. else /* take I2C out of reset */
  154. w |= DAVINCI_I2C_MDR_IRS;
  155. davinci_i2c_write_reg(i2c_dev, DAVINCI_I2C_MDR_REG, w);
  156. }
  157. static void i2c_davinci_calc_clk_dividers(struct davinci_i2c_dev *dev)
  158. {
  159. struct davinci_i2c_platform_data *pdata = dev->pdata;
  160. u16 psc;
  161. u32 clk;
  162. u32 d;
  163. u32 clkh;
  164. u32 clkl;
  165. u32 input_clock = clk_get_rate(dev->clk);
  166. struct device_node *of_node = dev->dev->of_node;
  167. /* NOTE: I2C Clock divider programming info
  168. * As per I2C specs the following formulas provide prescaler
  169. * and low/high divider values
  170. * input clk --> PSC Div -----------> ICCL/H Div --> output clock
  171. * module clk
  172. *
  173. * output clk = module clk / (PSC + 1) [ (ICCL + d) + (ICCH + d) ]
  174. *
  175. * Thus,
  176. * (ICCL + ICCH) = clk = (input clk / ((psc +1) * output clk)) - 2d;
  177. *
  178. * where if PSC == 0, d = 7,
  179. * if PSC == 1, d = 6
  180. * if PSC > 1 , d = 5
  181. *
  182. * Note:
  183. * d is always 6 on Keystone I2C controller
  184. */
  185. /*
  186. * Both Davinci and current Keystone User Guides recommend a value
  187. * between 7MHz and 12MHz. In reality 7MHz module clock doesn't
  188. * always produce enough margin between SDA and SCL transitions.
  189. * Measurements show that the higher the module clock is, the
  190. * bigger is the margin, providing more reliable communication.
  191. * So we better target for 12MHz.
  192. */
  193. psc = (input_clock / 12000000) - 1;
  194. if ((input_clock / (psc + 1)) > 12000000)
  195. psc++; /* better to run under spec than over */
  196. d = (psc >= 2) ? 5 : 7 - psc;
  197. if (of_node && of_device_is_compatible(of_node, "ti,keystone-i2c"))
  198. d = 6;
  199. clk = ((input_clock / (psc + 1)) / (pdata->bus_freq * 1000));
  200. /* Avoid driving the bus too fast because of rounding errors above */
  201. if (input_clock / (psc + 1) / clk > pdata->bus_freq * 1000)
  202. clk++;
  203. /*
  204. * According to I2C-BUS Spec 2.1, in FAST-MODE LOW period should be at
  205. * least 1.3uS, which is not the case with 50% duty cycle. Driving HIGH
  206. * to LOW ratio as 1 to 2 is more safe.
  207. */
  208. if (pdata->bus_freq > 100)
  209. clkl = (clk << 1) / 3;
  210. else
  211. clkl = (clk >> 1);
  212. /*
  213. * It's not always possible to have 1 to 2 ratio when d=7, so fall back
  214. * to minimal possible clkh in this case.
  215. */
  216. if (clk >= clkl + d) {
  217. clkh = clk - clkl - d;
  218. clkl -= d;
  219. } else {
  220. clkh = 0;
  221. clkl = clk - (d << 1);
  222. }
  223. davinci_i2c_write_reg(dev, DAVINCI_I2C_PSC_REG, psc);
  224. davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKH_REG, clkh);
  225. davinci_i2c_write_reg(dev, DAVINCI_I2C_CLKL_REG, clkl);
  226. dev_dbg(dev->dev, "input_clock = %d, CLK = %d\n", input_clock, clk);
  227. }
  228. /*
  229. * This function configures I2C and brings I2C out of reset.
  230. * This function is called during I2C init function. This function
  231. * also gets called if I2C encounters any errors.
  232. */
  233. static int i2c_davinci_init(struct davinci_i2c_dev *dev)
  234. {
  235. struct davinci_i2c_platform_data *pdata = dev->pdata;
  236. /* put I2C into reset */
  237. davinci_i2c_reset_ctrl(dev, 0);
  238. /* compute clock dividers */
  239. i2c_davinci_calc_clk_dividers(dev);
  240. /* Respond at reserved "SMBus Host" slave address" (and zero);
  241. * we seem to have no option to not respond...
  242. */
  243. davinci_i2c_write_reg(dev, DAVINCI_I2C_OAR_REG, DAVINCI_I2C_OWN_ADDRESS);
  244. dev_dbg(dev->dev, "PSC = %d\n",
  245. davinci_i2c_read_reg(dev, DAVINCI_I2C_PSC_REG));
  246. dev_dbg(dev->dev, "CLKL = %d\n",
  247. davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKL_REG));
  248. dev_dbg(dev->dev, "CLKH = %d\n",
  249. davinci_i2c_read_reg(dev, DAVINCI_I2C_CLKH_REG));
  250. dev_dbg(dev->dev, "bus_freq = %dkHz, bus_delay = %d\n",
  251. pdata->bus_freq, pdata->bus_delay);
  252. /* Take the I2C module out of reset: */
  253. davinci_i2c_reset_ctrl(dev, 1);
  254. /* Enable interrupts */
  255. davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, I2C_DAVINCI_INTR_ALL);
  256. return 0;
  257. }
  258. /*
  259. * This routine does i2c bus recovery by using i2c_generic_scl_recovery
  260. * which is provided by I2C Bus recovery infrastructure.
  261. */
  262. static void davinci_i2c_prepare_recovery(struct i2c_adapter *adap)
  263. {
  264. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  265. /* Disable interrupts */
  266. davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, 0);
  267. /* put I2C into reset */
  268. davinci_i2c_reset_ctrl(dev, 0);
  269. }
  270. static void davinci_i2c_unprepare_recovery(struct i2c_adapter *adap)
  271. {
  272. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  273. i2c_davinci_init(dev);
  274. }
  275. static struct i2c_bus_recovery_info davinci_i2c_gpio_recovery_info = {
  276. .recover_bus = i2c_generic_scl_recovery,
  277. .prepare_recovery = davinci_i2c_prepare_recovery,
  278. .unprepare_recovery = davinci_i2c_unprepare_recovery,
  279. };
  280. static void davinci_i2c_set_scl(struct i2c_adapter *adap, int val)
  281. {
  282. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  283. if (val)
  284. davinci_i2c_write_reg(dev, DAVINCI_I2C_DSET_REG,
  285. DAVINCI_I2C_DSET_PDSET0);
  286. else
  287. davinci_i2c_write_reg(dev, DAVINCI_I2C_DCLR_REG,
  288. DAVINCI_I2C_DCLR_PDCLR0);
  289. }
  290. static int davinci_i2c_get_scl(struct i2c_adapter *adap)
  291. {
  292. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  293. int val;
  294. /* read the state of SCL */
  295. val = davinci_i2c_read_reg(dev, DAVINCI_I2C_DIN_REG);
  296. return val & DAVINCI_I2C_DIN_PDIN0;
  297. }
  298. static int davinci_i2c_get_sda(struct i2c_adapter *adap)
  299. {
  300. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  301. int val;
  302. /* read the state of SDA */
  303. val = davinci_i2c_read_reg(dev, DAVINCI_I2C_DIN_REG);
  304. return val & DAVINCI_I2C_DIN_PDIN1;
  305. }
  306. static void davinci_i2c_scl_prepare_recovery(struct i2c_adapter *adap)
  307. {
  308. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  309. davinci_i2c_prepare_recovery(adap);
  310. /* SCL output, SDA input */
  311. davinci_i2c_write_reg(dev, DAVINCI_I2C_DIR_REG, DAVINCI_I2C_DIR_PDIR0);
  312. /* change to GPIO mode */
  313. davinci_i2c_write_reg(dev, DAVINCI_I2C_FUNC_REG,
  314. DAVINCI_I2C_FUNC_PFUNC0);
  315. }
  316. static void davinci_i2c_scl_unprepare_recovery(struct i2c_adapter *adap)
  317. {
  318. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  319. /* change back to I2C mode */
  320. davinci_i2c_write_reg(dev, DAVINCI_I2C_FUNC_REG, 0);
  321. davinci_i2c_unprepare_recovery(adap);
  322. }
  323. static struct i2c_bus_recovery_info davinci_i2c_scl_recovery_info = {
  324. .recover_bus = i2c_generic_scl_recovery,
  325. .set_scl = davinci_i2c_set_scl,
  326. .get_scl = davinci_i2c_get_scl,
  327. .get_sda = davinci_i2c_get_sda,
  328. .prepare_recovery = davinci_i2c_scl_prepare_recovery,
  329. .unprepare_recovery = davinci_i2c_scl_unprepare_recovery,
  330. };
  331. /*
  332. * Waiting for bus not busy
  333. */
  334. static int i2c_davinci_wait_bus_not_busy(struct davinci_i2c_dev *dev)
  335. {
  336. unsigned long timeout = jiffies + dev->adapter.timeout;
  337. do {
  338. if (!(davinci_i2c_read_reg(dev, DAVINCI_I2C_STR_REG) & DAVINCI_I2C_STR_BB))
  339. return 0;
  340. schedule_timeout_uninterruptible(1);
  341. } while (time_before_eq(jiffies, timeout));
  342. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  343. i2c_recover_bus(&dev->adapter);
  344. /*
  345. * if bus is still "busy" here, it's most probably a HW problem like
  346. * short-circuit
  347. */
  348. if (davinci_i2c_read_reg(dev, DAVINCI_I2C_STR_REG) & DAVINCI_I2C_STR_BB)
  349. return -EIO;
  350. return 0;
  351. }
  352. /*
  353. * Low level master read/write transaction. This function is called
  354. * from i2c_davinci_xfer.
  355. */
  356. static int
  357. i2c_davinci_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg, int stop)
  358. {
  359. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  360. struct davinci_i2c_platform_data *pdata = dev->pdata;
  361. u32 flag;
  362. u16 w;
  363. unsigned long time_left;
  364. if (msg->addr == DAVINCI_I2C_OWN_ADDRESS) {
  365. dev_warn(dev->dev, "transfer to own address aborted\n");
  366. return -EADDRNOTAVAIL;
  367. }
  368. /* Introduce a delay, required for some boards (e.g Davinci EVM) */
  369. if (pdata->bus_delay)
  370. udelay(pdata->bus_delay);
  371. /* set the slave address */
  372. davinci_i2c_write_reg(dev, DAVINCI_I2C_SAR_REG, msg->addr);
  373. dev->buf = msg->buf;
  374. dev->buf_len = msg->len;
  375. dev->stop = stop;
  376. davinci_i2c_write_reg(dev, DAVINCI_I2C_CNT_REG, dev->buf_len);
  377. reinit_completion(&dev->cmd_complete);
  378. dev->cmd_err = 0;
  379. /* Take I2C out of reset and configure it as master */
  380. flag = DAVINCI_I2C_MDR_IRS | DAVINCI_I2C_MDR_MST;
  381. /* if the slave address is ten bit address, enable XA bit */
  382. if (msg->flags & I2C_M_TEN)
  383. flag |= DAVINCI_I2C_MDR_XA;
  384. if (!(msg->flags & I2C_M_RD))
  385. flag |= DAVINCI_I2C_MDR_TRX;
  386. if (msg->len == 0)
  387. flag |= DAVINCI_I2C_MDR_RM;
  388. /* Enable receive or transmit interrupts */
  389. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_IMR_REG);
  390. if (msg->flags & I2C_M_RD)
  391. w |= DAVINCI_I2C_IMR_RRDY;
  392. else
  393. w |= DAVINCI_I2C_IMR_XRDY;
  394. davinci_i2c_write_reg(dev, DAVINCI_I2C_IMR_REG, w);
  395. dev->terminate = 0;
  396. /*
  397. * Write mode register first as needed for correct behaviour
  398. * on OMAP-L138, but don't set STT yet to avoid a race with XRDY
  399. * occurring before we have loaded DXR
  400. */
  401. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
  402. /*
  403. * First byte should be set here, not after interrupt,
  404. * because transmit-data-ready interrupt can come before
  405. * NACK-interrupt during sending of previous message and
  406. * ICDXR may have wrong data
  407. * It also saves us one interrupt, slightly faster
  408. */
  409. if ((!(msg->flags & I2C_M_RD)) && dev->buf_len) {
  410. davinci_i2c_write_reg(dev, DAVINCI_I2C_DXR_REG, *dev->buf++);
  411. dev->buf_len--;
  412. }
  413. /* Set STT to begin transmit now DXR is loaded */
  414. flag |= DAVINCI_I2C_MDR_STT;
  415. if (stop && msg->len != 0)
  416. flag |= DAVINCI_I2C_MDR_STP;
  417. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, flag);
  418. time_left = wait_for_completion_timeout(&dev->cmd_complete,
  419. dev->adapter.timeout);
  420. if (!time_left) {
  421. dev_err(dev->dev, "controller timed out\n");
  422. i2c_recover_bus(adap);
  423. dev->buf_len = 0;
  424. return -ETIMEDOUT;
  425. }
  426. if (dev->buf_len) {
  427. /* This should be 0 if all bytes were transferred
  428. * or dev->cmd_err denotes an error.
  429. */
  430. dev_err(dev->dev, "abnormal termination buf_len=%zu\n",
  431. dev->buf_len);
  432. dev->terminate = 1;
  433. wmb();
  434. dev->buf_len = 0;
  435. return -EREMOTEIO;
  436. }
  437. /* no error */
  438. if (likely(!dev->cmd_err))
  439. return msg->len;
  440. /* We have an error */
  441. if (dev->cmd_err & DAVINCI_I2C_STR_AL) {
  442. i2c_davinci_init(dev);
  443. return -EIO;
  444. }
  445. if (dev->cmd_err & DAVINCI_I2C_STR_NACK) {
  446. if (msg->flags & I2C_M_IGNORE_NAK)
  447. return msg->len;
  448. w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  449. w |= DAVINCI_I2C_MDR_STP;
  450. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  451. return -EREMOTEIO;
  452. }
  453. return -EIO;
  454. }
  455. /*
  456. * Prepare controller for a transaction and call i2c_davinci_xfer_msg
  457. */
  458. static int
  459. i2c_davinci_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  460. {
  461. struct davinci_i2c_dev *dev = i2c_get_adapdata(adap);
  462. int i;
  463. int ret;
  464. dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
  465. ret = pm_runtime_get_sync(dev->dev);
  466. if (ret < 0) {
  467. dev_err(dev->dev, "Failed to runtime_get device: %d\n", ret);
  468. pm_runtime_put_noidle(dev->dev);
  469. return ret;
  470. }
  471. ret = i2c_davinci_wait_bus_not_busy(dev);
  472. if (ret < 0) {
  473. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  474. goto out;
  475. }
  476. for (i = 0; i < num; i++) {
  477. ret = i2c_davinci_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  478. dev_dbg(dev->dev, "%s [%d/%d] ret: %d\n", __func__, i + 1, num,
  479. ret);
  480. if (ret < 0)
  481. goto out;
  482. }
  483. ret = num;
  484. out:
  485. pm_runtime_mark_last_busy(dev->dev);
  486. pm_runtime_put_autosuspend(dev->dev);
  487. return ret;
  488. }
  489. static u32 i2c_davinci_func(struct i2c_adapter *adap)
  490. {
  491. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  492. }
  493. static void terminate_read(struct davinci_i2c_dev *dev)
  494. {
  495. u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  496. w |= DAVINCI_I2C_MDR_NACK;
  497. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  498. /* Throw away data */
  499. davinci_i2c_read_reg(dev, DAVINCI_I2C_DRR_REG);
  500. if (!dev->terminate)
  501. dev_err(dev->dev, "RDR IRQ while no data requested\n");
  502. }
  503. static void terminate_write(struct davinci_i2c_dev *dev)
  504. {
  505. u16 w = davinci_i2c_read_reg(dev, DAVINCI_I2C_MDR_REG);
  506. w |= DAVINCI_I2C_MDR_RM | DAVINCI_I2C_MDR_STP;
  507. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, w);
  508. if (!dev->terminate)
  509. dev_dbg(dev->dev, "TDR IRQ while no data to send\n");
  510. }
  511. /*
  512. * Interrupt service routine. This gets called whenever an I2C interrupt
  513. * occurs.
  514. */
  515. static irqreturn_t i2c_davinci_isr(int this_irq, void *dev_id)
  516. {
  517. struct davinci_i2c_dev *dev = dev_id;
  518. u32 stat;
  519. int count = 0;
  520. u16 w;
  521. if (pm_runtime_suspended(dev->dev))
  522. return IRQ_NONE;
  523. while ((stat = davinci_i2c_read_reg(dev, DAVINCI_I2C_IVR_REG))) {
  524. dev_dbg(dev->dev, "%s: stat=0x%x\n", __func__, stat);
  525. if (count++ == 100) {
  526. dev_warn(dev->dev, "Too much work in one IRQ\n");
  527. break;
  528. }
  529. switch (stat) {
  530. case DAVINCI_I2C_IVR_AL:
  531. /* Arbitration lost, must retry */
  532. dev->cmd_err |= DAVINCI_I2C_STR_AL;
  533. dev->buf_len = 0;
  534. complete(&dev->cmd_complete);
  535. break;
  536. case DAVINCI_I2C_IVR_NACK:
  537. dev->cmd_err |= DAVINCI_I2C_STR_NACK;
  538. dev->buf_len = 0;
  539. complete(&dev->cmd_complete);
  540. break;
  541. case DAVINCI_I2C_IVR_ARDY:
  542. davinci_i2c_write_reg(dev,
  543. DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_ARDY);
  544. if (((dev->buf_len == 0) && (dev->stop != 0)) ||
  545. (dev->cmd_err & DAVINCI_I2C_STR_NACK)) {
  546. w = davinci_i2c_read_reg(dev,
  547. DAVINCI_I2C_MDR_REG);
  548. w |= DAVINCI_I2C_MDR_STP;
  549. davinci_i2c_write_reg(dev,
  550. DAVINCI_I2C_MDR_REG, w);
  551. }
  552. complete(&dev->cmd_complete);
  553. break;
  554. case DAVINCI_I2C_IVR_RDR:
  555. if (dev->buf_len) {
  556. *dev->buf++ =
  557. davinci_i2c_read_reg(dev,
  558. DAVINCI_I2C_DRR_REG);
  559. dev->buf_len--;
  560. if (dev->buf_len)
  561. continue;
  562. davinci_i2c_write_reg(dev,
  563. DAVINCI_I2C_STR_REG,
  564. DAVINCI_I2C_IMR_RRDY);
  565. } else {
  566. /* signal can terminate transfer */
  567. terminate_read(dev);
  568. }
  569. break;
  570. case DAVINCI_I2C_IVR_XRDY:
  571. if (dev->buf_len) {
  572. davinci_i2c_write_reg(dev, DAVINCI_I2C_DXR_REG,
  573. *dev->buf++);
  574. dev->buf_len--;
  575. if (dev->buf_len)
  576. continue;
  577. w = davinci_i2c_read_reg(dev,
  578. DAVINCI_I2C_IMR_REG);
  579. w &= ~DAVINCI_I2C_IMR_XRDY;
  580. davinci_i2c_write_reg(dev,
  581. DAVINCI_I2C_IMR_REG,
  582. w);
  583. } else {
  584. /* signal can terminate transfer */
  585. terminate_write(dev);
  586. }
  587. break;
  588. case DAVINCI_I2C_IVR_SCD:
  589. davinci_i2c_write_reg(dev,
  590. DAVINCI_I2C_STR_REG, DAVINCI_I2C_STR_SCD);
  591. complete(&dev->cmd_complete);
  592. break;
  593. case DAVINCI_I2C_IVR_AAS:
  594. dev_dbg(dev->dev, "Address as slave interrupt\n");
  595. break;
  596. default:
  597. dev_warn(dev->dev, "Unrecognized irq stat %d\n", stat);
  598. break;
  599. }
  600. }
  601. return count ? IRQ_HANDLED : IRQ_NONE;
  602. }
  603. #ifdef CONFIG_CPU_FREQ
  604. static int i2c_davinci_cpufreq_transition(struct notifier_block *nb,
  605. unsigned long val, void *data)
  606. {
  607. struct davinci_i2c_dev *dev;
  608. dev = container_of(nb, struct davinci_i2c_dev, freq_transition);
  609. i2c_lock_adapter(&dev->adapter);
  610. if (val == CPUFREQ_PRECHANGE) {
  611. davinci_i2c_reset_ctrl(dev, 0);
  612. } else if (val == CPUFREQ_POSTCHANGE) {
  613. i2c_davinci_calc_clk_dividers(dev);
  614. davinci_i2c_reset_ctrl(dev, 1);
  615. }
  616. i2c_unlock_adapter(&dev->adapter);
  617. return 0;
  618. }
  619. static inline int i2c_davinci_cpufreq_register(struct davinci_i2c_dev *dev)
  620. {
  621. dev->freq_transition.notifier_call = i2c_davinci_cpufreq_transition;
  622. return cpufreq_register_notifier(&dev->freq_transition,
  623. CPUFREQ_TRANSITION_NOTIFIER);
  624. }
  625. static inline void i2c_davinci_cpufreq_deregister(struct davinci_i2c_dev *dev)
  626. {
  627. cpufreq_unregister_notifier(&dev->freq_transition,
  628. CPUFREQ_TRANSITION_NOTIFIER);
  629. }
  630. #else
  631. static inline int i2c_davinci_cpufreq_register(struct davinci_i2c_dev *dev)
  632. {
  633. return 0;
  634. }
  635. static inline void i2c_davinci_cpufreq_deregister(struct davinci_i2c_dev *dev)
  636. {
  637. }
  638. #endif
  639. static const struct i2c_algorithm i2c_davinci_algo = {
  640. .master_xfer = i2c_davinci_xfer,
  641. .functionality = i2c_davinci_func,
  642. };
  643. static const struct of_device_id davinci_i2c_of_match[] = {
  644. {.compatible = "ti,davinci-i2c", },
  645. {.compatible = "ti,keystone-i2c", },
  646. {},
  647. };
  648. MODULE_DEVICE_TABLE(of, davinci_i2c_of_match);
  649. static int davinci_i2c_probe(struct platform_device *pdev)
  650. {
  651. struct davinci_i2c_dev *dev;
  652. struct i2c_adapter *adap;
  653. struct resource *mem;
  654. struct i2c_bus_recovery_info *rinfo;
  655. int r, irq;
  656. irq = platform_get_irq(pdev, 0);
  657. if (irq <= 0) {
  658. if (!irq)
  659. irq = -ENXIO;
  660. if (irq != -EPROBE_DEFER)
  661. dev_err(&pdev->dev,
  662. "can't get irq resource ret=%d\n", irq);
  663. return irq;
  664. }
  665. dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_i2c_dev),
  666. GFP_KERNEL);
  667. if (!dev) {
  668. dev_err(&pdev->dev, "Memory allocation failed\n");
  669. return -ENOMEM;
  670. }
  671. init_completion(&dev->cmd_complete);
  672. dev->dev = &pdev->dev;
  673. dev->irq = irq;
  674. dev->pdata = dev_get_platdata(&pdev->dev);
  675. platform_set_drvdata(pdev, dev);
  676. if (!dev->pdata && pdev->dev.of_node) {
  677. u32 prop;
  678. dev->pdata = devm_kzalloc(&pdev->dev,
  679. sizeof(struct davinci_i2c_platform_data), GFP_KERNEL);
  680. if (!dev->pdata)
  681. return -ENOMEM;
  682. memcpy(dev->pdata, &davinci_i2c_platform_data_default,
  683. sizeof(struct davinci_i2c_platform_data));
  684. if (!of_property_read_u32(pdev->dev.of_node, "clock-frequency",
  685. &prop))
  686. dev->pdata->bus_freq = prop / 1000;
  687. dev->pdata->has_pfunc =
  688. of_property_read_bool(pdev->dev.of_node,
  689. "ti,has-pfunc");
  690. } else if (!dev->pdata) {
  691. dev->pdata = &davinci_i2c_platform_data_default;
  692. }
  693. dev->clk = devm_clk_get(&pdev->dev, NULL);
  694. if (IS_ERR(dev->clk))
  695. return PTR_ERR(dev->clk);
  696. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  697. dev->base = devm_ioremap_resource(&pdev->dev, mem);
  698. if (IS_ERR(dev->base)) {
  699. return PTR_ERR(dev->base);
  700. }
  701. pm_runtime_set_autosuspend_delay(dev->dev,
  702. DAVINCI_I2C_PM_TIMEOUT);
  703. pm_runtime_use_autosuspend(dev->dev);
  704. pm_runtime_enable(dev->dev);
  705. r = pm_runtime_get_sync(dev->dev);
  706. if (r < 0) {
  707. dev_err(dev->dev, "failed to runtime_get device: %d\n", r);
  708. pm_runtime_put_noidle(dev->dev);
  709. return r;
  710. }
  711. i2c_davinci_init(dev);
  712. r = devm_request_irq(&pdev->dev, dev->irq, i2c_davinci_isr, 0,
  713. pdev->name, dev);
  714. if (r) {
  715. dev_err(&pdev->dev, "failure requesting irq %i\n", dev->irq);
  716. goto err_unuse_clocks;
  717. }
  718. r = i2c_davinci_cpufreq_register(dev);
  719. if (r) {
  720. dev_err(&pdev->dev, "failed to register cpufreq\n");
  721. goto err_unuse_clocks;
  722. }
  723. adap = &dev->adapter;
  724. i2c_set_adapdata(adap, dev);
  725. adap->owner = THIS_MODULE;
  726. adap->class = I2C_CLASS_DEPRECATED;
  727. strlcpy(adap->name, "DaVinci I2C adapter", sizeof(adap->name));
  728. adap->algo = &i2c_davinci_algo;
  729. adap->dev.parent = &pdev->dev;
  730. adap->timeout = DAVINCI_I2C_TIMEOUT;
  731. adap->dev.of_node = pdev->dev.of_node;
  732. if (dev->pdata->has_pfunc)
  733. adap->bus_recovery_info = &davinci_i2c_scl_recovery_info;
  734. else if (dev->pdata->gpio_recovery) {
  735. rinfo = &davinci_i2c_gpio_recovery_info;
  736. adap->bus_recovery_info = rinfo;
  737. rinfo->scl_gpiod = devm_gpiod_get(&pdev->dev, "scl",
  738. GPIOD_OUT_HIGH_OPEN_DRAIN);
  739. if (IS_ERR(rinfo->scl_gpiod)) {
  740. r = PTR_ERR(rinfo->scl_gpiod);
  741. goto err_unuse_clocks;
  742. }
  743. rinfo->sda_gpiod = devm_gpiod_get(&pdev->dev, "sda", GPIOD_IN);
  744. if (IS_ERR(rinfo->sda_gpiod)) {
  745. r = PTR_ERR(rinfo->sda_gpiod);
  746. goto err_unuse_clocks;
  747. }
  748. }
  749. adap->nr = pdev->id;
  750. r = i2c_add_numbered_adapter(adap);
  751. if (r)
  752. goto err_unuse_clocks;
  753. pm_runtime_mark_last_busy(dev->dev);
  754. pm_runtime_put_autosuspend(dev->dev);
  755. return 0;
  756. err_unuse_clocks:
  757. pm_runtime_dont_use_autosuspend(dev->dev);
  758. pm_runtime_put_sync(dev->dev);
  759. pm_runtime_disable(dev->dev);
  760. return r;
  761. }
  762. static int davinci_i2c_remove(struct platform_device *pdev)
  763. {
  764. struct davinci_i2c_dev *dev = platform_get_drvdata(pdev);
  765. int ret;
  766. i2c_davinci_cpufreq_deregister(dev);
  767. i2c_del_adapter(&dev->adapter);
  768. ret = pm_runtime_get_sync(&pdev->dev);
  769. if (ret < 0) {
  770. pm_runtime_put_noidle(&pdev->dev);
  771. return ret;
  772. }
  773. davinci_i2c_write_reg(dev, DAVINCI_I2C_MDR_REG, 0);
  774. pm_runtime_dont_use_autosuspend(dev->dev);
  775. pm_runtime_put_sync(dev->dev);
  776. pm_runtime_disable(dev->dev);
  777. return 0;
  778. }
  779. #ifdef CONFIG_PM
  780. static int davinci_i2c_suspend(struct device *dev)
  781. {
  782. struct davinci_i2c_dev *i2c_dev = dev_get_drvdata(dev);
  783. /* put I2C into reset */
  784. davinci_i2c_reset_ctrl(i2c_dev, 0);
  785. return 0;
  786. }
  787. static int davinci_i2c_resume(struct device *dev)
  788. {
  789. struct davinci_i2c_dev *i2c_dev = dev_get_drvdata(dev);
  790. /* take I2C out of reset */
  791. davinci_i2c_reset_ctrl(i2c_dev, 1);
  792. return 0;
  793. }
  794. static const struct dev_pm_ops davinci_i2c_pm = {
  795. .suspend = davinci_i2c_suspend,
  796. .resume = davinci_i2c_resume,
  797. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  798. pm_runtime_force_resume)
  799. };
  800. #define davinci_i2c_pm_ops (&davinci_i2c_pm)
  801. #else
  802. #define davinci_i2c_pm_ops NULL
  803. #endif
  804. /* work with hotplug and coldplug */
  805. MODULE_ALIAS("platform:i2c_davinci");
  806. static struct platform_driver davinci_i2c_driver = {
  807. .probe = davinci_i2c_probe,
  808. .remove = davinci_i2c_remove,
  809. .driver = {
  810. .name = "i2c_davinci",
  811. .pm = davinci_i2c_pm_ops,
  812. .of_match_table = davinci_i2c_of_match,
  813. },
  814. };
  815. /* I2C may be needed to bring up other drivers */
  816. static int __init davinci_i2c_init_driver(void)
  817. {
  818. return platform_driver_register(&davinci_i2c_driver);
  819. }
  820. subsys_initcall(davinci_i2c_init_driver);
  821. static void __exit davinci_i2c_exit_driver(void)
  822. {
  823. platform_driver_unregister(&davinci_i2c_driver);
  824. }
  825. module_exit(davinci_i2c_exit_driver);
  826. MODULE_AUTHOR("Texas Instruments India");
  827. MODULE_DESCRIPTION("TI DaVinci I2C bus adapter");
  828. MODULE_LICENSE("GPL");