i2c-aspeed.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949
  1. /*
  2. * Aspeed 24XX/25XX I2C Controller.
  3. *
  4. * Copyright (C) 2012-2017 ASPEED Technology Inc.
  5. * Copyright 2017 IBM Corporation
  6. * Copyright 2017 Google, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/completion.h>
  14. #include <linux/err.h>
  15. #include <linux/errno.h>
  16. #include <linux/i2c.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/io.h>
  20. #include <linux/irq.h>
  21. #include <linux/irqchip/chained_irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/reset.h>
  30. #include <linux/slab.h>
  31. /* I2C Register */
  32. #define ASPEED_I2C_FUN_CTRL_REG 0x00
  33. #define ASPEED_I2C_AC_TIMING_REG1 0x04
  34. #define ASPEED_I2C_AC_TIMING_REG2 0x08
  35. #define ASPEED_I2C_INTR_CTRL_REG 0x0c
  36. #define ASPEED_I2C_INTR_STS_REG 0x10
  37. #define ASPEED_I2C_CMD_REG 0x14
  38. #define ASPEED_I2C_DEV_ADDR_REG 0x18
  39. #define ASPEED_I2C_BYTE_BUF_REG 0x20
  40. /* Global Register Definition */
  41. /* 0x00 : I2C Interrupt Status Register */
  42. /* 0x08 : I2C Interrupt Target Assignment */
  43. /* Device Register Definition */
  44. /* 0x00 : I2CD Function Control Register */
  45. #define ASPEED_I2CD_MULTI_MASTER_DIS BIT(15)
  46. #define ASPEED_I2CD_SDA_DRIVE_1T_EN BIT(8)
  47. #define ASPEED_I2CD_M_SDA_DRIVE_1T_EN BIT(7)
  48. #define ASPEED_I2CD_M_HIGH_SPEED_EN BIT(6)
  49. #define ASPEED_I2CD_SLAVE_EN BIT(1)
  50. #define ASPEED_I2CD_MASTER_EN BIT(0)
  51. /* 0x04 : I2CD Clock and AC Timing Control Register #1 */
  52. #define ASPEED_I2CD_TIME_TBUF_MASK GENMASK(31, 28)
  53. #define ASPEED_I2CD_TIME_THDSTA_MASK GENMASK(27, 24)
  54. #define ASPEED_I2CD_TIME_TACST_MASK GENMASK(23, 20)
  55. #define ASPEED_I2CD_TIME_SCL_HIGH_SHIFT 16
  56. #define ASPEED_I2CD_TIME_SCL_HIGH_MASK GENMASK(19, 16)
  57. #define ASPEED_I2CD_TIME_SCL_LOW_SHIFT 12
  58. #define ASPEED_I2CD_TIME_SCL_LOW_MASK GENMASK(15, 12)
  59. #define ASPEED_I2CD_TIME_BASE_DIVISOR_MASK GENMASK(3, 0)
  60. #define ASPEED_I2CD_TIME_SCL_REG_MAX GENMASK(3, 0)
  61. /* 0x08 : I2CD Clock and AC Timing Control Register #2 */
  62. #define ASPEED_NO_TIMEOUT_CTRL 0
  63. /* 0x0c : I2CD Interrupt Control Register &
  64. * 0x10 : I2CD Interrupt Status Register
  65. *
  66. * These share bit definitions, so use the same values for the enable &
  67. * status bits.
  68. */
  69. #define ASPEED_I2CD_INTR_SDA_DL_TIMEOUT BIT(14)
  70. #define ASPEED_I2CD_INTR_BUS_RECOVER_DONE BIT(13)
  71. #define ASPEED_I2CD_INTR_SLAVE_MATCH BIT(7)
  72. #define ASPEED_I2CD_INTR_SCL_TIMEOUT BIT(6)
  73. #define ASPEED_I2CD_INTR_ABNORMAL BIT(5)
  74. #define ASPEED_I2CD_INTR_NORMAL_STOP BIT(4)
  75. #define ASPEED_I2CD_INTR_ARBIT_LOSS BIT(3)
  76. #define ASPEED_I2CD_INTR_RX_DONE BIT(2)
  77. #define ASPEED_I2CD_INTR_TX_NAK BIT(1)
  78. #define ASPEED_I2CD_INTR_TX_ACK BIT(0)
  79. #define ASPEED_I2CD_INTR_ALL \
  80. (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT | \
  81. ASPEED_I2CD_INTR_BUS_RECOVER_DONE | \
  82. ASPEED_I2CD_INTR_SCL_TIMEOUT | \
  83. ASPEED_I2CD_INTR_ABNORMAL | \
  84. ASPEED_I2CD_INTR_NORMAL_STOP | \
  85. ASPEED_I2CD_INTR_ARBIT_LOSS | \
  86. ASPEED_I2CD_INTR_RX_DONE | \
  87. ASPEED_I2CD_INTR_TX_NAK | \
  88. ASPEED_I2CD_INTR_TX_ACK)
  89. /* 0x14 : I2CD Command/Status Register */
  90. #define ASPEED_I2CD_SCL_LINE_STS BIT(18)
  91. #define ASPEED_I2CD_SDA_LINE_STS BIT(17)
  92. #define ASPEED_I2CD_BUS_BUSY_STS BIT(16)
  93. #define ASPEED_I2CD_BUS_RECOVER_CMD BIT(11)
  94. /* Command Bit */
  95. #define ASPEED_I2CD_M_STOP_CMD BIT(5)
  96. #define ASPEED_I2CD_M_S_RX_CMD_LAST BIT(4)
  97. #define ASPEED_I2CD_M_RX_CMD BIT(3)
  98. #define ASPEED_I2CD_S_TX_CMD BIT(2)
  99. #define ASPEED_I2CD_M_TX_CMD BIT(1)
  100. #define ASPEED_I2CD_M_START_CMD BIT(0)
  101. /* 0x18 : I2CD Slave Device Address Register */
  102. #define ASPEED_I2CD_DEV_ADDR_MASK GENMASK(6, 0)
  103. enum aspeed_i2c_master_state {
  104. ASPEED_I2C_MASTER_START,
  105. ASPEED_I2C_MASTER_TX_FIRST,
  106. ASPEED_I2C_MASTER_TX,
  107. ASPEED_I2C_MASTER_RX_FIRST,
  108. ASPEED_I2C_MASTER_RX,
  109. ASPEED_I2C_MASTER_STOP,
  110. ASPEED_I2C_MASTER_INACTIVE,
  111. };
  112. enum aspeed_i2c_slave_state {
  113. ASPEED_I2C_SLAVE_START,
  114. ASPEED_I2C_SLAVE_READ_REQUESTED,
  115. ASPEED_I2C_SLAVE_READ_PROCESSED,
  116. ASPEED_I2C_SLAVE_WRITE_REQUESTED,
  117. ASPEED_I2C_SLAVE_WRITE_RECEIVED,
  118. ASPEED_I2C_SLAVE_STOP,
  119. };
  120. struct aspeed_i2c_bus {
  121. struct i2c_adapter adap;
  122. struct device *dev;
  123. void __iomem *base;
  124. struct reset_control *rst;
  125. /* Synchronizes I/O mem access to base. */
  126. spinlock_t lock;
  127. struct completion cmd_complete;
  128. u32 (*get_clk_reg_val)(u32 divisor);
  129. unsigned long parent_clk_frequency;
  130. u32 bus_frequency;
  131. /* Transaction state. */
  132. enum aspeed_i2c_master_state master_state;
  133. struct i2c_msg *msgs;
  134. size_t buf_index;
  135. size_t msgs_index;
  136. size_t msgs_count;
  137. bool send_stop;
  138. int cmd_err;
  139. /* Protected only by i2c_lock_bus */
  140. int master_xfer_result;
  141. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  142. struct i2c_client *slave;
  143. enum aspeed_i2c_slave_state slave_state;
  144. #endif /* CONFIG_I2C_SLAVE */
  145. };
  146. static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus);
  147. static int aspeed_i2c_recover_bus(struct aspeed_i2c_bus *bus)
  148. {
  149. unsigned long time_left, flags;
  150. int ret = 0;
  151. u32 command;
  152. spin_lock_irqsave(&bus->lock, flags);
  153. command = readl(bus->base + ASPEED_I2C_CMD_REG);
  154. if (command & ASPEED_I2CD_SDA_LINE_STS) {
  155. /* Bus is idle: no recovery needed. */
  156. if (command & ASPEED_I2CD_SCL_LINE_STS)
  157. goto out;
  158. dev_dbg(bus->dev, "SCL hung (state %x), attempting recovery\n",
  159. command);
  160. reinit_completion(&bus->cmd_complete);
  161. writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
  162. spin_unlock_irqrestore(&bus->lock, flags);
  163. time_left = wait_for_completion_timeout(
  164. &bus->cmd_complete, bus->adap.timeout);
  165. spin_lock_irqsave(&bus->lock, flags);
  166. if (time_left == 0)
  167. goto reset_out;
  168. else if (bus->cmd_err)
  169. goto reset_out;
  170. /* Recovery failed. */
  171. else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
  172. ASPEED_I2CD_SCL_LINE_STS))
  173. goto reset_out;
  174. /* Bus error. */
  175. } else {
  176. dev_dbg(bus->dev, "SDA hung (state %x), attempting recovery\n",
  177. command);
  178. reinit_completion(&bus->cmd_complete);
  179. /* Writes 1 to 8 SCL clock cycles until SDA is released. */
  180. writel(ASPEED_I2CD_BUS_RECOVER_CMD,
  181. bus->base + ASPEED_I2C_CMD_REG);
  182. spin_unlock_irqrestore(&bus->lock, flags);
  183. time_left = wait_for_completion_timeout(
  184. &bus->cmd_complete, bus->adap.timeout);
  185. spin_lock_irqsave(&bus->lock, flags);
  186. if (time_left == 0)
  187. goto reset_out;
  188. else if (bus->cmd_err)
  189. goto reset_out;
  190. /* Recovery failed. */
  191. else if (!(readl(bus->base + ASPEED_I2C_CMD_REG) &
  192. ASPEED_I2CD_SDA_LINE_STS))
  193. goto reset_out;
  194. }
  195. out:
  196. spin_unlock_irqrestore(&bus->lock, flags);
  197. return ret;
  198. reset_out:
  199. spin_unlock_irqrestore(&bus->lock, flags);
  200. return aspeed_i2c_reset(bus);
  201. }
  202. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  203. static bool aspeed_i2c_slave_irq(struct aspeed_i2c_bus *bus)
  204. {
  205. u32 command, irq_status, status_ack = 0;
  206. struct i2c_client *slave = bus->slave;
  207. bool irq_handled = true;
  208. u8 value;
  209. spin_lock(&bus->lock);
  210. if (!slave) {
  211. irq_handled = false;
  212. goto out;
  213. }
  214. command = readl(bus->base + ASPEED_I2C_CMD_REG);
  215. irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
  216. /* Slave was requested, restart state machine. */
  217. if (irq_status & ASPEED_I2CD_INTR_SLAVE_MATCH) {
  218. status_ack |= ASPEED_I2CD_INTR_SLAVE_MATCH;
  219. bus->slave_state = ASPEED_I2C_SLAVE_START;
  220. }
  221. /* Slave is not currently active, irq was for someone else. */
  222. if (bus->slave_state == ASPEED_I2C_SLAVE_STOP) {
  223. irq_handled = false;
  224. goto out;
  225. }
  226. dev_dbg(bus->dev, "slave irq status 0x%08x, cmd 0x%08x\n",
  227. irq_status, command);
  228. /* Slave was sent something. */
  229. if (irq_status & ASPEED_I2CD_INTR_RX_DONE) {
  230. value = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
  231. /* Handle address frame. */
  232. if (bus->slave_state == ASPEED_I2C_SLAVE_START) {
  233. if (value & 0x1)
  234. bus->slave_state =
  235. ASPEED_I2C_SLAVE_READ_REQUESTED;
  236. else
  237. bus->slave_state =
  238. ASPEED_I2C_SLAVE_WRITE_REQUESTED;
  239. }
  240. status_ack |= ASPEED_I2CD_INTR_RX_DONE;
  241. }
  242. /* Slave was asked to stop. */
  243. if (irq_status & ASPEED_I2CD_INTR_NORMAL_STOP) {
  244. status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
  245. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  246. }
  247. if (irq_status & ASPEED_I2CD_INTR_TX_NAK) {
  248. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  249. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  250. }
  251. switch (bus->slave_state) {
  252. case ASPEED_I2C_SLAVE_READ_REQUESTED:
  253. if (irq_status & ASPEED_I2CD_INTR_TX_ACK)
  254. dev_err(bus->dev, "Unexpected ACK on read request.\n");
  255. bus->slave_state = ASPEED_I2C_SLAVE_READ_PROCESSED;
  256. i2c_slave_event(slave, I2C_SLAVE_READ_REQUESTED, &value);
  257. writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  258. writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
  259. break;
  260. case ASPEED_I2C_SLAVE_READ_PROCESSED:
  261. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  262. if (!(irq_status & ASPEED_I2CD_INTR_TX_ACK))
  263. dev_err(bus->dev,
  264. "Expected ACK after processed read.\n");
  265. i2c_slave_event(slave, I2C_SLAVE_READ_PROCESSED, &value);
  266. writel(value, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  267. writel(ASPEED_I2CD_S_TX_CMD, bus->base + ASPEED_I2C_CMD_REG);
  268. break;
  269. case ASPEED_I2C_SLAVE_WRITE_REQUESTED:
  270. bus->slave_state = ASPEED_I2C_SLAVE_WRITE_RECEIVED;
  271. i2c_slave_event(slave, I2C_SLAVE_WRITE_REQUESTED, &value);
  272. break;
  273. case ASPEED_I2C_SLAVE_WRITE_RECEIVED:
  274. i2c_slave_event(slave, I2C_SLAVE_WRITE_RECEIVED, &value);
  275. break;
  276. case ASPEED_I2C_SLAVE_STOP:
  277. i2c_slave_event(slave, I2C_SLAVE_STOP, &value);
  278. break;
  279. default:
  280. dev_err(bus->dev, "unhandled slave_state: %d\n",
  281. bus->slave_state);
  282. break;
  283. }
  284. if (status_ack != irq_status)
  285. dev_err(bus->dev,
  286. "irq handled != irq. expected %x, but was %x\n",
  287. irq_status, status_ack);
  288. writel(status_ack, bus->base + ASPEED_I2C_INTR_STS_REG);
  289. out:
  290. spin_unlock(&bus->lock);
  291. return irq_handled;
  292. }
  293. #endif /* CONFIG_I2C_SLAVE */
  294. /* precondition: bus.lock has been acquired. */
  295. static void aspeed_i2c_do_start(struct aspeed_i2c_bus *bus)
  296. {
  297. u32 command = ASPEED_I2CD_M_START_CMD | ASPEED_I2CD_M_TX_CMD;
  298. struct i2c_msg *msg = &bus->msgs[bus->msgs_index];
  299. u8 slave_addr = msg->addr << 1;
  300. bus->master_state = ASPEED_I2C_MASTER_START;
  301. bus->buf_index = 0;
  302. if (msg->flags & I2C_M_RD) {
  303. slave_addr |= 1;
  304. command |= ASPEED_I2CD_M_RX_CMD;
  305. /* Need to let the hardware know to NACK after RX. */
  306. if (msg->len == 1 && !(msg->flags & I2C_M_RECV_LEN))
  307. command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
  308. }
  309. writel(slave_addr, bus->base + ASPEED_I2C_BYTE_BUF_REG);
  310. writel(command, bus->base + ASPEED_I2C_CMD_REG);
  311. }
  312. /* precondition: bus.lock has been acquired. */
  313. static void aspeed_i2c_do_stop(struct aspeed_i2c_bus *bus)
  314. {
  315. bus->master_state = ASPEED_I2C_MASTER_STOP;
  316. writel(ASPEED_I2CD_M_STOP_CMD, bus->base + ASPEED_I2C_CMD_REG);
  317. }
  318. /* precondition: bus.lock has been acquired. */
  319. static void aspeed_i2c_next_msg_or_stop(struct aspeed_i2c_bus *bus)
  320. {
  321. if (bus->msgs_index + 1 < bus->msgs_count) {
  322. bus->msgs_index++;
  323. aspeed_i2c_do_start(bus);
  324. } else {
  325. aspeed_i2c_do_stop(bus);
  326. }
  327. }
  328. static int aspeed_i2c_is_irq_error(u32 irq_status)
  329. {
  330. if (irq_status & ASPEED_I2CD_INTR_ARBIT_LOSS)
  331. return -EAGAIN;
  332. if (irq_status & (ASPEED_I2CD_INTR_SDA_DL_TIMEOUT |
  333. ASPEED_I2CD_INTR_SCL_TIMEOUT))
  334. return -EBUSY;
  335. if (irq_status & (ASPEED_I2CD_INTR_ABNORMAL))
  336. return -EPROTO;
  337. return 0;
  338. }
  339. static bool aspeed_i2c_master_irq(struct aspeed_i2c_bus *bus)
  340. {
  341. u32 irq_status, status_ack = 0, command = 0;
  342. struct i2c_msg *msg;
  343. u8 recv_byte;
  344. int ret;
  345. spin_lock(&bus->lock);
  346. irq_status = readl(bus->base + ASPEED_I2C_INTR_STS_REG);
  347. /* Ack all interrupt bits. */
  348. writel(irq_status, bus->base + ASPEED_I2C_INTR_STS_REG);
  349. if (irq_status & ASPEED_I2CD_INTR_BUS_RECOVER_DONE) {
  350. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  351. status_ack |= ASPEED_I2CD_INTR_BUS_RECOVER_DONE;
  352. goto out_complete;
  353. }
  354. /*
  355. * We encountered an interrupt that reports an error: the hardware
  356. * should clear the command queue effectively taking us back to the
  357. * INACTIVE state.
  358. */
  359. ret = aspeed_i2c_is_irq_error(irq_status);
  360. if (ret < 0) {
  361. dev_dbg(bus->dev, "received error interrupt: 0x%08x",
  362. irq_status);
  363. bus->cmd_err = ret;
  364. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  365. goto out_complete;
  366. }
  367. /* We are in an invalid state; reset bus to a known state. */
  368. if (!bus->msgs) {
  369. dev_err(bus->dev, "bus in unknown state");
  370. bus->cmd_err = -EIO;
  371. if (bus->master_state != ASPEED_I2C_MASTER_STOP)
  372. aspeed_i2c_do_stop(bus);
  373. goto out_no_complete;
  374. }
  375. msg = &bus->msgs[bus->msgs_index];
  376. /*
  377. * START is a special case because we still have to handle a subsequent
  378. * TX or RX immediately after we handle it, so we handle it here and
  379. * then update the state and handle the new state below.
  380. */
  381. if (bus->master_state == ASPEED_I2C_MASTER_START) {
  382. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
  383. pr_devel("no slave present at %02x", msg->addr);
  384. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  385. bus->cmd_err = -ENXIO;
  386. aspeed_i2c_do_stop(bus);
  387. goto out_no_complete;
  388. }
  389. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  390. if (msg->len == 0) { /* SMBUS_QUICK */
  391. aspeed_i2c_do_stop(bus);
  392. goto out_no_complete;
  393. }
  394. if (msg->flags & I2C_M_RD)
  395. bus->master_state = ASPEED_I2C_MASTER_RX_FIRST;
  396. else
  397. bus->master_state = ASPEED_I2C_MASTER_TX_FIRST;
  398. }
  399. switch (bus->master_state) {
  400. case ASPEED_I2C_MASTER_TX:
  401. if (unlikely(irq_status & ASPEED_I2CD_INTR_TX_NAK)) {
  402. dev_dbg(bus->dev, "slave NACKed TX");
  403. status_ack |= ASPEED_I2CD_INTR_TX_NAK;
  404. goto error_and_stop;
  405. } else if (unlikely(!(irq_status & ASPEED_I2CD_INTR_TX_ACK))) {
  406. dev_err(bus->dev, "slave failed to ACK TX");
  407. goto error_and_stop;
  408. }
  409. status_ack |= ASPEED_I2CD_INTR_TX_ACK;
  410. /* fallthrough intended */
  411. case ASPEED_I2C_MASTER_TX_FIRST:
  412. if (bus->buf_index < msg->len) {
  413. bus->master_state = ASPEED_I2C_MASTER_TX;
  414. writel(msg->buf[bus->buf_index++],
  415. bus->base + ASPEED_I2C_BYTE_BUF_REG);
  416. writel(ASPEED_I2CD_M_TX_CMD,
  417. bus->base + ASPEED_I2C_CMD_REG);
  418. } else {
  419. aspeed_i2c_next_msg_or_stop(bus);
  420. }
  421. goto out_no_complete;
  422. case ASPEED_I2C_MASTER_RX_FIRST:
  423. /* RX may not have completed yet (only address cycle) */
  424. if (!(irq_status & ASPEED_I2CD_INTR_RX_DONE))
  425. goto out_no_complete;
  426. /* fallthrough intended */
  427. case ASPEED_I2C_MASTER_RX:
  428. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_RX_DONE))) {
  429. dev_err(bus->dev, "master failed to RX");
  430. goto error_and_stop;
  431. }
  432. status_ack |= ASPEED_I2CD_INTR_RX_DONE;
  433. recv_byte = readl(bus->base + ASPEED_I2C_BYTE_BUF_REG) >> 8;
  434. msg->buf[bus->buf_index++] = recv_byte;
  435. if (msg->flags & I2C_M_RECV_LEN) {
  436. if (unlikely(recv_byte > I2C_SMBUS_BLOCK_MAX)) {
  437. bus->cmd_err = -EPROTO;
  438. aspeed_i2c_do_stop(bus);
  439. goto out_no_complete;
  440. }
  441. msg->len = recv_byte +
  442. ((msg->flags & I2C_CLIENT_PEC) ? 2 : 1);
  443. msg->flags &= ~I2C_M_RECV_LEN;
  444. }
  445. if (bus->buf_index < msg->len) {
  446. bus->master_state = ASPEED_I2C_MASTER_RX;
  447. command = ASPEED_I2CD_M_RX_CMD;
  448. if (bus->buf_index + 1 == msg->len)
  449. command |= ASPEED_I2CD_M_S_RX_CMD_LAST;
  450. writel(command, bus->base + ASPEED_I2C_CMD_REG);
  451. } else {
  452. aspeed_i2c_next_msg_or_stop(bus);
  453. }
  454. goto out_no_complete;
  455. case ASPEED_I2C_MASTER_STOP:
  456. if (unlikely(!(irq_status & ASPEED_I2CD_INTR_NORMAL_STOP))) {
  457. dev_err(bus->dev, "master failed to STOP");
  458. bus->cmd_err = -EIO;
  459. /* Do not STOP as we have already tried. */
  460. } else {
  461. status_ack |= ASPEED_I2CD_INTR_NORMAL_STOP;
  462. }
  463. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  464. goto out_complete;
  465. case ASPEED_I2C_MASTER_INACTIVE:
  466. dev_err(bus->dev,
  467. "master received interrupt 0x%08x, but is inactive",
  468. irq_status);
  469. bus->cmd_err = -EIO;
  470. /* Do not STOP as we should be inactive. */
  471. goto out_complete;
  472. default:
  473. WARN(1, "unknown master state\n");
  474. bus->master_state = ASPEED_I2C_MASTER_INACTIVE;
  475. bus->cmd_err = -EINVAL;
  476. goto out_complete;
  477. }
  478. error_and_stop:
  479. bus->cmd_err = -EIO;
  480. aspeed_i2c_do_stop(bus);
  481. goto out_no_complete;
  482. out_complete:
  483. bus->msgs = NULL;
  484. if (bus->cmd_err)
  485. bus->master_xfer_result = bus->cmd_err;
  486. else
  487. bus->master_xfer_result = bus->msgs_index + 1;
  488. complete(&bus->cmd_complete);
  489. out_no_complete:
  490. if (irq_status != status_ack)
  491. dev_err(bus->dev,
  492. "irq handled != irq. expected 0x%08x, but was 0x%08x\n",
  493. irq_status, status_ack);
  494. spin_unlock(&bus->lock);
  495. return !!irq_status;
  496. }
  497. static irqreturn_t aspeed_i2c_bus_irq(int irq, void *dev_id)
  498. {
  499. struct aspeed_i2c_bus *bus = dev_id;
  500. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  501. if (aspeed_i2c_slave_irq(bus)) {
  502. dev_dbg(bus->dev, "irq handled by slave.\n");
  503. return IRQ_HANDLED;
  504. }
  505. #endif /* CONFIG_I2C_SLAVE */
  506. return aspeed_i2c_master_irq(bus) ? IRQ_HANDLED : IRQ_NONE;
  507. }
  508. static int aspeed_i2c_master_xfer(struct i2c_adapter *adap,
  509. struct i2c_msg *msgs, int num)
  510. {
  511. struct aspeed_i2c_bus *bus = i2c_get_adapdata(adap);
  512. unsigned long time_left, flags;
  513. int ret = 0;
  514. spin_lock_irqsave(&bus->lock, flags);
  515. bus->cmd_err = 0;
  516. /* If bus is busy, attempt recovery. We assume a single master
  517. * environment.
  518. */
  519. if (readl(bus->base + ASPEED_I2C_CMD_REG) & ASPEED_I2CD_BUS_BUSY_STS) {
  520. spin_unlock_irqrestore(&bus->lock, flags);
  521. ret = aspeed_i2c_recover_bus(bus);
  522. if (ret)
  523. return ret;
  524. spin_lock_irqsave(&bus->lock, flags);
  525. }
  526. bus->cmd_err = 0;
  527. bus->msgs = msgs;
  528. bus->msgs_index = 0;
  529. bus->msgs_count = num;
  530. reinit_completion(&bus->cmd_complete);
  531. aspeed_i2c_do_start(bus);
  532. spin_unlock_irqrestore(&bus->lock, flags);
  533. time_left = wait_for_completion_timeout(&bus->cmd_complete,
  534. bus->adap.timeout);
  535. if (time_left == 0)
  536. return -ETIMEDOUT;
  537. else
  538. return bus->master_xfer_result;
  539. }
  540. static u32 aspeed_i2c_functionality(struct i2c_adapter *adap)
  541. {
  542. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_BLOCK_DATA;
  543. }
  544. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  545. /* precondition: bus.lock has been acquired. */
  546. static void __aspeed_i2c_reg_slave(struct aspeed_i2c_bus *bus, u16 slave_addr)
  547. {
  548. u32 addr_reg_val, func_ctrl_reg_val;
  549. /* Set slave addr. */
  550. addr_reg_val = readl(bus->base + ASPEED_I2C_DEV_ADDR_REG);
  551. addr_reg_val &= ~ASPEED_I2CD_DEV_ADDR_MASK;
  552. addr_reg_val |= slave_addr & ASPEED_I2CD_DEV_ADDR_MASK;
  553. writel(addr_reg_val, bus->base + ASPEED_I2C_DEV_ADDR_REG);
  554. /* Turn on slave mode. */
  555. func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
  556. func_ctrl_reg_val |= ASPEED_I2CD_SLAVE_EN;
  557. writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  558. }
  559. static int aspeed_i2c_reg_slave(struct i2c_client *client)
  560. {
  561. struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
  562. unsigned long flags;
  563. spin_lock_irqsave(&bus->lock, flags);
  564. if (bus->slave) {
  565. spin_unlock_irqrestore(&bus->lock, flags);
  566. return -EINVAL;
  567. }
  568. __aspeed_i2c_reg_slave(bus, client->addr);
  569. bus->slave = client;
  570. bus->slave_state = ASPEED_I2C_SLAVE_STOP;
  571. spin_unlock_irqrestore(&bus->lock, flags);
  572. return 0;
  573. }
  574. static int aspeed_i2c_unreg_slave(struct i2c_client *client)
  575. {
  576. struct aspeed_i2c_bus *bus = i2c_get_adapdata(client->adapter);
  577. u32 func_ctrl_reg_val;
  578. unsigned long flags;
  579. spin_lock_irqsave(&bus->lock, flags);
  580. if (!bus->slave) {
  581. spin_unlock_irqrestore(&bus->lock, flags);
  582. return -EINVAL;
  583. }
  584. /* Turn off slave mode. */
  585. func_ctrl_reg_val = readl(bus->base + ASPEED_I2C_FUN_CTRL_REG);
  586. func_ctrl_reg_val &= ~ASPEED_I2CD_SLAVE_EN;
  587. writel(func_ctrl_reg_val, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  588. bus->slave = NULL;
  589. spin_unlock_irqrestore(&bus->lock, flags);
  590. return 0;
  591. }
  592. #endif /* CONFIG_I2C_SLAVE */
  593. static const struct i2c_algorithm aspeed_i2c_algo = {
  594. .master_xfer = aspeed_i2c_master_xfer,
  595. .functionality = aspeed_i2c_functionality,
  596. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  597. .reg_slave = aspeed_i2c_reg_slave,
  598. .unreg_slave = aspeed_i2c_unreg_slave,
  599. #endif /* CONFIG_I2C_SLAVE */
  600. };
  601. static u32 aspeed_i2c_get_clk_reg_val(u32 clk_high_low_max, u32 divisor)
  602. {
  603. u32 base_clk, clk_high, clk_low, tmp;
  604. /*
  605. * The actual clock frequency of SCL is:
  606. * SCL_freq = APB_freq / (base_freq * (SCL_high + SCL_low))
  607. * = APB_freq / divisor
  608. * where base_freq is a programmable clock divider; its value is
  609. * base_freq = 1 << base_clk
  610. * SCL_high is the number of base_freq clock cycles that SCL stays high
  611. * and SCL_low is the number of base_freq clock cycles that SCL stays
  612. * low for a period of SCL.
  613. * The actual register has a minimum SCL_high and SCL_low minimum of 1;
  614. * thus, they start counting at zero. So
  615. * SCL_high = clk_high + 1
  616. * SCL_low = clk_low + 1
  617. * Thus,
  618. * SCL_freq = APB_freq /
  619. * ((1 << base_clk) * (clk_high + 1 + clk_low + 1))
  620. * The documentation recommends clk_high >= clk_high_max / 2 and
  621. * clk_low >= clk_low_max / 2 - 1 when possible; this last constraint
  622. * gives us the following solution:
  623. */
  624. base_clk = divisor > clk_high_low_max ?
  625. ilog2((divisor - 1) / clk_high_low_max) + 1 : 0;
  626. tmp = (divisor + (1 << base_clk) - 1) >> base_clk;
  627. clk_low = tmp / 2;
  628. clk_high = tmp - clk_low;
  629. if (clk_high)
  630. clk_high--;
  631. if (clk_low)
  632. clk_low--;
  633. return ((clk_high << ASPEED_I2CD_TIME_SCL_HIGH_SHIFT)
  634. & ASPEED_I2CD_TIME_SCL_HIGH_MASK)
  635. | ((clk_low << ASPEED_I2CD_TIME_SCL_LOW_SHIFT)
  636. & ASPEED_I2CD_TIME_SCL_LOW_MASK)
  637. | (base_clk & ASPEED_I2CD_TIME_BASE_DIVISOR_MASK);
  638. }
  639. static u32 aspeed_i2c_24xx_get_clk_reg_val(u32 divisor)
  640. {
  641. /*
  642. * clk_high and clk_low are each 3 bits wide, so each can hold a max
  643. * value of 8 giving a clk_high_low_max of 16.
  644. */
  645. return aspeed_i2c_get_clk_reg_val(16, divisor);
  646. }
  647. static u32 aspeed_i2c_25xx_get_clk_reg_val(u32 divisor)
  648. {
  649. /*
  650. * clk_high and clk_low are each 4 bits wide, so each can hold a max
  651. * value of 16 giving a clk_high_low_max of 32.
  652. */
  653. return aspeed_i2c_get_clk_reg_val(32, divisor);
  654. }
  655. /* precondition: bus.lock has been acquired. */
  656. static int aspeed_i2c_init_clk(struct aspeed_i2c_bus *bus)
  657. {
  658. u32 divisor, clk_reg_val;
  659. divisor = DIV_ROUND_UP(bus->parent_clk_frequency, bus->bus_frequency);
  660. clk_reg_val = readl(bus->base + ASPEED_I2C_AC_TIMING_REG1);
  661. clk_reg_val &= (ASPEED_I2CD_TIME_TBUF_MASK |
  662. ASPEED_I2CD_TIME_THDSTA_MASK |
  663. ASPEED_I2CD_TIME_TACST_MASK);
  664. clk_reg_val |= bus->get_clk_reg_val(divisor);
  665. writel(clk_reg_val, bus->base + ASPEED_I2C_AC_TIMING_REG1);
  666. writel(ASPEED_NO_TIMEOUT_CTRL, bus->base + ASPEED_I2C_AC_TIMING_REG2);
  667. return 0;
  668. }
  669. /* precondition: bus.lock has been acquired. */
  670. static int aspeed_i2c_init(struct aspeed_i2c_bus *bus,
  671. struct platform_device *pdev)
  672. {
  673. u32 fun_ctrl_reg = ASPEED_I2CD_MASTER_EN;
  674. int ret;
  675. /* Disable everything. */
  676. writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  677. ret = aspeed_i2c_init_clk(bus);
  678. if (ret < 0)
  679. return ret;
  680. if (!of_property_read_bool(pdev->dev.of_node, "multi-master"))
  681. fun_ctrl_reg |= ASPEED_I2CD_MULTI_MASTER_DIS;
  682. /* Enable Master Mode */
  683. writel(readl(bus->base + ASPEED_I2C_FUN_CTRL_REG) | fun_ctrl_reg,
  684. bus->base + ASPEED_I2C_FUN_CTRL_REG);
  685. #if IS_ENABLED(CONFIG_I2C_SLAVE)
  686. /* If slave has already been registered, re-enable it. */
  687. if (bus->slave)
  688. __aspeed_i2c_reg_slave(bus, bus->slave->addr);
  689. #endif /* CONFIG_I2C_SLAVE */
  690. /* Set interrupt generation of I2C controller */
  691. writel(ASPEED_I2CD_INTR_ALL, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  692. return 0;
  693. }
  694. static int aspeed_i2c_reset(struct aspeed_i2c_bus *bus)
  695. {
  696. struct platform_device *pdev = to_platform_device(bus->dev);
  697. unsigned long flags;
  698. int ret;
  699. spin_lock_irqsave(&bus->lock, flags);
  700. /* Disable and ack all interrupts. */
  701. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  702. writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
  703. ret = aspeed_i2c_init(bus, pdev);
  704. spin_unlock_irqrestore(&bus->lock, flags);
  705. return ret;
  706. }
  707. static const struct of_device_id aspeed_i2c_bus_of_table[] = {
  708. {
  709. .compatible = "aspeed,ast2400-i2c-bus",
  710. .data = aspeed_i2c_24xx_get_clk_reg_val,
  711. },
  712. {
  713. .compatible = "aspeed,ast2500-i2c-bus",
  714. .data = aspeed_i2c_25xx_get_clk_reg_val,
  715. },
  716. { },
  717. };
  718. MODULE_DEVICE_TABLE(of, aspeed_i2c_bus_of_table);
  719. static int aspeed_i2c_probe_bus(struct platform_device *pdev)
  720. {
  721. const struct of_device_id *match;
  722. struct aspeed_i2c_bus *bus;
  723. struct clk *parent_clk;
  724. struct resource *res;
  725. int irq, ret;
  726. bus = devm_kzalloc(&pdev->dev, sizeof(*bus), GFP_KERNEL);
  727. if (!bus)
  728. return -ENOMEM;
  729. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  730. bus->base = devm_ioremap_resource(&pdev->dev, res);
  731. if (IS_ERR(bus->base))
  732. return PTR_ERR(bus->base);
  733. parent_clk = devm_clk_get(&pdev->dev, NULL);
  734. if (IS_ERR(parent_clk))
  735. return PTR_ERR(parent_clk);
  736. bus->parent_clk_frequency = clk_get_rate(parent_clk);
  737. /* We just need the clock rate, we don't actually use the clk object. */
  738. devm_clk_put(&pdev->dev, parent_clk);
  739. bus->rst = devm_reset_control_get_shared(&pdev->dev, NULL);
  740. if (IS_ERR(bus->rst)) {
  741. dev_err(&pdev->dev,
  742. "missing or invalid reset controller device tree entry");
  743. return PTR_ERR(bus->rst);
  744. }
  745. reset_control_deassert(bus->rst);
  746. ret = of_property_read_u32(pdev->dev.of_node,
  747. "bus-frequency", &bus->bus_frequency);
  748. if (ret < 0) {
  749. dev_err(&pdev->dev,
  750. "Could not read bus-frequency property\n");
  751. bus->bus_frequency = 100000;
  752. }
  753. match = of_match_node(aspeed_i2c_bus_of_table, pdev->dev.of_node);
  754. if (!match)
  755. bus->get_clk_reg_val = aspeed_i2c_24xx_get_clk_reg_val;
  756. else
  757. bus->get_clk_reg_val = match->data;
  758. /* Initialize the I2C adapter */
  759. spin_lock_init(&bus->lock);
  760. init_completion(&bus->cmd_complete);
  761. bus->adap.owner = THIS_MODULE;
  762. bus->adap.retries = 0;
  763. bus->adap.timeout = 5 * HZ;
  764. bus->adap.algo = &aspeed_i2c_algo;
  765. bus->adap.dev.parent = &pdev->dev;
  766. bus->adap.dev.of_node = pdev->dev.of_node;
  767. strlcpy(bus->adap.name, pdev->name, sizeof(bus->adap.name));
  768. i2c_set_adapdata(&bus->adap, bus);
  769. bus->dev = &pdev->dev;
  770. /* Clean up any left over interrupt state. */
  771. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  772. writel(0xffffffff, bus->base + ASPEED_I2C_INTR_STS_REG);
  773. /*
  774. * bus.lock does not need to be held because the interrupt handler has
  775. * not been enabled yet.
  776. */
  777. ret = aspeed_i2c_init(bus, pdev);
  778. if (ret < 0)
  779. return ret;
  780. irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  781. ret = devm_request_irq(&pdev->dev, irq, aspeed_i2c_bus_irq,
  782. 0, dev_name(&pdev->dev), bus);
  783. if (ret < 0)
  784. return ret;
  785. ret = i2c_add_adapter(&bus->adap);
  786. if (ret < 0)
  787. return ret;
  788. platform_set_drvdata(pdev, bus);
  789. dev_info(bus->dev, "i2c bus %d registered, irq %d\n",
  790. bus->adap.nr, irq);
  791. return 0;
  792. }
  793. static int aspeed_i2c_remove_bus(struct platform_device *pdev)
  794. {
  795. struct aspeed_i2c_bus *bus = platform_get_drvdata(pdev);
  796. unsigned long flags;
  797. spin_lock_irqsave(&bus->lock, flags);
  798. /* Disable everything. */
  799. writel(0, bus->base + ASPEED_I2C_FUN_CTRL_REG);
  800. writel(0, bus->base + ASPEED_I2C_INTR_CTRL_REG);
  801. spin_unlock_irqrestore(&bus->lock, flags);
  802. reset_control_assert(bus->rst);
  803. i2c_del_adapter(&bus->adap);
  804. return 0;
  805. }
  806. static struct platform_driver aspeed_i2c_bus_driver = {
  807. .probe = aspeed_i2c_probe_bus,
  808. .remove = aspeed_i2c_remove_bus,
  809. .driver = {
  810. .name = "aspeed-i2c-bus",
  811. .of_match_table = aspeed_i2c_bus_of_table,
  812. },
  813. };
  814. module_platform_driver(aspeed_i2c_bus_driver);
  815. MODULE_AUTHOR("Brendan Higgins <brendanhiggins@google.com>");
  816. MODULE_DESCRIPTION("Aspeed I2C Bus Driver");
  817. MODULE_LICENSE("GPL v2");