sun4i_tcon.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236
  1. /*
  2. * Copyright (C) 2015 Free Electrons
  3. * Copyright (C) 2015 NextThing Co
  4. *
  5. * Boris Brezillon <boris.brezillon@free-electrons.com>
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. */
  13. #ifndef __SUN4I_TCON_H__
  14. #define __SUN4I_TCON_H__
  15. #include <drm/drm_crtc.h>
  16. #include <linux/kernel.h>
  17. #include <linux/list.h>
  18. #include <linux/reset.h>
  19. #define SUN4I_TCON_GCTL_REG 0x0
  20. #define SUN4I_TCON_GCTL_TCON_ENABLE BIT(31)
  21. #define SUN4I_TCON_GCTL_IOMAP_MASK BIT(0)
  22. #define SUN4I_TCON_GCTL_IOMAP_TCON1 (1 << 0)
  23. #define SUN4I_TCON_GCTL_IOMAP_TCON0 (0 << 0)
  24. #define SUN4I_TCON_GINT0_REG 0x4
  25. #define SUN4I_TCON_GINT0_VBLANK_ENABLE(pipe) BIT(31 - (pipe))
  26. #define SUN4I_TCON_GINT0_VBLANK_INT(pipe) BIT(15 - (pipe))
  27. #define SUN4I_TCON_GINT1_REG 0x8
  28. #define SUN4I_TCON_FRM_CTL_REG 0x10
  29. #define SUN4I_TCON0_CTL_REG 0x40
  30. #define SUN4I_TCON0_CTL_TCON_ENABLE BIT(31)
  31. #define SUN4I_TCON0_CTL_CLK_DELAY_MASK GENMASK(8, 4)
  32. #define SUN4I_TCON0_CTL_CLK_DELAY(delay) ((delay << 4) & SUN4I_TCON0_CTL_CLK_DELAY_MASK)
  33. #define SUN4I_TCON0_CTL_SRC_SEL_MASK GENMASK(2, 0)
  34. #define SUN4I_TCON0_DCLK_REG 0x44
  35. #define SUN4I_TCON0_DCLK_GATE_BIT (31)
  36. #define SUN4I_TCON0_DCLK_DIV_SHIFT (0)
  37. #define SUN4I_TCON0_DCLK_DIV_WIDTH (7)
  38. #define SUN4I_TCON0_BASIC0_REG 0x48
  39. #define SUN4I_TCON0_BASIC0_X(width) ((((width) - 1) & 0xfff) << 16)
  40. #define SUN4I_TCON0_BASIC0_Y(height) (((height) - 1) & 0xfff)
  41. #define SUN4I_TCON0_BASIC1_REG 0x4c
  42. #define SUN4I_TCON0_BASIC1_H_TOTAL(total) ((((total) - 1) & 0x1fff) << 16)
  43. #define SUN4I_TCON0_BASIC1_H_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  44. #define SUN4I_TCON0_BASIC2_REG 0x50
  45. #define SUN4I_TCON0_BASIC2_V_TOTAL(total) (((total) & 0x1fff) << 16)
  46. #define SUN4I_TCON0_BASIC2_V_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  47. #define SUN4I_TCON0_BASIC3_REG 0x54
  48. #define SUN4I_TCON0_BASIC3_H_SYNC(width) ((((width) - 1) & 0x7ff) << 16)
  49. #define SUN4I_TCON0_BASIC3_V_SYNC(height) (((height) - 1) & 0x7ff)
  50. #define SUN4I_TCON0_HV_IF_REG 0x58
  51. #define SUN4I_TCON0_CPU_IF_REG 0x60
  52. #define SUN4I_TCON0_CPU_WR_REG 0x64
  53. #define SUN4I_TCON0_CPU_RD0_REG 0x68
  54. #define SUN4I_TCON0_CPU_RDA_REG 0x6c
  55. #define SUN4I_TCON0_TTL0_REG 0x70
  56. #define SUN4I_TCON0_TTL1_REG 0x74
  57. #define SUN4I_TCON0_TTL2_REG 0x78
  58. #define SUN4I_TCON0_TTL3_REG 0x7c
  59. #define SUN4I_TCON0_TTL4_REG 0x80
  60. #define SUN4I_TCON0_LVDS_IF_REG 0x84
  61. #define SUN4I_TCON0_LVDS_IF_EN BIT(31)
  62. #define SUN4I_TCON0_LVDS_IF_BITWIDTH_MASK BIT(26)
  63. #define SUN4I_TCON0_LVDS_IF_BITWIDTH_18BITS (1 << 26)
  64. #define SUN4I_TCON0_LVDS_IF_BITWIDTH_24BITS (0 << 26)
  65. #define SUN4I_TCON0_LVDS_IF_CLK_SEL_MASK BIT(20)
  66. #define SUN4I_TCON0_LVDS_IF_CLK_SEL_TCON0 (1 << 20)
  67. #define SUN4I_TCON0_LVDS_IF_CLK_POL_MASK BIT(4)
  68. #define SUN4I_TCON0_LVDS_IF_CLK_POL_NORMAL (1 << 4)
  69. #define SUN4I_TCON0_LVDS_IF_CLK_POL_INV (0 << 4)
  70. #define SUN4I_TCON0_LVDS_IF_DATA_POL_MASK GENMASK(3, 0)
  71. #define SUN4I_TCON0_LVDS_IF_DATA_POL_NORMAL (0xf)
  72. #define SUN4I_TCON0_LVDS_IF_DATA_POL_INV (0)
  73. #define SUN4I_TCON0_IO_POL_REG 0x88
  74. #define SUN4I_TCON0_IO_POL_DCLK_PHASE(phase) ((phase & 3) << 28)
  75. #define SUN4I_TCON0_IO_POL_HSYNC_POSITIVE BIT(25)
  76. #define SUN4I_TCON0_IO_POL_VSYNC_POSITIVE BIT(24)
  77. #define SUN4I_TCON0_IO_TRI_REG 0x8c
  78. #define SUN4I_TCON0_IO_TRI_HSYNC_DISABLE BIT(25)
  79. #define SUN4I_TCON0_IO_TRI_VSYNC_DISABLE BIT(24)
  80. #define SUN4I_TCON0_IO_TRI_DATA_PINS_DISABLE(pins) GENMASK(pins, 0)
  81. #define SUN4I_TCON1_CTL_REG 0x90
  82. #define SUN4I_TCON1_CTL_TCON_ENABLE BIT(31)
  83. #define SUN4I_TCON1_CTL_INTERLACE_ENABLE BIT(20)
  84. #define SUN4I_TCON1_CTL_CLK_DELAY_MASK GENMASK(8, 4)
  85. #define SUN4I_TCON1_CTL_CLK_DELAY(delay) ((delay << 4) & SUN4I_TCON1_CTL_CLK_DELAY_MASK)
  86. #define SUN4I_TCON1_CTL_SRC_SEL_MASK GENMASK(1, 0)
  87. #define SUN4I_TCON1_BASIC0_REG 0x94
  88. #define SUN4I_TCON1_BASIC0_X(width) ((((width) - 1) & 0xfff) << 16)
  89. #define SUN4I_TCON1_BASIC0_Y(height) (((height) - 1) & 0xfff)
  90. #define SUN4I_TCON1_BASIC1_REG 0x98
  91. #define SUN4I_TCON1_BASIC1_X(width) ((((width) - 1) & 0xfff) << 16)
  92. #define SUN4I_TCON1_BASIC1_Y(height) (((height) - 1) & 0xfff)
  93. #define SUN4I_TCON1_BASIC2_REG 0x9c
  94. #define SUN4I_TCON1_BASIC2_X(width) ((((width) - 1) & 0xfff) << 16)
  95. #define SUN4I_TCON1_BASIC2_Y(height) (((height) - 1) & 0xfff)
  96. #define SUN4I_TCON1_BASIC3_REG 0xa0
  97. #define SUN4I_TCON1_BASIC3_H_TOTAL(total) ((((total) - 1) & 0x1fff) << 16)
  98. #define SUN4I_TCON1_BASIC3_H_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  99. #define SUN4I_TCON1_BASIC4_REG 0xa4
  100. #define SUN4I_TCON1_BASIC4_V_TOTAL(total) (((total) & 0x1fff) << 16)
  101. #define SUN4I_TCON1_BASIC4_V_BACKPORCH(bp) (((bp) - 1) & 0xfff)
  102. #define SUN4I_TCON1_BASIC5_REG 0xa8
  103. #define SUN4I_TCON1_BASIC5_H_SYNC(width) ((((width) - 1) & 0x3ff) << 16)
  104. #define SUN4I_TCON1_BASIC5_V_SYNC(height) (((height) - 1) & 0x3ff)
  105. #define SUN4I_TCON1_IO_POL_REG 0xf0
  106. #define SUN4I_TCON1_IO_TRI_REG 0xf4
  107. #define SUN4I_TCON_CEU_CTL_REG 0x100
  108. #define SUN4I_TCON_CEU_MUL_RR_REG 0x110
  109. #define SUN4I_TCON_CEU_MUL_RG_REG 0x114
  110. #define SUN4I_TCON_CEU_MUL_RB_REG 0x118
  111. #define SUN4I_TCON_CEU_ADD_RC_REG 0x11c
  112. #define SUN4I_TCON_CEU_MUL_GR_REG 0x120
  113. #define SUN4I_TCON_CEU_MUL_GG_REG 0x124
  114. #define SUN4I_TCON_CEU_MUL_GB_REG 0x128
  115. #define SUN4I_TCON_CEU_ADD_GC_REG 0x12c
  116. #define SUN4I_TCON_CEU_MUL_BR_REG 0x130
  117. #define SUN4I_TCON_CEU_MUL_BG_REG 0x134
  118. #define SUN4I_TCON_CEU_MUL_BB_REG 0x138
  119. #define SUN4I_TCON_CEU_ADD_BC_REG 0x13c
  120. #define SUN4I_TCON_CEU_RANGE_R_REG 0x140
  121. #define SUN4I_TCON_CEU_RANGE_G_REG 0x144
  122. #define SUN4I_TCON_CEU_RANGE_B_REG 0x148
  123. #define SUN4I_TCON_MUX_CTRL_REG 0x200
  124. #define SUN4I_TCON0_LVDS_ANA0_REG 0x220
  125. #define SUN6I_TCON0_LVDS_ANA0_EN_MB BIT(31)
  126. #define SUN6I_TCON0_LVDS_ANA0_EN_LDO BIT(30)
  127. #define SUN6I_TCON0_LVDS_ANA0_EN_DRVC BIT(24)
  128. #define SUN6I_TCON0_LVDS_ANA0_EN_DRVD(x) (((x) & 0xf) << 20)
  129. #define SUN6I_TCON0_LVDS_ANA0_C(x) (((x) & 3) << 17)
  130. #define SUN6I_TCON0_LVDS_ANA0_V(x) (((x) & 3) << 8)
  131. #define SUN6I_TCON0_LVDS_ANA0_PD(x) (((x) & 3) << 4)
  132. #define SUN4I_TCON1_FILL_CTL_REG 0x300
  133. #define SUN4I_TCON1_FILL_BEG0_REG 0x304
  134. #define SUN4I_TCON1_FILL_END0_REG 0x308
  135. #define SUN4I_TCON1_FILL_DATA0_REG 0x30c
  136. #define SUN4I_TCON1_FILL_BEG1_REG 0x310
  137. #define SUN4I_TCON1_FILL_END1_REG 0x314
  138. #define SUN4I_TCON1_FILL_DATA1_REG 0x318
  139. #define SUN4I_TCON1_FILL_BEG2_REG 0x31c
  140. #define SUN4I_TCON1_FILL_END2_REG 0x320
  141. #define SUN4I_TCON1_FILL_DATA2_REG 0x324
  142. #define SUN4I_TCON1_GAMMA_TABLE_REG 0x400
  143. #define SUN4I_TCON_MAX_CHANNELS 2
  144. struct sun4i_tcon;
  145. struct sun4i_tcon_quirks {
  146. bool has_channel_0; /* a83t does not have channel 0 on second TCON */
  147. bool has_channel_1; /* a33 does not have channel 1 */
  148. bool has_lvds_alt; /* Does the LVDS clock have a parent other than the TCON clock? */
  149. bool needs_de_be_mux; /* sun6i needs mux to select backend */
  150. bool needs_edp_reset; /* a80 edp reset needed for tcon0 access */
  151. bool supports_lvds; /* Does the TCON support an LVDS output? */
  152. /* callback to handle tcon muxing options */
  153. int (*set_mux)(struct sun4i_tcon *, const struct drm_encoder *);
  154. };
  155. struct sun4i_tcon {
  156. struct device *dev;
  157. struct drm_device *drm;
  158. struct regmap *regs;
  159. /* Main bus clock */
  160. struct clk *clk;
  161. /* Clocks for the TCON channels */
  162. struct clk *sclk0;
  163. struct clk *sclk1;
  164. /* Possible mux for the LVDS clock */
  165. struct clk *lvds_pll;
  166. /* Pixel clock */
  167. struct clk *dclk;
  168. u8 dclk_max_div;
  169. u8 dclk_min_div;
  170. /* Reset control */
  171. struct reset_control *lcd_rst;
  172. struct reset_control *lvds_rst;
  173. struct drm_panel *panel;
  174. /* Platform adjustments */
  175. const struct sun4i_tcon_quirks *quirks;
  176. /* Associated crtc */
  177. struct sun4i_crtc *crtc;
  178. int id;
  179. /* TCON list management */
  180. struct list_head list;
  181. };
  182. struct drm_bridge *sun4i_tcon_find_bridge(struct device_node *node);
  183. struct drm_panel *sun4i_tcon_find_panel(struct device_node *node);
  184. void sun4i_tcon_enable_vblank(struct sun4i_tcon *tcon, bool enable);
  185. void sun4i_tcon_mode_set(struct sun4i_tcon *tcon,
  186. const struct drm_encoder *encoder,
  187. const struct drm_display_mode *mode);
  188. void sun4i_tcon_set_status(struct sun4i_tcon *crtc,
  189. const struct drm_encoder *encoder, bool enable);
  190. extern const struct of_device_id sun4i_tcon_of_table[];
  191. #endif /* __SUN4I_TCON_H__ */