123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968 |
- #ifndef MDP5_XML
- #define MDP5_XML
- /* Autogenerated file, DO NOT EDIT manually!
- This file was generated by the rules-ng-ng headergen tool in this git repository:
- http://github.com/freedreno/envytools/
- git clone https://github.com/freedreno/envytools.git
- The rules-ng-ng source files this header was generated from are:
- - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 676 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp4.xml ( 20915 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp_common.xml ( 2849 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp5.xml ( 37411 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 33004 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 602 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1686 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2017-05-17 13:21:27)
- - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 41799 bytes, from 2017-06-16 12:32:42)
- - /home/robclark/src/freedreno/envytools/rnndb/edp/edp.xml ( 10416 bytes, from 2017-05-17 13:21:27)
- Copyright (C) 2013-2017 by the following authors:
- - Rob Clark <robdclark@gmail.com> (robclark)
- - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
- Permission is hereby granted, free of charge, to any person obtaining
- a copy of this software and associated documentation files (the
- "Software"), to deal in the Software without restriction, including
- without limitation the rights to use, copy, modify, merge, publish,
- distribute, sublicense, and/or sell copies of the Software, and to
- permit persons to whom the Software is furnished to do so, subject to
- the following conditions:
- The above copyright notice and this permission notice (including the
- next paragraph) shall be included in all copies or substantial
- portions of the Software.
- THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
- IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
- LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
- OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
- WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
- */
- enum mdp5_intf_type {
- INTF_DISABLED = 0,
- INTF_DSI = 1,
- INTF_HDMI = 3,
- INTF_LCDC = 5,
- INTF_eDP = 9,
- INTF_VIRTUAL = 100,
- INTF_WB = 101,
- };
- enum mdp5_intfnum {
- NO_INTF = 0,
- INTF0 = 1,
- INTF1 = 2,
- INTF2 = 3,
- INTF3 = 4,
- };
- enum mdp5_pipe {
- SSPP_NONE = 0,
- SSPP_VIG0 = 1,
- SSPP_VIG1 = 2,
- SSPP_VIG2 = 3,
- SSPP_RGB0 = 4,
- SSPP_RGB1 = 5,
- SSPP_RGB2 = 6,
- SSPP_DMA0 = 7,
- SSPP_DMA1 = 8,
- SSPP_VIG3 = 9,
- SSPP_RGB3 = 10,
- SSPP_CURSOR0 = 11,
- SSPP_CURSOR1 = 12,
- };
- enum mdp5_ctl_mode {
- MODE_NONE = 0,
- MODE_WB_0_BLOCK = 1,
- MODE_WB_1_BLOCK = 2,
- MODE_WB_0_LINE = 3,
- MODE_WB_1_LINE = 4,
- MODE_WB_2_LINE = 5,
- };
- enum mdp5_pack_3d {
- PACK_3D_FRAME_INT = 0,
- PACK_3D_H_ROW_INT = 1,
- PACK_3D_V_ROW_INT = 2,
- PACK_3D_COL_INT = 3,
- };
- enum mdp5_scale_filter {
- SCALE_FILTER_NEAREST = 0,
- SCALE_FILTER_BIL = 1,
- SCALE_FILTER_PCMN = 2,
- SCALE_FILTER_CA = 3,
- };
- enum mdp5_pipe_bwc {
- BWC_LOSSLESS = 0,
- BWC_Q_HIGH = 1,
- BWC_Q_MED = 2,
- };
- enum mdp5_cursor_format {
- CURSOR_FMT_ARGB8888 = 0,
- CURSOR_FMT_ARGB1555 = 2,
- CURSOR_FMT_ARGB4444 = 4,
- };
- enum mdp5_cursor_alpha {
- CURSOR_ALPHA_CONST = 0,
- CURSOR_ALPHA_PER_PIXEL = 2,
- };
- enum mdp5_igc_type {
- IGC_VIG = 0,
- IGC_RGB = 1,
- IGC_DMA = 2,
- IGC_DSPP = 3,
- };
- enum mdp5_data_format {
- DATA_FORMAT_RGB = 0,
- DATA_FORMAT_YUV = 1,
- };
- enum mdp5_block_size {
- BLOCK_SIZE_64 = 0,
- BLOCK_SIZE_128 = 1,
- };
- enum mdp5_rotate_mode {
- ROTATE_0 = 0,
- ROTATE_90 = 1,
- };
- enum mdp5_chroma_downsample_method {
- DS_MTHD_NO_PIXEL_DROP = 0,
- DS_MTHD_PIXEL_DROP = 1,
- };
- #define MDP5_IRQ_WB_0_DONE 0x00000001
- #define MDP5_IRQ_WB_1_DONE 0x00000002
- #define MDP5_IRQ_WB_2_DONE 0x00000010
- #define MDP5_IRQ_PING_PONG_0_DONE 0x00000100
- #define MDP5_IRQ_PING_PONG_1_DONE 0x00000200
- #define MDP5_IRQ_PING_PONG_2_DONE 0x00000400
- #define MDP5_IRQ_PING_PONG_3_DONE 0x00000800
- #define MDP5_IRQ_PING_PONG_0_RD_PTR 0x00001000
- #define MDP5_IRQ_PING_PONG_1_RD_PTR 0x00002000
- #define MDP5_IRQ_PING_PONG_2_RD_PTR 0x00004000
- #define MDP5_IRQ_PING_PONG_3_RD_PTR 0x00008000
- #define MDP5_IRQ_PING_PONG_0_WR_PTR 0x00010000
- #define MDP5_IRQ_PING_PONG_1_WR_PTR 0x00020000
- #define MDP5_IRQ_PING_PONG_2_WR_PTR 0x00040000
- #define MDP5_IRQ_PING_PONG_3_WR_PTR 0x00080000
- #define MDP5_IRQ_PING_PONG_0_AUTO_REF 0x00100000
- #define MDP5_IRQ_PING_PONG_1_AUTO_REF 0x00200000
- #define MDP5_IRQ_PING_PONG_2_AUTO_REF 0x00400000
- #define MDP5_IRQ_PING_PONG_3_AUTO_REF 0x00800000
- #define MDP5_IRQ_INTF0_UNDER_RUN 0x01000000
- #define MDP5_IRQ_INTF0_VSYNC 0x02000000
- #define MDP5_IRQ_INTF1_UNDER_RUN 0x04000000
- #define MDP5_IRQ_INTF1_VSYNC 0x08000000
- #define MDP5_IRQ_INTF2_UNDER_RUN 0x10000000
- #define MDP5_IRQ_INTF2_VSYNC 0x20000000
- #define MDP5_IRQ_INTF3_UNDER_RUN 0x40000000
- #define MDP5_IRQ_INTF3_VSYNC 0x80000000
- #define REG_MDSS_HW_VERSION 0x00000000
- #define MDSS_HW_VERSION_STEP__MASK 0x0000ffff
- #define MDSS_HW_VERSION_STEP__SHIFT 0
- static inline uint32_t MDSS_HW_VERSION_STEP(uint32_t val)
- {
- return ((val) << MDSS_HW_VERSION_STEP__SHIFT) & MDSS_HW_VERSION_STEP__MASK;
- }
- #define MDSS_HW_VERSION_MINOR__MASK 0x0fff0000
- #define MDSS_HW_VERSION_MINOR__SHIFT 16
- static inline uint32_t MDSS_HW_VERSION_MINOR(uint32_t val)
- {
- return ((val) << MDSS_HW_VERSION_MINOR__SHIFT) & MDSS_HW_VERSION_MINOR__MASK;
- }
- #define MDSS_HW_VERSION_MAJOR__MASK 0xf0000000
- #define MDSS_HW_VERSION_MAJOR__SHIFT 28
- static inline uint32_t MDSS_HW_VERSION_MAJOR(uint32_t val)
- {
- return ((val) << MDSS_HW_VERSION_MAJOR__SHIFT) & MDSS_HW_VERSION_MAJOR__MASK;
- }
- #define REG_MDSS_HW_INTR_STATUS 0x00000010
- #define MDSS_HW_INTR_STATUS_INTR_MDP 0x00000001
- #define MDSS_HW_INTR_STATUS_INTR_DSI0 0x00000010
- #define MDSS_HW_INTR_STATUS_INTR_DSI1 0x00000020
- #define MDSS_HW_INTR_STATUS_INTR_HDMI 0x00000100
- #define MDSS_HW_INTR_STATUS_INTR_EDP 0x00001000
- #define REG_MDP5_HW_VERSION 0x00000000
- #define MDP5_HW_VERSION_STEP__MASK 0x0000ffff
- #define MDP5_HW_VERSION_STEP__SHIFT 0
- static inline uint32_t MDP5_HW_VERSION_STEP(uint32_t val)
- {
- return ((val) << MDP5_HW_VERSION_STEP__SHIFT) & MDP5_HW_VERSION_STEP__MASK;
- }
- #define MDP5_HW_VERSION_MINOR__MASK 0x0fff0000
- #define MDP5_HW_VERSION_MINOR__SHIFT 16
- static inline uint32_t MDP5_HW_VERSION_MINOR(uint32_t val)
- {
- return ((val) << MDP5_HW_VERSION_MINOR__SHIFT) & MDP5_HW_VERSION_MINOR__MASK;
- }
- #define MDP5_HW_VERSION_MAJOR__MASK 0xf0000000
- #define MDP5_HW_VERSION_MAJOR__SHIFT 28
- static inline uint32_t MDP5_HW_VERSION_MAJOR(uint32_t val)
- {
- return ((val) << MDP5_HW_VERSION_MAJOR__SHIFT) & MDP5_HW_VERSION_MAJOR__MASK;
- }
- #define REG_MDP5_DISP_INTF_SEL 0x00000004
- #define MDP5_DISP_INTF_SEL_INTF0__MASK 0x000000ff
- #define MDP5_DISP_INTF_SEL_INTF0__SHIFT 0
- static inline uint32_t MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf_type val)
- {
- return ((val) << MDP5_DISP_INTF_SEL_INTF0__SHIFT) & MDP5_DISP_INTF_SEL_INTF0__MASK;
- }
- #define MDP5_DISP_INTF_SEL_INTF1__MASK 0x0000ff00
- #define MDP5_DISP_INTF_SEL_INTF1__SHIFT 8
- static inline uint32_t MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf_type val)
- {
- return ((val) << MDP5_DISP_INTF_SEL_INTF1__SHIFT) & MDP5_DISP_INTF_SEL_INTF1__MASK;
- }
- #define MDP5_DISP_INTF_SEL_INTF2__MASK 0x00ff0000
- #define MDP5_DISP_INTF_SEL_INTF2__SHIFT 16
- static inline uint32_t MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf_type val)
- {
- return ((val) << MDP5_DISP_INTF_SEL_INTF2__SHIFT) & MDP5_DISP_INTF_SEL_INTF2__MASK;
- }
- #define MDP5_DISP_INTF_SEL_INTF3__MASK 0xff000000
- #define MDP5_DISP_INTF_SEL_INTF3__SHIFT 24
- static inline uint32_t MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf_type val)
- {
- return ((val) << MDP5_DISP_INTF_SEL_INTF3__SHIFT) & MDP5_DISP_INTF_SEL_INTF3__MASK;
- }
- #define REG_MDP5_INTR_EN 0x00000010
- #define REG_MDP5_INTR_STATUS 0x00000014
- #define REG_MDP5_INTR_CLEAR 0x00000018
- #define REG_MDP5_HIST_INTR_EN 0x0000001c
- #define REG_MDP5_HIST_INTR_STATUS 0x00000020
- #define REG_MDP5_HIST_INTR_CLEAR 0x00000024
- #define REG_MDP5_SPARE_0 0x00000028
- #define MDP5_SPARE_0_SPLIT_DPL_SINGLE_FLUSH_EN 0x00000001
- static inline uint32_t REG_MDP5_SMP_ALLOC_W(uint32_t i0) { return 0x00000080 + 0x4*i0; }
- static inline uint32_t REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0) { return 0x00000080 + 0x4*i0; }
- #define MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK 0x000000ff
- #define MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT 0
- static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT0(uint32_t val)
- {
- return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK;
- }
- #define MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK 0x0000ff00
- #define MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT 8
- static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT1(uint32_t val)
- {
- return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK;
- }
- #define MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK 0x00ff0000
- #define MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT 16
- static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT2(uint32_t val)
- {
- return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK;
- }
- static inline uint32_t REG_MDP5_SMP_ALLOC_R(uint32_t i0) { return 0x00000130 + 0x4*i0; }
- static inline uint32_t REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0) { return 0x00000130 + 0x4*i0; }
- #define MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK 0x000000ff
- #define MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT 0
- static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT0(uint32_t val)
- {
- return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK;
- }
- #define MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK 0x0000ff00
- #define MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT 8
- static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT1(uint32_t val)
- {
- return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK;
- }
- #define MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK 0x00ff0000
- #define MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT 16
- static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT2(uint32_t val)
- {
- return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK;
- }
- static inline uint32_t __offset_IGC(enum mdp5_igc_type idx)
- {
- switch (idx) {
- case IGC_VIG: return 0x00000200;
- case IGC_RGB: return 0x00000210;
- case IGC_DMA: return 0x00000220;
- case IGC_DSPP: return 0x00000300;
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_IGC(enum mdp5_igc_type i0) { return 0x00000000 + __offset_IGC(i0); }
- static inline uint32_t REG_MDP5_IGC_LUT(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
- #define MDP5_IGC_LUT_REG_VAL__MASK 0x00000fff
- #define MDP5_IGC_LUT_REG_VAL__SHIFT 0
- static inline uint32_t MDP5_IGC_LUT_REG_VAL(uint32_t val)
- {
- return ((val) << MDP5_IGC_LUT_REG_VAL__SHIFT) & MDP5_IGC_LUT_REG_VAL__MASK;
- }
- #define MDP5_IGC_LUT_REG_INDEX_UPDATE 0x02000000
- #define MDP5_IGC_LUT_REG_DISABLE_PIPE_0 0x10000000
- #define MDP5_IGC_LUT_REG_DISABLE_PIPE_1 0x20000000
- #define MDP5_IGC_LUT_REG_DISABLE_PIPE_2 0x40000000
- #define REG_MDP5_SPLIT_DPL_EN 0x000002f4
- #define REG_MDP5_SPLIT_DPL_UPPER 0x000002f8
- #define MDP5_SPLIT_DPL_UPPER_SMART_PANEL 0x00000002
- #define MDP5_SPLIT_DPL_UPPER_SMART_PANEL_FREE_RUN 0x00000004
- #define MDP5_SPLIT_DPL_UPPER_INTF1_SW_TRG_MUX 0x00000010
- #define MDP5_SPLIT_DPL_UPPER_INTF2_SW_TRG_MUX 0x00000100
- #define REG_MDP5_SPLIT_DPL_LOWER 0x000003f0
- #define MDP5_SPLIT_DPL_LOWER_SMART_PANEL 0x00000002
- #define MDP5_SPLIT_DPL_LOWER_SMART_PANEL_FREE_RUN 0x00000004
- #define MDP5_SPLIT_DPL_LOWER_INTF1_TG_SYNC 0x00000010
- #define MDP5_SPLIT_DPL_LOWER_INTF2_TG_SYNC 0x00000100
- static inline uint32_t __offset_CTL(uint32_t idx)
- {
- switch (idx) {
- case 0: return (mdp5_cfg->ctl.base[0]);
- case 1: return (mdp5_cfg->ctl.base[1]);
- case 2: return (mdp5_cfg->ctl.base[2]);
- case 3: return (mdp5_cfg->ctl.base[3]);
- case 4: return (mdp5_cfg->ctl.base[4]);
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_CTL(uint32_t i0) { return 0x00000000 + __offset_CTL(i0); }
- static inline uint32_t __offset_LAYER(uint32_t idx)
- {
- switch (idx) {
- case 0: return 0x00000000;
- case 1: return 0x00000004;
- case 2: return 0x00000008;
- case 3: return 0x0000000c;
- case 4: return 0x00000010;
- case 5: return 0x00000024;
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
- static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
- #define MDP5_CTL_LAYER_REG_VIG0__MASK 0x00000007
- #define MDP5_CTL_LAYER_REG_VIG0__SHIFT 0
- static inline uint32_t MDP5_CTL_LAYER_REG_VIG0(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_VIG0__SHIFT) & MDP5_CTL_LAYER_REG_VIG0__MASK;
- }
- #define MDP5_CTL_LAYER_REG_VIG1__MASK 0x00000038
- #define MDP5_CTL_LAYER_REG_VIG1__SHIFT 3
- static inline uint32_t MDP5_CTL_LAYER_REG_VIG1(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_VIG1__SHIFT) & MDP5_CTL_LAYER_REG_VIG1__MASK;
- }
- #define MDP5_CTL_LAYER_REG_VIG2__MASK 0x000001c0
- #define MDP5_CTL_LAYER_REG_VIG2__SHIFT 6
- static inline uint32_t MDP5_CTL_LAYER_REG_VIG2(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_VIG2__SHIFT) & MDP5_CTL_LAYER_REG_VIG2__MASK;
- }
- #define MDP5_CTL_LAYER_REG_RGB0__MASK 0x00000e00
- #define MDP5_CTL_LAYER_REG_RGB0__SHIFT 9
- static inline uint32_t MDP5_CTL_LAYER_REG_RGB0(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_RGB0__SHIFT) & MDP5_CTL_LAYER_REG_RGB0__MASK;
- }
- #define MDP5_CTL_LAYER_REG_RGB1__MASK 0x00007000
- #define MDP5_CTL_LAYER_REG_RGB1__SHIFT 12
- static inline uint32_t MDP5_CTL_LAYER_REG_RGB1(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_RGB1__SHIFT) & MDP5_CTL_LAYER_REG_RGB1__MASK;
- }
- #define MDP5_CTL_LAYER_REG_RGB2__MASK 0x00038000
- #define MDP5_CTL_LAYER_REG_RGB2__SHIFT 15
- static inline uint32_t MDP5_CTL_LAYER_REG_RGB2(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_RGB2__SHIFT) & MDP5_CTL_LAYER_REG_RGB2__MASK;
- }
- #define MDP5_CTL_LAYER_REG_DMA0__MASK 0x001c0000
- #define MDP5_CTL_LAYER_REG_DMA0__SHIFT 18
- static inline uint32_t MDP5_CTL_LAYER_REG_DMA0(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_DMA0__SHIFT) & MDP5_CTL_LAYER_REG_DMA0__MASK;
- }
- #define MDP5_CTL_LAYER_REG_DMA1__MASK 0x00e00000
- #define MDP5_CTL_LAYER_REG_DMA1__SHIFT 21
- static inline uint32_t MDP5_CTL_LAYER_REG_DMA1(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_DMA1__SHIFT) & MDP5_CTL_LAYER_REG_DMA1__MASK;
- }
- #define MDP5_CTL_LAYER_REG_BORDER_COLOR 0x01000000
- #define MDP5_CTL_LAYER_REG_CURSOR_OUT 0x02000000
- #define MDP5_CTL_LAYER_REG_VIG3__MASK 0x1c000000
- #define MDP5_CTL_LAYER_REG_VIG3__SHIFT 26
- static inline uint32_t MDP5_CTL_LAYER_REG_VIG3(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_VIG3__SHIFT) & MDP5_CTL_LAYER_REG_VIG3__MASK;
- }
- #define MDP5_CTL_LAYER_REG_RGB3__MASK 0xe0000000
- #define MDP5_CTL_LAYER_REG_RGB3__SHIFT 29
- static inline uint32_t MDP5_CTL_LAYER_REG_RGB3(uint32_t val)
- {
- return ((val) << MDP5_CTL_LAYER_REG_RGB3__SHIFT) & MDP5_CTL_LAYER_REG_RGB3__MASK;
- }
- static inline uint32_t REG_MDP5_CTL_OP(uint32_t i0) { return 0x00000014 + __offset_CTL(i0); }
- #define MDP5_CTL_OP_MODE__MASK 0x0000000f
- #define MDP5_CTL_OP_MODE__SHIFT 0
- static inline uint32_t MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)
- {
- return ((val) << MDP5_CTL_OP_MODE__SHIFT) & MDP5_CTL_OP_MODE__MASK;
- }
- #define MDP5_CTL_OP_INTF_NUM__MASK 0x00000070
- #define MDP5_CTL_OP_INTF_NUM__SHIFT 4
- static inline uint32_t MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)
- {
- return ((val) << MDP5_CTL_OP_INTF_NUM__SHIFT) & MDP5_CTL_OP_INTF_NUM__MASK;
- }
- #define MDP5_CTL_OP_CMD_MODE 0x00020000
- #define MDP5_CTL_OP_PACK_3D_ENABLE 0x00080000
- #define MDP5_CTL_OP_PACK_3D__MASK 0x00300000
- #define MDP5_CTL_OP_PACK_3D__SHIFT 20
- static inline uint32_t MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)
- {
- return ((val) << MDP5_CTL_OP_PACK_3D__SHIFT) & MDP5_CTL_OP_PACK_3D__MASK;
- }
- static inline uint32_t REG_MDP5_CTL_FLUSH(uint32_t i0) { return 0x00000018 + __offset_CTL(i0); }
- #define MDP5_CTL_FLUSH_VIG0 0x00000001
- #define MDP5_CTL_FLUSH_VIG1 0x00000002
- #define MDP5_CTL_FLUSH_VIG2 0x00000004
- #define MDP5_CTL_FLUSH_RGB0 0x00000008
- #define MDP5_CTL_FLUSH_RGB1 0x00000010
- #define MDP5_CTL_FLUSH_RGB2 0x00000020
- #define MDP5_CTL_FLUSH_LM0 0x00000040
- #define MDP5_CTL_FLUSH_LM1 0x00000080
- #define MDP5_CTL_FLUSH_LM2 0x00000100
- #define MDP5_CTL_FLUSH_LM3 0x00000200
- #define MDP5_CTL_FLUSH_LM4 0x00000400
- #define MDP5_CTL_FLUSH_DMA0 0x00000800
- #define MDP5_CTL_FLUSH_DMA1 0x00001000
- #define MDP5_CTL_FLUSH_DSPP0 0x00002000
- #define MDP5_CTL_FLUSH_DSPP1 0x00004000
- #define MDP5_CTL_FLUSH_DSPP2 0x00008000
- #define MDP5_CTL_FLUSH_WB 0x00010000
- #define MDP5_CTL_FLUSH_CTL 0x00020000
- #define MDP5_CTL_FLUSH_VIG3 0x00040000
- #define MDP5_CTL_FLUSH_RGB3 0x00080000
- #define MDP5_CTL_FLUSH_LM5 0x00100000
- #define MDP5_CTL_FLUSH_DSPP3 0x00200000
- #define MDP5_CTL_FLUSH_CURSOR_0 0x00400000
- #define MDP5_CTL_FLUSH_CURSOR_1 0x00800000
- #define MDP5_CTL_FLUSH_CHROMADOWN_0 0x04000000
- #define MDP5_CTL_FLUSH_TIMING_3 0x10000000
- #define MDP5_CTL_FLUSH_TIMING_2 0x20000000
- #define MDP5_CTL_FLUSH_TIMING_1 0x40000000
- #define MDP5_CTL_FLUSH_TIMING_0 0x80000000
- static inline uint32_t REG_MDP5_CTL_START(uint32_t i0) { return 0x0000001c + __offset_CTL(i0); }
- static inline uint32_t REG_MDP5_CTL_PACK_3D(uint32_t i0) { return 0x00000020 + __offset_CTL(i0); }
- static inline uint32_t __offset_LAYER_EXT(uint32_t idx)
- {
- switch (idx) {
- case 0: return 0x00000040;
- case 1: return 0x00000044;
- case 2: return 0x00000048;
- case 3: return 0x0000004c;
- case 4: return 0x00000050;
- case 5: return 0x00000054;
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_CTL_LAYER_EXT(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
- static inline uint32_t REG_MDP5_CTL_LAYER_EXT_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER_EXT(i1); }
- #define MDP5_CTL_LAYER_EXT_REG_VIG0_BIT3 0x00000001
- #define MDP5_CTL_LAYER_EXT_REG_VIG1_BIT3 0x00000004
- #define MDP5_CTL_LAYER_EXT_REG_VIG2_BIT3 0x00000010
- #define MDP5_CTL_LAYER_EXT_REG_VIG3_BIT3 0x00000040
- #define MDP5_CTL_LAYER_EXT_REG_RGB0_BIT3 0x00000100
- #define MDP5_CTL_LAYER_EXT_REG_RGB1_BIT3 0x00000400
- #define MDP5_CTL_LAYER_EXT_REG_RGB2_BIT3 0x00001000
- #define MDP5_CTL_LAYER_EXT_REG_RGB3_BIT3 0x00004000
- #define MDP5_CTL_LAYER_EXT_REG_DMA0_BIT3 0x00010000
- #define MDP5_CTL_LAYER_EXT_REG_DMA1_BIT3 0x00040000
- #define MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK 0x00f00000
- #define MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT 20
- static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR0(enum mdp_mixer_stage_id val)
- {
- return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR0__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR0__MASK;
- }
- #define MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK 0x3c000000
- #define MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT 26
- static inline uint32_t MDP5_CTL_LAYER_EXT_REG_CURSOR1(enum mdp_mixer_stage_id val)
- {
- return ((val) << MDP5_CTL_LAYER_EXT_REG_CURSOR1__SHIFT) & MDP5_CTL_LAYER_EXT_REG_CURSOR1__MASK;
- }
- static inline uint32_t __offset_PIPE(enum mdp5_pipe idx)
- {
- switch (idx) {
- case SSPP_NONE: return (INVALID_IDX(idx));
- case SSPP_VIG0: return (mdp5_cfg->pipe_vig.base[0]);
- case SSPP_VIG1: return (mdp5_cfg->pipe_vig.base[1]);
- case SSPP_VIG2: return (mdp5_cfg->pipe_vig.base[2]);
- case SSPP_RGB0: return (mdp5_cfg->pipe_rgb.base[0]);
- case SSPP_RGB1: return (mdp5_cfg->pipe_rgb.base[1]);
- case SSPP_RGB2: return (mdp5_cfg->pipe_rgb.base[2]);
- case SSPP_DMA0: return (mdp5_cfg->pipe_dma.base[0]);
- case SSPP_DMA1: return (mdp5_cfg->pipe_dma.base[1]);
- case SSPP_VIG3: return (mdp5_cfg->pipe_vig.base[3]);
- case SSPP_RGB3: return (mdp5_cfg->pipe_rgb.base[3]);
- case SSPP_CURSOR0: return (mdp5_cfg->pipe_cursor.base[0]);
- case SSPP_CURSOR1: return (mdp5_cfg->pipe_cursor.base[1]);
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_PIPE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_OP_MODE(enum mdp5_pipe i0) { return 0x00000200 + __offset_PIPE(i0); }
- #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK 0x00080000
- #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT 19
- static inline uint32_t MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT(enum mdp5_data_format val)
- {
- return ((val) << MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
- }
- #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK 0x00040000
- #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT 18
- static inline uint32_t MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT(enum mdp5_data_format val)
- {
- return ((val) << MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
- }
- #define MDP5_PIPE_OP_MODE_CSC_1_EN 0x00020000
- static inline uint32_t REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0) { return 0x000002c4 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0) { return 0x000002f0 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0) { return 0x00000300 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_0(enum mdp5_pipe i0) { return 0x00000320 + __offset_PIPE(i0); }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK 0x00001fff
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK;
- }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK 0x1fff0000
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT 16
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_1(enum mdp5_pipe i0) { return 0x00000324 + __offset_PIPE(i0); }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK 0x00001fff
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK;
- }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK 0x1fff0000
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT 16
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_2(enum mdp5_pipe i0) { return 0x00000328 + __offset_PIPE(i0); }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK 0x00001fff
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK;
- }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK 0x1fff0000
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT 16
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_3(enum mdp5_pipe i0) { return 0x0000032c + __offset_PIPE(i0); }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK 0x00001fff
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK;
- }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK 0x1fff0000
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT 16
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_4(enum mdp5_pipe i0) { return 0x00000330 + __offset_PIPE(i0); }
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK 0x00001fff
- #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
- #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK 0x000000ff
- #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK;
- }
- #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK 0x0000ff00
- #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT 8
- static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
- #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK 0x000000ff
- #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK;
- }
- #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK 0x0000ff00
- #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT 8
- static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
- #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK 0x000001ff
- #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
- #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK 0x000001ff
- #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT 0
- static inline uint32_t MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE(uint32_t val)
- {
- return ((val) << MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_SIZE_HEIGHT__MASK 0xffff0000
- #define MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT 16
- static inline uint32_t MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_SIZE_HEIGHT__MASK;
- }
- #define MDP5_PIPE_SRC_SIZE_WIDTH__MASK 0x0000ffff
- #define MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT 0
- static inline uint32_t MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_SIZE_WIDTH__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0) { return 0x00000004 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK 0xffff0000
- #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT 16
- static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK;
- }
- #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK 0x0000ffff
- #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT 0
- static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0) { return 0x00000008 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_XY_Y__MASK 0xffff0000
- #define MDP5_PIPE_SRC_XY_Y__SHIFT 16
- static inline uint32_t MDP5_PIPE_SRC_XY_Y(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_XY_Y__SHIFT) & MDP5_PIPE_SRC_XY_Y__MASK;
- }
- #define MDP5_PIPE_SRC_XY_X__MASK 0x0000ffff
- #define MDP5_PIPE_SRC_XY_X__SHIFT 0
- static inline uint32_t MDP5_PIPE_SRC_XY_X(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_XY_X__SHIFT) & MDP5_PIPE_SRC_XY_X__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0) { return 0x0000000c + __offset_PIPE(i0); }
- #define MDP5_PIPE_OUT_SIZE_HEIGHT__MASK 0xffff0000
- #define MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT 16
- static inline uint32_t MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_OUT_SIZE_HEIGHT__MASK;
- }
- #define MDP5_PIPE_OUT_SIZE_WIDTH__MASK 0x0000ffff
- #define MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT 0
- static inline uint32_t MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)
- {
- return ((val) << MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT) & MDP5_PIPE_OUT_SIZE_WIDTH__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0) { return 0x00000010 + __offset_PIPE(i0); }
- #define MDP5_PIPE_OUT_XY_Y__MASK 0xffff0000
- #define MDP5_PIPE_OUT_XY_Y__SHIFT 16
- static inline uint32_t MDP5_PIPE_OUT_XY_Y(uint32_t val)
- {
- return ((val) << MDP5_PIPE_OUT_XY_Y__SHIFT) & MDP5_PIPE_OUT_XY_Y__MASK;
- }
- #define MDP5_PIPE_OUT_XY_X__MASK 0x0000ffff
- #define MDP5_PIPE_OUT_XY_X__SHIFT 0
- static inline uint32_t MDP5_PIPE_OUT_XY_X(uint32_t val)
- {
- return ((val) << MDP5_PIPE_OUT_XY_X__SHIFT) & MDP5_PIPE_OUT_XY_X__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0) { return 0x00000014 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0) { return 0x00000018 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0) { return 0x0000001c + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0) { return 0x00000020 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0) { return 0x00000024 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_STRIDE_A_P0__MASK 0x0000ffff
- #define MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT 0
- static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P0__MASK;
- }
- #define MDP5_PIPE_SRC_STRIDE_A_P1__MASK 0xffff0000
- #define MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT 16
- static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P1__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0) { return 0x00000028 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_STRIDE_B_P2__MASK 0x0000ffff
- #define MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT 0
- static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P2__MASK;
- }
- #define MDP5_PIPE_SRC_STRIDE_B_P3__MASK 0xffff0000
- #define MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT 16
- static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P3__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0) { return 0x0000002c + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0) { return 0x00000030 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_FORMAT_G_BPC__MASK 0x00000003
- #define MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT 0
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_G_BPC__MASK;
- }
- #define MDP5_PIPE_SRC_FORMAT_B_BPC__MASK 0x0000000c
- #define MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT 2
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_B_BPC__MASK;
- }
- #define MDP5_PIPE_SRC_FORMAT_R_BPC__MASK 0x00000030
- #define MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT 4
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_R_BPC__MASK;
- }
- #define MDP5_PIPE_SRC_FORMAT_A_BPC__MASK 0x000000c0
- #define MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT 6
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_A_BPC__MASK;
- }
- #define MDP5_PIPE_SRC_FORMAT_ALPHA_ENABLE 0x00000100
- #define MDP5_PIPE_SRC_FORMAT_CPP__MASK 0x00000600
- #define MDP5_PIPE_SRC_FORMAT_CPP__SHIFT 9
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CPP__MASK;
- }
- #define MDP5_PIPE_SRC_FORMAT_ROT90 0x00000800
- #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK 0x00003000
- #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT 12
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
- }
- #define MDP5_PIPE_SRC_FORMAT_UNPACK_TIGHT 0x00020000
- #define MDP5_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB 0x00040000
- #define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK 0x00180000
- #define MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT 19
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_FETCH_TYPE(enum mdp_fetch_type val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__SHIFT) & MDP5_PIPE_SRC_FORMAT_FETCH_TYPE__MASK;
- }
- #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK 0x01800000
- #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT 23
- static inline uint32_t MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)
- {
- return ((val) << MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0) { return 0x00000034 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_UNPACK_ELEM0__MASK 0x000000ff
- #define MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT 0
- static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM0__MASK;
- }
- #define MDP5_PIPE_SRC_UNPACK_ELEM1__MASK 0x0000ff00
- #define MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT 8
- static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM1__MASK;
- }
- #define MDP5_PIPE_SRC_UNPACK_ELEM2__MASK 0x00ff0000
- #define MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT 16
- static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM2__MASK;
- }
- #define MDP5_PIPE_SRC_UNPACK_ELEM3__MASK 0xff000000
- #define MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT 24
- static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM3__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0) { return 0x00000038 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SRC_OP_MODE_BWC_EN 0x00000001
- #define MDP5_PIPE_SRC_OP_MODE_BWC__MASK 0x00000006
- #define MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT 1
- static inline uint32_t MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)
- {
- return ((val) << MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT) & MDP5_PIPE_SRC_OP_MODE_BWC__MASK;
- }
- #define MDP5_PIPE_SRC_OP_MODE_FLIP_LR 0x00002000
- #define MDP5_PIPE_SRC_OP_MODE_FLIP_UD 0x00004000
- #define MDP5_PIPE_SRC_OP_MODE_IGC_EN 0x00010000
- #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_0 0x00020000
- #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_1 0x00040000
- #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE 0x00400000
- #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE_ODD 0x00800000
- #define MDP5_PIPE_SRC_OP_MODE_SW_PIX_EXT_OVERRIDE 0x80000000
- static inline uint32_t REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0) { return 0x0000003c + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0) { return 0x00000048 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0) { return 0x0000004c + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0) { return 0x00000050 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0) { return 0x00000054 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0) { return 0x00000058 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0) { return 0x00000070 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0) { return 0x000000a4 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0) { return 0x000000a8 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0) { return 0x000000ac + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0) { return 0x000000b0 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0) { return 0x000000b4 + __offset_PIPE(i0); }
- #define MDP5_PIPE_DECIMATION_VERT__MASK 0x000000ff
- #define MDP5_PIPE_DECIMATION_VERT__SHIFT 0
- static inline uint32_t MDP5_PIPE_DECIMATION_VERT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_DECIMATION_VERT__SHIFT) & MDP5_PIPE_DECIMATION_VERT__MASK;
- }
- #define MDP5_PIPE_DECIMATION_HORZ__MASK 0x0000ff00
- #define MDP5_PIPE_DECIMATION_HORZ__SHIFT 8
- static inline uint32_t MDP5_PIPE_DECIMATION_HORZ(uint32_t val)
- {
- return ((val) << MDP5_PIPE_DECIMATION_HORZ__SHIFT) & MDP5_PIPE_DECIMATION_HORZ__MASK;
- }
- static inline uint32_t __offset_SW_PIX_EXT(enum mdp_component_type idx)
- {
- switch (idx) {
- case COMP_0: return 0x00000100;
- case COMP_1_2: return 0x00000110;
- case COMP_3: return 0x00000120;
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
- static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_LR(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000000 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
- #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK 0x000000ff
- #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT 0
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_RPT__MASK;
- }
- #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK 0x0000ff00
- #define MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT 8
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF(int32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_LEFT_OVF__MASK;
- }
- #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK 0x00ff0000
- #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT 16
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_RPT__MASK;
- }
- #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK 0xff000000
- #define MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT 24
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF(int32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_LR_RIGHT_OVF__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_TB(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000004 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
- #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK 0x000000ff
- #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT 0
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_RPT__MASK;
- }
- #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK 0x0000ff00
- #define MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT 8
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF(int32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_TOP_OVF__MASK;
- }
- #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK 0x00ff0000
- #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT 16
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_RPT__MASK;
- }
- #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK 0xff000000
- #define MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT 24
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF(int32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__SHIFT) & MDP5_PIPE_SW_PIX_EXT_TB_BOTTOM_OVF__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS(enum mdp5_pipe i0, enum mdp_component_type i1) { return 0x00000008 + __offset_PIPE(i0) + __offset_SW_PIX_EXT(i1); }
- #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK 0x0000ffff
- #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT 0
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_LEFT_RIGHT__MASK;
- }
- #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK 0xffff0000
- #define MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT 16
- static inline uint32_t MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM(uint32_t val)
- {
- return ((val) << MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__SHIFT) & MDP5_PIPE_SW_PIX_EXT_REQ_PIXELS_TOP_BOTTOM__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0) { return 0x00000204 + __offset_PIPE(i0); }
- #define MDP5_PIPE_SCALE_CONFIG_SCALEX_EN 0x00000001
- #define MDP5_PIPE_SCALE_CONFIG_SCALEY_EN 0x00000002
- #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK 0x00000300
- #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT 8
- static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0(enum mdp5_scale_filter val)
- {
- return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_0__MASK;
- }
- #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK 0x00000c00
- #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT 10
- static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0(enum mdp5_scale_filter val)
- {
- return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_0__MASK;
- }
- #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK 0x00003000
- #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT 12
- static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2(enum mdp5_scale_filter val)
- {
- return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_1_2__MASK;
- }
- #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK 0x0000c000
- #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT 14
- static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2(enum mdp5_scale_filter val)
- {
- return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_1_2__MASK;
- }
- #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK 0x00030000
- #define MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT 16
- static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3(enum mdp5_scale_filter val)
- {
- return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_FILTER_COMP_3__MASK;
- }
- #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK 0x000c0000
- #define MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT 18
- static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3(enum mdp5_scale_filter val)
- {
- return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_FILTER_COMP_3__MASK;
- }
- static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000210 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x00000214 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000218 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x0000021c + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0) { return 0x00000220 + __offset_PIPE(i0); }
- static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0) { return 0x00000224 + __offset_PIPE(i0); }
- static inline uint32_t __offset_LM(uint32_t idx)
- {
- switch (idx) {
- case 0: return (mdp5_cfg->lm.base[0]);
- case 1: return (mdp5_cfg->lm.base[1]);
- case 2: return (mdp5_cfg->lm.base[2]);
- case 3: return (mdp5_cfg->lm.base[3]);
- case 4: return (mdp5_cfg->lm.base[4]);
- case 5: return (mdp5_cfg->lm.base[5]);
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_LM(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
- #define MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA 0x00000002
- #define MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA 0x00000004
- #define MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA 0x00000008
- #define MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA 0x00000010
- #define MDP5_LM_BLEND_COLOR_OUT_STAGE4_FG_ALPHA 0x00000020
- #define MDP5_LM_BLEND_COLOR_OUT_STAGE5_FG_ALPHA 0x00000040
- #define MDP5_LM_BLEND_COLOR_OUT_STAGE6_FG_ALPHA 0x00000080
- #define MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT 0x80000000
- static inline uint32_t REG_MDP5_LM_OUT_SIZE(uint32_t i0) { return 0x00000004 + __offset_LM(i0); }
- #define MDP5_LM_OUT_SIZE_HEIGHT__MASK 0xffff0000
- #define MDP5_LM_OUT_SIZE_HEIGHT__SHIFT 16
- static inline uint32_t MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)
- {
- return ((val) << MDP5_LM_OUT_SIZE_HEIGHT__SHIFT) & MDP5_LM_OUT_SIZE_HEIGHT__MASK;
- }
- #define MDP5_LM_OUT_SIZE_WIDTH__MASK 0x0000ffff
- #define MDP5_LM_OUT_SIZE_WIDTH__SHIFT 0
- static inline uint32_t MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)
- {
- return ((val) << MDP5_LM_OUT_SIZE_WIDTH__SHIFT) & MDP5_LM_OUT_SIZE_WIDTH__MASK;
- }
- static inline uint32_t REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0) { return 0x00000008 + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0) { return 0x00000010 + __offset_LM(i0); }
- static inline uint32_t __offset_BLEND(uint32_t idx)
- {
- switch (idx) {
- case 0: return 0x00000020;
- case 1: return 0x00000050;
- case 2: return 0x00000080;
- case 3: return 0x000000b0;
- case 4: return 0x00000230;
- case 5: return 0x00000260;
- case 6: return 0x00000290;
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_LM(i0) + __offset_BLEND(i1); }
- #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK 0x00000003
- #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT 0
- static inline uint32_t MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)
- {
- return ((val) << MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK;
- }
- #define MDP5_LM_BLEND_OP_MODE_FG_INV_ALPHA 0x00000004
- #define MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA 0x00000008
- #define MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA 0x00000010
- #define MDP5_LM_BLEND_OP_MODE_FG_TRANSP_EN 0x00000020
- #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK 0x00000300
- #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT 8
- static inline uint32_t MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)
- {
- return ((val) << MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK;
- }
- #define MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA 0x00000400
- #define MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA 0x00000800
- #define MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA 0x00001000
- #define MDP5_LM_BLEND_OP_MODE_BG_TRANSP_EN 0x00002000
- static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000000c + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000010 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000014 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000018 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000001c + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000024 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000028 + __offset_LM(i0) + __offset_BLEND(i1); }
- static inline uint32_t REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0) { return 0x000000e0 + __offset_LM(i0); }
- #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK 0x0000ffff
- #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT 0
- static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_W(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK;
- }
- #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK 0xffff0000
- #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT 16
- static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_H(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK;
- }
- static inline uint32_t REG_MDP5_LM_CURSOR_SIZE(uint32_t i0) { return 0x000000e4 + __offset_LM(i0); }
- #define MDP5_LM_CURSOR_SIZE_ROI_W__MASK 0x0000ffff
- #define MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT 0
- static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_W(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_W__MASK;
- }
- #define MDP5_LM_CURSOR_SIZE_ROI_H__MASK 0xffff0000
- #define MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT 16
- static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_H(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_H__MASK;
- }
- static inline uint32_t REG_MDP5_LM_CURSOR_XY(uint32_t i0) { return 0x000000e8 + __offset_LM(i0); }
- #define MDP5_LM_CURSOR_XY_SRC_X__MASK 0x0000ffff
- #define MDP5_LM_CURSOR_XY_SRC_X__SHIFT 0
- static inline uint32_t MDP5_LM_CURSOR_XY_SRC_X(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_XY_SRC_X__SHIFT) & MDP5_LM_CURSOR_XY_SRC_X__MASK;
- }
- #define MDP5_LM_CURSOR_XY_SRC_Y__MASK 0xffff0000
- #define MDP5_LM_CURSOR_XY_SRC_Y__SHIFT 16
- static inline uint32_t MDP5_LM_CURSOR_XY_SRC_Y(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_XY_SRC_Y__SHIFT) & MDP5_LM_CURSOR_XY_SRC_Y__MASK;
- }
- static inline uint32_t REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0) { return 0x000000dc + __offset_LM(i0); }
- #define MDP5_LM_CURSOR_STRIDE_STRIDE__MASK 0x0000ffff
- #define MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT 0
- static inline uint32_t MDP5_LM_CURSOR_STRIDE_STRIDE(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT) & MDP5_LM_CURSOR_STRIDE_STRIDE__MASK;
- }
- static inline uint32_t REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0) { return 0x000000ec + __offset_LM(i0); }
- #define MDP5_LM_CURSOR_FORMAT_FORMAT__MASK 0x00000007
- #define MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT 0
- static inline uint32_t MDP5_LM_CURSOR_FORMAT_FORMAT(enum mdp5_cursor_format val)
- {
- return ((val) << MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT) & MDP5_LM_CURSOR_FORMAT_FORMAT__MASK;
- }
- static inline uint32_t REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0) { return 0x000000f0 + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_CURSOR_START_XY(uint32_t i0) { return 0x000000f4 + __offset_LM(i0); }
- #define MDP5_LM_CURSOR_START_XY_X_START__MASK 0x0000ffff
- #define MDP5_LM_CURSOR_START_XY_X_START__SHIFT 0
- static inline uint32_t MDP5_LM_CURSOR_START_XY_X_START(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_START_XY_X_START__SHIFT) & MDP5_LM_CURSOR_START_XY_X_START__MASK;
- }
- #define MDP5_LM_CURSOR_START_XY_Y_START__MASK 0xffff0000
- #define MDP5_LM_CURSOR_START_XY_Y_START__SHIFT 16
- static inline uint32_t MDP5_LM_CURSOR_START_XY_Y_START(uint32_t val)
- {
- return ((val) << MDP5_LM_CURSOR_START_XY_Y_START__SHIFT) & MDP5_LM_CURSOR_START_XY_Y_START__MASK;
- }
- static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0) { return 0x000000f8 + __offset_LM(i0); }
- #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN 0x00000001
- #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK 0x00000006
- #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT 1
- static inline uint32_t MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(enum mdp5_cursor_alpha val)
- {
- return ((val) << MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT) & MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK;
- }
- #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_TRANSP_EN 0x00000008
- static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0) { return 0x000000fc + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0) { return 0x00000100 + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0) { return 0x00000104 + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0) { return 0x00000108 + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0) { return 0x0000010c + __offset_LM(i0); }
- static inline uint32_t REG_MDP5_LM_GC_LUT_BASE(uint32_t i0) { return 0x00000110 + __offset_LM(i0); }
- static inline uint32_t __offset_DSPP(uint32_t idx)
- {
- switch (idx) {
- case 0: return (mdp5_cfg->dspp.base[0]);
- case 1: return (mdp5_cfg->dspp.base[1]);
- case 2: return (mdp5_cfg->dspp.base[2]);
- case 3: return (mdp5_cfg->dspp.base[3]);
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_DSPP(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_OP_MODE(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
- #define MDP5_DSPP_OP_MODE_IGC_LUT_EN 0x00000001
- #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK 0x0000000e
- #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT 1
- static inline uint32_t MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)
- {
- return ((val) << MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT) & MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK;
- }
- #define MDP5_DSPP_OP_MODE_PCC_EN 0x00000010
- #define MDP5_DSPP_OP_MODE_DITHER_EN 0x00000100
- #define MDP5_DSPP_OP_MODE_HIST_EN 0x00010000
- #define MDP5_DSPP_OP_MODE_AUTO_CLEAR 0x00020000
- #define MDP5_DSPP_OP_MODE_HIST_LUT_EN 0x00080000
- #define MDP5_DSPP_OP_MODE_PA_EN 0x00100000
- #define MDP5_DSPP_OP_MODE_GAMUT_EN 0x00800000
- #define MDP5_DSPP_OP_MODE_GAMUT_ORDER 0x01000000
- static inline uint32_t REG_MDP5_DSPP_PCC_BASE(uint32_t i0) { return 0x00000030 + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0) { return 0x00000150 + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0) { return 0x00000210 + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0) { return 0x00000230 + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0) { return 0x00000234 + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_PA_BASE(uint32_t i0) { return 0x00000238 + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0) { return 0x000002dc + __offset_DSPP(i0); }
- static inline uint32_t REG_MDP5_DSPP_GC_BASE(uint32_t i0) { return 0x000002b0 + __offset_DSPP(i0); }
- static inline uint32_t __offset_PP(uint32_t idx)
- {
- switch (idx) {
- case 0: return (mdp5_cfg->pp.base[0]);
- case 1: return (mdp5_cfg->pp.base[1]);
- case 2: return (mdp5_cfg->pp.base[2]);
- case 3: return (mdp5_cfg->pp.base[3]);
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_PP(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_TEAR_CHECK_EN(uint32_t i0) { return 0x00000000 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_VSYNC(uint32_t i0) { return 0x00000004 + __offset_PP(i0); }
- #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK 0x0007ffff
- #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT 0
- static inline uint32_t MDP5_PP_SYNC_CONFIG_VSYNC_COUNT(uint32_t val)
- {
- return ((val) << MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__SHIFT) & MDP5_PP_SYNC_CONFIG_VSYNC_COUNT__MASK;
- }
- #define MDP5_PP_SYNC_CONFIG_VSYNC_COUNTER_EN 0x00080000
- #define MDP5_PP_SYNC_CONFIG_VSYNC_IN_EN 0x00100000
- static inline uint32_t REG_MDP5_PP_SYNC_CONFIG_HEIGHT(uint32_t i0) { return 0x00000008 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_SYNC_WRCOUNT(uint32_t i0) { return 0x0000000c + __offset_PP(i0); }
- #define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK 0x0000ffff
- #define MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT 0
- static inline uint32_t MDP5_PP_SYNC_WRCOUNT_LINE_COUNT(uint32_t val)
- {
- return ((val) << MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_LINE_COUNT__MASK;
- }
- #define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK 0xffff0000
- #define MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT 16
- static inline uint32_t MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT(uint32_t val)
- {
- return ((val) << MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__SHIFT) & MDP5_PP_SYNC_WRCOUNT_FRAME_COUNT__MASK;
- }
- static inline uint32_t REG_MDP5_PP_VSYNC_INIT_VAL(uint32_t i0) { return 0x00000010 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_INT_COUNT_VAL(uint32_t i0) { return 0x00000014 + __offset_PP(i0); }
- #define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK 0x0000ffff
- #define MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT 0
- static inline uint32_t MDP5_PP_INT_COUNT_VAL_LINE_COUNT(uint32_t val)
- {
- return ((val) << MDP5_PP_INT_COUNT_VAL_LINE_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_LINE_COUNT__MASK;
- }
- #define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK 0xffff0000
- #define MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT 16
- static inline uint32_t MDP5_PP_INT_COUNT_VAL_FRAME_COUNT(uint32_t val)
- {
- return ((val) << MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__SHIFT) & MDP5_PP_INT_COUNT_VAL_FRAME_COUNT__MASK;
- }
- static inline uint32_t REG_MDP5_PP_SYNC_THRESH(uint32_t i0) { return 0x00000018 + __offset_PP(i0); }
- #define MDP5_PP_SYNC_THRESH_START__MASK 0x0000ffff
- #define MDP5_PP_SYNC_THRESH_START__SHIFT 0
- static inline uint32_t MDP5_PP_SYNC_THRESH_START(uint32_t val)
- {
- return ((val) << MDP5_PP_SYNC_THRESH_START__SHIFT) & MDP5_PP_SYNC_THRESH_START__MASK;
- }
- #define MDP5_PP_SYNC_THRESH_CONTINUE__MASK 0xffff0000
- #define MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT 16
- static inline uint32_t MDP5_PP_SYNC_THRESH_CONTINUE(uint32_t val)
- {
- return ((val) << MDP5_PP_SYNC_THRESH_CONTINUE__SHIFT) & MDP5_PP_SYNC_THRESH_CONTINUE__MASK;
- }
- static inline uint32_t REG_MDP5_PP_START_POS(uint32_t i0) { return 0x0000001c + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_RD_PTR_IRQ(uint32_t i0) { return 0x00000020 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_WR_PTR_IRQ(uint32_t i0) { return 0x00000024 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_OUT_LINE_COUNT(uint32_t i0) { return 0x00000028 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_PP_LINE_COUNT(uint32_t i0) { return 0x0000002c + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_AUTOREFRESH_CONFIG(uint32_t i0) { return 0x00000030 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_FBC_MODE(uint32_t i0) { return 0x00000034 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_FBC_BUDGET_CTL(uint32_t i0) { return 0x00000038 + __offset_PP(i0); }
- static inline uint32_t REG_MDP5_PP_FBC_LOSSY_MODE(uint32_t i0) { return 0x0000003c + __offset_PP(i0); }
- static inline uint32_t __offset_WB(uint32_t idx)
- {
- switch (idx) {
- #if 0 /* TEMPORARY until patch that adds wb.base[] is merged */
- case 0: return (mdp5_cfg->wb.base[0]);
- case 1: return (mdp5_cfg->wb.base[1]);
- case 2: return (mdp5_cfg->wb.base[2]);
- case 3: return (mdp5_cfg->wb.base[3]);
- case 4: return (mdp5_cfg->wb.base[4]);
- #endif
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_WB(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DST_FORMAT(uint32_t i0) { return 0x00000000 + __offset_WB(i0); }
- #define MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK 0x00000003
- #define MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT 0
- static inline uint32_t MDP5_WB_DST_FORMAT_DSTC0_OUT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_DSTC0_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC0_OUT__MASK;
- }
- #define MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK 0x0000000c
- #define MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT 2
- static inline uint32_t MDP5_WB_DST_FORMAT_DSTC1_OUT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_DSTC1_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC1_OUT__MASK;
- }
- #define MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK 0x00000030
- #define MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT 4
- static inline uint32_t MDP5_WB_DST_FORMAT_DSTC2_OUT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_DSTC2_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC2_OUT__MASK;
- }
- #define MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK 0x000000c0
- #define MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT 6
- static inline uint32_t MDP5_WB_DST_FORMAT_DSTC3_OUT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_DSTC3_OUT__SHIFT) & MDP5_WB_DST_FORMAT_DSTC3_OUT__MASK;
- }
- #define MDP5_WB_DST_FORMAT_DSTC3_EN 0x00000100
- #define MDP5_WB_DST_FORMAT_DST_BPP__MASK 0x00000600
- #define MDP5_WB_DST_FORMAT_DST_BPP__SHIFT 9
- static inline uint32_t MDP5_WB_DST_FORMAT_DST_BPP(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_DST_BPP__SHIFT) & MDP5_WB_DST_FORMAT_DST_BPP__MASK;
- }
- #define MDP5_WB_DST_FORMAT_PACK_COUNT__MASK 0x00003000
- #define MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT 12
- static inline uint32_t MDP5_WB_DST_FORMAT_PACK_COUNT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_PACK_COUNT__SHIFT) & MDP5_WB_DST_FORMAT_PACK_COUNT__MASK;
- }
- #define MDP5_WB_DST_FORMAT_DST_ALPHA_X 0x00004000
- #define MDP5_WB_DST_FORMAT_PACK_TIGHT 0x00020000
- #define MDP5_WB_DST_FORMAT_PACK_ALIGN_MSB 0x00040000
- #define MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK 0x00180000
- #define MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT 19
- static inline uint32_t MDP5_WB_DST_FORMAT_WRITE_PLANES(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_WRITE_PLANES__SHIFT) & MDP5_WB_DST_FORMAT_WRITE_PLANES__MASK;
- }
- #define MDP5_WB_DST_FORMAT_DST_DITHER_EN 0x00400000
- #define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK 0x03800000
- #define MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT 23
- static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SAMP__MASK;
- }
- #define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK 0x3c000000
- #define MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT 26
- static inline uint32_t MDP5_WB_DST_FORMAT_DST_CHROMA_SITE(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__SHIFT) & MDP5_WB_DST_FORMAT_DST_CHROMA_SITE__MASK;
- }
- #define MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK 0xc0000000
- #define MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT 30
- static inline uint32_t MDP5_WB_DST_FORMAT_FRAME_FORMAT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_FORMAT_FRAME_FORMAT__SHIFT) & MDP5_WB_DST_FORMAT_FRAME_FORMAT__MASK;
- }
- static inline uint32_t REG_MDP5_WB_DST_OP_MODE(uint32_t i0) { return 0x00000004 + __offset_WB(i0); }
- #define MDP5_WB_DST_OP_MODE_BWC_ENC_EN 0x00000001
- #define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK 0x00000006
- #define MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT 1
- static inline uint32_t MDP5_WB_DST_OP_MODE_BWC_ENC_OP(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_BWC_ENC_OP__SHIFT) & MDP5_WB_DST_OP_MODE_BWC_ENC_OP__MASK;
- }
- #define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK 0x00000010
- #define MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT 4
- static inline uint32_t MDP5_WB_DST_OP_MODE_BLOCK_SIZE(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_BLOCK_SIZE__SHIFT) & MDP5_WB_DST_OP_MODE_BLOCK_SIZE__MASK;
- }
- #define MDP5_WB_DST_OP_MODE_ROT_MODE__MASK 0x00000020
- #define MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT 5
- static inline uint32_t MDP5_WB_DST_OP_MODE_ROT_MODE(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_ROT_MODE__SHIFT) & MDP5_WB_DST_OP_MODE_ROT_MODE__MASK;
- }
- #define MDP5_WB_DST_OP_MODE_ROT_EN 0x00000040
- #define MDP5_WB_DST_OP_MODE_CSC_EN 0x00000100
- #define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK 0x00000200
- #define MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT 9
- static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
- }
- #define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK 0x00000400
- #define MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT 10
- static inline uint32_t MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
- }
- #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_EN 0x00000800
- #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK 0x00001000
- #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT 12
- static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_FORMAT__MASK;
- }
- #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK 0x00002000
- #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT 13
- static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_H_MTHD__MASK;
- }
- #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK 0x00004000
- #define MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT 14
- static inline uint32_t MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__SHIFT) & MDP5_WB_DST_OP_MODE_CHROMA_DWN_SAMPLE_V_MTHD__MASK;
- }
- static inline uint32_t REG_MDP5_WB_DST_PACK_PATTERN(uint32_t i0) { return 0x00000008 + __offset_WB(i0); }
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK 0x00000003
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT 0
- static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT0(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT0__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT0__MASK;
- }
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK 0x00000300
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT 8
- static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT1(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT1__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT1__MASK;
- }
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK 0x00030000
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT 16
- static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT2(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT2__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT2__MASK;
- }
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK 0x03000000
- #define MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT 24
- static inline uint32_t MDP5_WB_DST_PACK_PATTERN_ELEMENT3(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_PACK_PATTERN_ELEMENT3__SHIFT) & MDP5_WB_DST_PACK_PATTERN_ELEMENT3__MASK;
- }
- static inline uint32_t REG_MDP5_WB_DST0_ADDR(uint32_t i0) { return 0x0000000c + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DST1_ADDR(uint32_t i0) { return 0x00000010 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DST2_ADDR(uint32_t i0) { return 0x00000014 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DST3_ADDR(uint32_t i0) { return 0x00000018 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DST_YSTRIDE0(uint32_t i0) { return 0x0000001c + __offset_WB(i0); }
- #define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK 0x0000ffff
- #define MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT 0
- static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST0_YSTRIDE__MASK;
- }
- #define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK 0xffff0000
- #define MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT 16
- static inline uint32_t MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE0_DST1_YSTRIDE__MASK;
- }
- static inline uint32_t REG_MDP5_WB_DST_YSTRIDE1(uint32_t i0) { return 0x00000020 + __offset_WB(i0); }
- #define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK 0x0000ffff
- #define MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT 0
- static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST2_YSTRIDE__MASK;
- }
- #define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK 0xffff0000
- #define MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT 16
- static inline uint32_t MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE(uint32_t val)
- {
- return ((val) << MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__SHIFT) & MDP5_WB_DST_YSTRIDE1_DST3_YSTRIDE__MASK;
- }
- static inline uint32_t REG_MDP5_WB_DST_DITHER_BITDEPTH(uint32_t i0) { return 0x00000024 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW0(uint32_t i0) { return 0x00000030 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW1(uint32_t i0) { return 0x00000034 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW2(uint32_t i0) { return 0x00000038 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DITHER_MATRIX_ROW3(uint32_t i0) { return 0x0000003c + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_DST_WRITE_CONFIG(uint32_t i0) { return 0x00000048 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_ROTATION_DNSCALER(uint32_t i0) { return 0x00000050 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_0_3(uint32_t i0) { return 0x00000060 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_X_1_2(uint32_t i0) { return 0x00000064 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_0_3(uint32_t i0) { return 0x00000068 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_N16_INIT_PHASE_Y_1_2(uint32_t i0) { return 0x0000006c + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_OUT_SIZE(uint32_t i0) { return 0x00000074 + __offset_WB(i0); }
- #define MDP5_WB_OUT_SIZE_DST_W__MASK 0x0000ffff
- #define MDP5_WB_OUT_SIZE_DST_W__SHIFT 0
- static inline uint32_t MDP5_WB_OUT_SIZE_DST_W(uint32_t val)
- {
- return ((val) << MDP5_WB_OUT_SIZE_DST_W__SHIFT) & MDP5_WB_OUT_SIZE_DST_W__MASK;
- }
- #define MDP5_WB_OUT_SIZE_DST_H__MASK 0xffff0000
- #define MDP5_WB_OUT_SIZE_DST_H__SHIFT 16
- static inline uint32_t MDP5_WB_OUT_SIZE_DST_H(uint32_t val)
- {
- return ((val) << MDP5_WB_OUT_SIZE_DST_H__SHIFT) & MDP5_WB_OUT_SIZE_DST_H__MASK;
- }
- static inline uint32_t REG_MDP5_WB_ALPHA_X_VALUE(uint32_t i0) { return 0x00000078 + __offset_WB(i0); }
- static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_0(uint32_t i0) { return 0x00000260 + __offset_WB(i0); }
- #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK 0x00001fff
- #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_11__MASK;
- }
- #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK 0x1fff0000
- #define MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT 16
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_0_COEFF_12__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_1(uint32_t i0) { return 0x00000264 + __offset_WB(i0); }
- #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK 0x00001fff
- #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_13__MASK;
- }
- #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK 0x1fff0000
- #define MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT 16
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_1_COEFF_21__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_2(uint32_t i0) { return 0x00000268 + __offset_WB(i0); }
- #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK 0x00001fff
- #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_22__MASK;
- }
- #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK 0x1fff0000
- #define MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT 16
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_2_COEFF_23__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_3(uint32_t i0) { return 0x0000026c + __offset_WB(i0); }
- #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK 0x00001fff
- #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_31__MASK;
- }
- #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK 0x1fff0000
- #define MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT 16
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_3_COEFF_32__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_MATRIX_COEFF_4(uint32_t i0) { return 0x00000270 + __offset_WB(i0); }
- #define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK 0x00001fff
- #define MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_WB_CSC_MATRIX_COEFF_4_COEFF_33__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_PRECLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000274 + __offset_WB(i0) + 0x4*i1; }
- #define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK 0x000000ff
- #define MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_HIGH__MASK;
- }
- #define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK 0x0000ff00
- #define MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT 8
- static inline uint32_t MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_PRECLAMP_REG_LOW__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTCLAMP_REG(uint32_t i0, uint32_t i1) { return 0x00000280 + __offset_WB(i0) + 0x4*i1; }
- #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK 0x000000ff
- #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_HIGH__MASK;
- }
- #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK 0x0000ff00
- #define MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT 8
- static inline uint32_t MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__SHIFT) & MDP5_WB_CSC_COMP_POSTCLAMP_REG_LOW__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_PREBIAS_REG(uint32_t i0, uint32_t i1) { return 0x0000028c + __offset_WB(i0) + 0x4*i1; }
- #define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK 0x000001ff
- #define MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_PREBIAS_REG_VALUE__MASK;
- }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
- static inline uint32_t REG_MDP5_WB_CSC_COMP_POSTBIAS_REG(uint32_t i0, uint32_t i1) { return 0x00000298 + __offset_WB(i0) + 0x4*i1; }
- #define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK 0x000001ff
- #define MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT 0
- static inline uint32_t MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE(uint32_t val)
- {
- return ((val) << MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__SHIFT) & MDP5_WB_CSC_COMP_POSTBIAS_REG_VALUE__MASK;
- }
- static inline uint32_t __offset_INTF(uint32_t idx)
- {
- switch (idx) {
- case 0: return (mdp5_cfg->intf.base[0]);
- case 1: return (mdp5_cfg->intf.base[1]);
- case 2: return (mdp5_cfg->intf.base[2]);
- case 3: return (mdp5_cfg->intf.base[3]);
- case 4: return (mdp5_cfg->intf.base[4]);
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_INTF(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_CONFIG(uint32_t i0) { return 0x00000004 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_HSYNC_CTL(uint32_t i0) { return 0x00000008 + __offset_INTF(i0); }
- #define MDP5_INTF_HSYNC_CTL_PULSEW__MASK 0x0000ffff
- #define MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT 0
- static inline uint32_t MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)
- {
- return ((val) << MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT) & MDP5_INTF_HSYNC_CTL_PULSEW__MASK;
- }
- #define MDP5_INTF_HSYNC_CTL_PERIOD__MASK 0xffff0000
- #define MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT 16
- static inline uint32_t MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)
- {
- return ((val) << MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT) & MDP5_INTF_HSYNC_CTL_PERIOD__MASK;
- }
- static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0) { return 0x0000000c + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0) { return 0x00000010 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0) { return 0x00000014 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0) { return 0x00000018 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0) { return 0x0000001c + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0) { return 0x00000020 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0) { return 0x00000024 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0) { return 0x00000028 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0) { return 0x0000002c + __offset_INTF(i0); }
- #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK 0x7fffffff
- #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT 0
- static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)
- {
- return ((val) << MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK;
- }
- #define MDP5_INTF_ACTIVE_VSTART_F0_ACTIVE_V_ENABLE 0x80000000
- static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0) { return 0x00000030 + __offset_INTF(i0); }
- #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK 0x7fffffff
- #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT 0
- static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)
- {
- return ((val) << MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK;
- }
- static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0) { return 0x00000034 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0) { return 0x00000038 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0) { return 0x0000003c + __offset_INTF(i0); }
- #define MDP5_INTF_DISPLAY_HCTL_START__MASK 0x0000ffff
- #define MDP5_INTF_DISPLAY_HCTL_START__SHIFT 0
- static inline uint32_t MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)
- {
- return ((val) << MDP5_INTF_DISPLAY_HCTL_START__SHIFT) & MDP5_INTF_DISPLAY_HCTL_START__MASK;
- }
- #define MDP5_INTF_DISPLAY_HCTL_END__MASK 0xffff0000
- #define MDP5_INTF_DISPLAY_HCTL_END__SHIFT 16
- static inline uint32_t MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)
- {
- return ((val) << MDP5_INTF_DISPLAY_HCTL_END__SHIFT) & MDP5_INTF_DISPLAY_HCTL_END__MASK;
- }
- static inline uint32_t REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0) { return 0x00000040 + __offset_INTF(i0); }
- #define MDP5_INTF_ACTIVE_HCTL_START__MASK 0x00007fff
- #define MDP5_INTF_ACTIVE_HCTL_START__SHIFT 0
- static inline uint32_t MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)
- {
- return ((val) << MDP5_INTF_ACTIVE_HCTL_START__SHIFT) & MDP5_INTF_ACTIVE_HCTL_START__MASK;
- }
- #define MDP5_INTF_ACTIVE_HCTL_END__MASK 0x7fff0000
- #define MDP5_INTF_ACTIVE_HCTL_END__SHIFT 16
- static inline uint32_t MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)
- {
- return ((val) << MDP5_INTF_ACTIVE_HCTL_END__SHIFT) & MDP5_INTF_ACTIVE_HCTL_END__MASK;
- }
- #define MDP5_INTF_ACTIVE_HCTL_ACTIVE_H_ENABLE 0x80000000
- static inline uint32_t REG_MDP5_INTF_BORDER_COLOR(uint32_t i0) { return 0x00000044 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0) { return 0x00000048 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0) { return 0x0000004c + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_POLARITY_CTL(uint32_t i0) { return 0x00000050 + __offset_INTF(i0); }
- #define MDP5_INTF_POLARITY_CTL_HSYNC_LOW 0x00000001
- #define MDP5_INTF_POLARITY_CTL_VSYNC_LOW 0x00000002
- #define MDP5_INTF_POLARITY_CTL_DATA_EN_LOW 0x00000004
- static inline uint32_t REG_MDP5_INTF_TEST_CTL(uint32_t i0) { return 0x00000054 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TP_COLOR0(uint32_t i0) { return 0x00000058 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TP_COLOR1(uint32_t i0) { return 0x0000005c + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0) { return 0x00000084 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0) { return 0x00000090 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0) { return 0x000000a8 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_FRAME_COUNT(uint32_t i0) { return 0x000000ac + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_LINE_COUNT(uint32_t i0) { return 0x000000b0 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0) { return 0x000000f0 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0) { return 0x000000f4 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0) { return 0x000000f8 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_ENABLE(uint32_t i0) { return 0x00000100 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0) { return 0x00000104 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0) { return 0x00000108 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0) { return 0x0000010c + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0) { return 0x00000110 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0) { return 0x00000114 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0) { return 0x00000118 + __offset_INTF(i0); }
- static inline uint32_t REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0) { return 0x0000011c + __offset_INTF(i0); }
- static inline uint32_t __offset_AD(uint32_t idx)
- {
- switch (idx) {
- case 0: return (mdp5_cfg->ad.base[0]);
- case 1: return (mdp5_cfg->ad.base[1]);
- default: return INVALID_IDX(idx);
- }
- }
- static inline uint32_t REG_MDP5_AD(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_BYPASS(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CTRL_0(uint32_t i0) { return 0x00000004 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CTRL_1(uint32_t i0) { return 0x00000008 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_FRAME_SIZE(uint32_t i0) { return 0x0000000c + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CON_CTRL_0(uint32_t i0) { return 0x00000010 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CON_CTRL_1(uint32_t i0) { return 0x00000014 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_STR_MAN(uint32_t i0) { return 0x00000018 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_VAR(uint32_t i0) { return 0x0000001c + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_DITH(uint32_t i0) { return 0x00000020 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_DITH_CTRL(uint32_t i0) { return 0x00000024 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_AMP_LIM(uint32_t i0) { return 0x00000028 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_SLOPE(uint32_t i0) { return 0x0000002c + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_BW_LVL(uint32_t i0) { return 0x00000030 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_LOGO_POS(uint32_t i0) { return 0x00000034 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_LUT_FI(uint32_t i0) { return 0x00000038 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_LUT_CC(uint32_t i0) { return 0x0000007c + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_STR_LIM(uint32_t i0) { return 0x000000c8 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CALIB_AB(uint32_t i0) { return 0x000000cc + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CALIB_CD(uint32_t i0) { return 0x000000d0 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_MODE_SEL(uint32_t i0) { return 0x000000d4 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_TFILT_CTRL(uint32_t i0) { return 0x000000d8 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_BL_MINMAX(uint32_t i0) { return 0x000000dc + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_BL(uint32_t i0) { return 0x000000e0 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_BL_MAX(uint32_t i0) { return 0x000000e8 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_AL(uint32_t i0) { return 0x000000ec + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_AL_MIN(uint32_t i0) { return 0x000000f0 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_AL_FILT(uint32_t i0) { return 0x000000f4 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CFG_BUF(uint32_t i0) { return 0x000000f8 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_LUT_AL(uint32_t i0) { return 0x00000100 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_TARG_STR(uint32_t i0) { return 0x00000144 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_START_CALC(uint32_t i0) { return 0x00000148 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_STR_OUT(uint32_t i0) { return 0x0000014c + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_BL_OUT(uint32_t i0) { return 0x00000154 + __offset_AD(i0); }
- static inline uint32_t REG_MDP5_AD_CALC_DONE(uint32_t i0) { return 0x00000158 + __offset_AD(i0); }
- #endif /* MDP5_XML */
|