adreno_gpu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * Copyright (c) 2014 The Linux Foundation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/pm_opp.h>
  20. #include "adreno_gpu.h"
  21. #include "msm_gem.h"
  22. #include "msm_mmu.h"
  23. int adreno_get_param(struct msm_gpu *gpu, uint32_t param, uint64_t *value)
  24. {
  25. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  26. switch (param) {
  27. case MSM_PARAM_GPU_ID:
  28. *value = adreno_gpu->info->revn;
  29. return 0;
  30. case MSM_PARAM_GMEM_SIZE:
  31. *value = adreno_gpu->gmem;
  32. return 0;
  33. case MSM_PARAM_GMEM_BASE:
  34. *value = 0x100000;
  35. return 0;
  36. case MSM_PARAM_CHIP_ID:
  37. *value = adreno_gpu->rev.patchid |
  38. (adreno_gpu->rev.minor << 8) |
  39. (adreno_gpu->rev.major << 16) |
  40. (adreno_gpu->rev.core << 24);
  41. return 0;
  42. case MSM_PARAM_MAX_FREQ:
  43. *value = adreno_gpu->base.fast_rate;
  44. return 0;
  45. case MSM_PARAM_TIMESTAMP:
  46. if (adreno_gpu->funcs->get_timestamp) {
  47. int ret;
  48. pm_runtime_get_sync(&gpu->pdev->dev);
  49. ret = adreno_gpu->funcs->get_timestamp(gpu, value);
  50. pm_runtime_put_autosuspend(&gpu->pdev->dev);
  51. return ret;
  52. }
  53. return -EINVAL;
  54. case MSM_PARAM_NR_RINGS:
  55. *value = gpu->nr_rings;
  56. return 0;
  57. default:
  58. DBG("%s: invalid param: %u", gpu->name, param);
  59. return -EINVAL;
  60. }
  61. }
  62. const struct firmware *
  63. adreno_request_fw(struct adreno_gpu *adreno_gpu, const char *fwname)
  64. {
  65. struct drm_device *drm = adreno_gpu->base.dev;
  66. const struct firmware *fw = NULL;
  67. char newname[strlen("qcom/") + strlen(fwname) + 1];
  68. int ret;
  69. sprintf(newname, "qcom/%s", fwname);
  70. /*
  71. * Try first to load from qcom/$fwfile using a direct load (to avoid
  72. * a potential timeout waiting for usermode helper)
  73. */
  74. if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) ||
  75. (adreno_gpu->fwloc == FW_LOCATION_NEW)) {
  76. ret = request_firmware_direct(&fw, newname, drm->dev);
  77. if (!ret) {
  78. dev_info(drm->dev, "loaded %s from new location\n",
  79. newname);
  80. adreno_gpu->fwloc = FW_LOCATION_NEW;
  81. return fw;
  82. } else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) {
  83. dev_err(drm->dev, "failed to load %s: %d\n",
  84. newname, ret);
  85. return ERR_PTR(ret);
  86. }
  87. }
  88. /*
  89. * Then try the legacy location without qcom/ prefix
  90. */
  91. if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) ||
  92. (adreno_gpu->fwloc == FW_LOCATION_LEGACY)) {
  93. ret = request_firmware_direct(&fw, fwname, drm->dev);
  94. if (!ret) {
  95. dev_info(drm->dev, "loaded %s from legacy location\n",
  96. newname);
  97. adreno_gpu->fwloc = FW_LOCATION_LEGACY;
  98. return fw;
  99. } else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) {
  100. dev_err(drm->dev, "failed to load %s: %d\n",
  101. fwname, ret);
  102. return ERR_PTR(ret);
  103. }
  104. }
  105. /*
  106. * Finally fall back to request_firmware() for cases where the
  107. * usermode helper is needed (I think mainly android)
  108. */
  109. if ((adreno_gpu->fwloc == FW_LOCATION_UNKNOWN) ||
  110. (adreno_gpu->fwloc == FW_LOCATION_HELPER)) {
  111. ret = request_firmware(&fw, newname, drm->dev);
  112. if (!ret) {
  113. dev_info(drm->dev, "loaded %s with helper\n",
  114. newname);
  115. adreno_gpu->fwloc = FW_LOCATION_HELPER;
  116. return fw;
  117. } else if (adreno_gpu->fwloc != FW_LOCATION_UNKNOWN) {
  118. dev_err(drm->dev, "failed to load %s: %d\n",
  119. newname, ret);
  120. return ERR_PTR(ret);
  121. }
  122. }
  123. dev_err(drm->dev, "failed to load %s\n", fwname);
  124. return ERR_PTR(-ENOENT);
  125. }
  126. static int adreno_load_fw(struct adreno_gpu *adreno_gpu)
  127. {
  128. int i;
  129. for (i = 0; i < ARRAY_SIZE(adreno_gpu->info->fw); i++) {
  130. const struct firmware *fw;
  131. if (!adreno_gpu->info->fw[i])
  132. continue;
  133. /* Skip if the firmware has already been loaded */
  134. if (adreno_gpu->fw[i])
  135. continue;
  136. fw = adreno_request_fw(adreno_gpu, adreno_gpu->info->fw[i]);
  137. if (IS_ERR(fw))
  138. return PTR_ERR(fw);
  139. adreno_gpu->fw[i] = fw;
  140. }
  141. return 0;
  142. }
  143. struct drm_gem_object *adreno_fw_create_bo(struct msm_gpu *gpu,
  144. const struct firmware *fw, u64 *iova)
  145. {
  146. struct drm_gem_object *bo;
  147. void *ptr;
  148. ptr = msm_gem_kernel_new_locked(gpu->dev, fw->size - 4,
  149. MSM_BO_UNCACHED | MSM_BO_GPU_READONLY, gpu->aspace, &bo, iova);
  150. if (IS_ERR(ptr))
  151. return ERR_CAST(ptr);
  152. memcpy(ptr, &fw->data[4], fw->size - 4);
  153. msm_gem_put_vaddr(bo);
  154. return bo;
  155. }
  156. int adreno_hw_init(struct msm_gpu *gpu)
  157. {
  158. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  159. int ret, i;
  160. DBG("%s", gpu->name);
  161. ret = adreno_load_fw(adreno_gpu);
  162. if (ret)
  163. return ret;
  164. for (i = 0; i < gpu->nr_rings; i++) {
  165. struct msm_ringbuffer *ring = gpu->rb[i];
  166. if (!ring)
  167. continue;
  168. ret = msm_gem_get_iova(ring->bo, gpu->aspace, &ring->iova);
  169. if (ret) {
  170. ring->iova = 0;
  171. dev_err(gpu->dev->dev,
  172. "could not map ringbuffer %d: %d\n", i, ret);
  173. return ret;
  174. }
  175. ring->cur = ring->start;
  176. ring->next = ring->start;
  177. /* reset completed fence seqno: */
  178. ring->memptrs->fence = ring->seqno;
  179. ring->memptrs->rptr = 0;
  180. }
  181. /*
  182. * Setup REG_CP_RB_CNTL. The same value is used across targets (with
  183. * the excpetion of A430 that disables the RPTR shadow) - the cacluation
  184. * for the ringbuffer size and block size is moved to msm_gpu.h for the
  185. * pre-processor to deal with and the A430 variant is ORed in here
  186. */
  187. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_CNTL,
  188. MSM_GPU_RB_CNTL_DEFAULT |
  189. (adreno_is_a430(adreno_gpu) ? AXXX_CP_RB_CNTL_NO_UPDATE : 0));
  190. /* Setup ringbuffer address - use ringbuffer[0] for GPU init */
  191. adreno_gpu_write64(adreno_gpu, REG_ADRENO_CP_RB_BASE,
  192. REG_ADRENO_CP_RB_BASE_HI, gpu->rb[0]->iova);
  193. if (!adreno_is_a430(adreno_gpu)) {
  194. adreno_gpu_write64(adreno_gpu, REG_ADRENO_CP_RB_RPTR_ADDR,
  195. REG_ADRENO_CP_RB_RPTR_ADDR_HI,
  196. rbmemptr(gpu->rb[0], rptr));
  197. }
  198. return 0;
  199. }
  200. /* Use this helper to read rptr, since a430 doesn't update rptr in memory */
  201. static uint32_t get_rptr(struct adreno_gpu *adreno_gpu,
  202. struct msm_ringbuffer *ring)
  203. {
  204. if (adreno_is_a430(adreno_gpu))
  205. return ring->memptrs->rptr = adreno_gpu_read(
  206. adreno_gpu, REG_ADRENO_CP_RB_RPTR);
  207. else
  208. return ring->memptrs->rptr;
  209. }
  210. struct msm_ringbuffer *adreno_active_ring(struct msm_gpu *gpu)
  211. {
  212. return gpu->rb[0];
  213. }
  214. void adreno_recover(struct msm_gpu *gpu)
  215. {
  216. struct drm_device *dev = gpu->dev;
  217. int ret;
  218. // XXX pm-runtime?? we *need* the device to be off after this
  219. // so maybe continuing to call ->pm_suspend/resume() is better?
  220. gpu->funcs->pm_suspend(gpu);
  221. gpu->funcs->pm_resume(gpu);
  222. ret = msm_gpu_hw_init(gpu);
  223. if (ret) {
  224. dev_err(dev->dev, "gpu hw init failed: %d\n", ret);
  225. /* hmm, oh well? */
  226. }
  227. }
  228. void adreno_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit,
  229. struct msm_file_private *ctx)
  230. {
  231. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  232. struct msm_drm_private *priv = gpu->dev->dev_private;
  233. struct msm_ringbuffer *ring = submit->ring;
  234. unsigned i;
  235. for (i = 0; i < submit->nr_cmds; i++) {
  236. switch (submit->cmd[i].type) {
  237. case MSM_SUBMIT_CMD_IB_TARGET_BUF:
  238. /* ignore IB-targets */
  239. break;
  240. case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
  241. /* ignore if there has not been a ctx switch: */
  242. if (priv->lastctx == ctx)
  243. break;
  244. case MSM_SUBMIT_CMD_BUF:
  245. OUT_PKT3(ring, adreno_is_a430(adreno_gpu) ?
  246. CP_INDIRECT_BUFFER_PFE : CP_INDIRECT_BUFFER_PFD, 2);
  247. OUT_RING(ring, lower_32_bits(submit->cmd[i].iova));
  248. OUT_RING(ring, submit->cmd[i].size);
  249. OUT_PKT2(ring);
  250. break;
  251. }
  252. }
  253. OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
  254. OUT_RING(ring, submit->seqno);
  255. if (adreno_is_a3xx(adreno_gpu) || adreno_is_a4xx(adreno_gpu)) {
  256. /* Flush HLSQ lazy updates to make sure there is nothing
  257. * pending for indirect loads after the timestamp has
  258. * passed:
  259. */
  260. OUT_PKT3(ring, CP_EVENT_WRITE, 1);
  261. OUT_RING(ring, HLSQ_FLUSH);
  262. OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
  263. OUT_RING(ring, 0x00000000);
  264. }
  265. /* BIT(31) of CACHE_FLUSH_TS triggers CACHE_FLUSH_TS IRQ from GPU */
  266. OUT_PKT3(ring, CP_EVENT_WRITE, 3);
  267. OUT_RING(ring, CACHE_FLUSH_TS | BIT(31));
  268. OUT_RING(ring, rbmemptr(ring, fence));
  269. OUT_RING(ring, submit->seqno);
  270. #if 0
  271. if (adreno_is_a3xx(adreno_gpu)) {
  272. /* Dummy set-constant to trigger context rollover */
  273. OUT_PKT3(ring, CP_SET_CONSTANT, 2);
  274. OUT_RING(ring, CP_REG(REG_A3XX_HLSQ_CL_KERNEL_GROUP_X_REG));
  275. OUT_RING(ring, 0x00000000);
  276. }
  277. #endif
  278. gpu->funcs->flush(gpu, ring);
  279. }
  280. void adreno_flush(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
  281. {
  282. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  283. uint32_t wptr;
  284. /* Copy the shadow to the actual register */
  285. ring->cur = ring->next;
  286. /*
  287. * Mask wptr value that we calculate to fit in the HW range. This is
  288. * to account for the possibility that the last command fit exactly into
  289. * the ringbuffer and rb->next hasn't wrapped to zero yet
  290. */
  291. wptr = get_wptr(ring);
  292. /* ensure writes to ringbuffer have hit system memory: */
  293. mb();
  294. adreno_gpu_write(adreno_gpu, REG_ADRENO_CP_RB_WPTR, wptr);
  295. }
  296. bool adreno_idle(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
  297. {
  298. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  299. uint32_t wptr = get_wptr(ring);
  300. /* wait for CP to drain ringbuffer: */
  301. if (!spin_until(get_rptr(adreno_gpu, ring) == wptr))
  302. return true;
  303. /* TODO maybe we need to reset GPU here to recover from hang? */
  304. DRM_ERROR("%s: timeout waiting to drain ringbuffer %d rptr/wptr = %X/%X\n",
  305. gpu->name, ring->id, get_rptr(adreno_gpu, ring), wptr);
  306. return false;
  307. }
  308. #ifdef CONFIG_DEBUG_FS
  309. void adreno_show(struct msm_gpu *gpu, struct seq_file *m)
  310. {
  311. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  312. int i;
  313. seq_printf(m, "revision: %d (%d.%d.%d.%d)\n",
  314. adreno_gpu->info->revn, adreno_gpu->rev.core,
  315. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  316. adreno_gpu->rev.patchid);
  317. for (i = 0; i < gpu->nr_rings; i++) {
  318. struct msm_ringbuffer *ring = gpu->rb[i];
  319. seq_printf(m, "rb %d: fence: %d/%d\n", i,
  320. ring->memptrs->fence, ring->seqno);
  321. seq_printf(m, " rptr: %d\n",
  322. get_rptr(adreno_gpu, ring));
  323. seq_printf(m, "rb wptr: %d\n", get_wptr(ring));
  324. }
  325. /* dump these out in a form that can be parsed by demsm: */
  326. seq_printf(m, "IO:region %s 00000000 00020000\n", gpu->name);
  327. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  328. uint32_t start = adreno_gpu->registers[i];
  329. uint32_t end = adreno_gpu->registers[i+1];
  330. uint32_t addr;
  331. for (addr = start; addr <= end; addr++) {
  332. uint32_t val = gpu_read(gpu, addr);
  333. seq_printf(m, "IO:R %08x %08x\n", addr<<2, val);
  334. }
  335. }
  336. }
  337. #endif
  338. /* Dump common gpu status and scratch registers on any hang, to make
  339. * the hangcheck logs more useful. The scratch registers seem always
  340. * safe to read when GPU has hung (unlike some other regs, depending
  341. * on how the GPU hung), and they are useful to match up to cmdstream
  342. * dumps when debugging hangs:
  343. */
  344. void adreno_dump_info(struct msm_gpu *gpu)
  345. {
  346. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  347. int i;
  348. printk("revision: %d (%d.%d.%d.%d)\n",
  349. adreno_gpu->info->revn, adreno_gpu->rev.core,
  350. adreno_gpu->rev.major, adreno_gpu->rev.minor,
  351. adreno_gpu->rev.patchid);
  352. for (i = 0; i < gpu->nr_rings; i++) {
  353. struct msm_ringbuffer *ring = gpu->rb[i];
  354. printk("rb %d: fence: %d/%d\n", i,
  355. ring->memptrs->fence,
  356. ring->seqno);
  357. printk("rptr: %d\n", get_rptr(adreno_gpu, ring));
  358. printk("rb wptr: %d\n", get_wptr(ring));
  359. }
  360. }
  361. /* would be nice to not have to duplicate the _show() stuff with printk(): */
  362. void adreno_dump(struct msm_gpu *gpu)
  363. {
  364. struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
  365. int i;
  366. /* dump these out in a form that can be parsed by demsm: */
  367. printk("IO:region %s 00000000 00020000\n", gpu->name);
  368. for (i = 0; adreno_gpu->registers[i] != ~0; i += 2) {
  369. uint32_t start = adreno_gpu->registers[i];
  370. uint32_t end = adreno_gpu->registers[i+1];
  371. uint32_t addr;
  372. for (addr = start; addr <= end; addr++) {
  373. uint32_t val = gpu_read(gpu, addr);
  374. printk("IO:R %08x %08x\n", addr<<2, val);
  375. }
  376. }
  377. }
  378. static uint32_t ring_freewords(struct msm_ringbuffer *ring)
  379. {
  380. struct adreno_gpu *adreno_gpu = to_adreno_gpu(ring->gpu);
  381. uint32_t size = MSM_GPU_RINGBUFFER_SZ >> 2;
  382. /* Use ring->next to calculate free size */
  383. uint32_t wptr = ring->next - ring->start;
  384. uint32_t rptr = get_rptr(adreno_gpu, ring);
  385. return (rptr + (size - 1) - wptr) % size;
  386. }
  387. void adreno_wait_ring(struct msm_ringbuffer *ring, uint32_t ndwords)
  388. {
  389. if (spin_until(ring_freewords(ring) >= ndwords))
  390. DRM_DEV_ERROR(ring->gpu->dev->dev,
  391. "timeout waiting for space in ringbuffer %d\n",
  392. ring->id);
  393. }
  394. /* Get legacy powerlevels from qcom,gpu-pwrlevels and populate the opp table */
  395. static int adreno_get_legacy_pwrlevels(struct device *dev)
  396. {
  397. struct device_node *child, *node;
  398. int ret;
  399. node = of_find_compatible_node(dev->of_node, NULL,
  400. "qcom,gpu-pwrlevels");
  401. if (!node) {
  402. dev_err(dev, "Could not find the GPU powerlevels\n");
  403. return -ENXIO;
  404. }
  405. for_each_child_of_node(node, child) {
  406. unsigned int val;
  407. ret = of_property_read_u32(child, "qcom,gpu-freq", &val);
  408. if (ret)
  409. continue;
  410. /*
  411. * Skip the intentionally bogus clock value found at the bottom
  412. * of most legacy frequency tables
  413. */
  414. if (val != 27000000)
  415. dev_pm_opp_add(dev, val, 0);
  416. }
  417. return 0;
  418. }
  419. static int adreno_get_pwrlevels(struct device *dev,
  420. struct msm_gpu *gpu)
  421. {
  422. unsigned long freq = ULONG_MAX;
  423. struct dev_pm_opp *opp;
  424. int ret;
  425. gpu->fast_rate = 0;
  426. /* You down with OPP? */
  427. if (!of_find_property(dev->of_node, "operating-points-v2", NULL))
  428. ret = adreno_get_legacy_pwrlevels(dev);
  429. else {
  430. ret = dev_pm_opp_of_add_table(dev);
  431. if (ret)
  432. dev_err(dev, "Unable to set the OPP table\n");
  433. }
  434. if (!ret) {
  435. /* Find the fastest defined rate */
  436. opp = dev_pm_opp_find_freq_floor(dev, &freq);
  437. if (!IS_ERR(opp)) {
  438. gpu->fast_rate = freq;
  439. dev_pm_opp_put(opp);
  440. }
  441. }
  442. if (!gpu->fast_rate) {
  443. dev_warn(dev,
  444. "Could not find a clock rate. Using a reasonable default\n");
  445. /* Pick a suitably safe clock speed for any target */
  446. gpu->fast_rate = 200000000;
  447. }
  448. DBG("fast_rate=%u, slow_rate=27000000", gpu->fast_rate);
  449. return 0;
  450. }
  451. int adreno_gpu_init(struct drm_device *drm, struct platform_device *pdev,
  452. struct adreno_gpu *adreno_gpu,
  453. const struct adreno_gpu_funcs *funcs, int nr_rings)
  454. {
  455. struct adreno_platform_config *config = pdev->dev.platform_data;
  456. struct msm_gpu_config adreno_gpu_config = { 0 };
  457. struct msm_gpu *gpu = &adreno_gpu->base;
  458. adreno_gpu->funcs = funcs;
  459. adreno_gpu->info = adreno_info(config->rev);
  460. adreno_gpu->gmem = adreno_gpu->info->gmem;
  461. adreno_gpu->revn = adreno_gpu->info->revn;
  462. adreno_gpu->rev = config->rev;
  463. adreno_gpu_config.ioname = "kgsl_3d0_reg_memory";
  464. adreno_gpu_config.irqname = "kgsl_3d0_irq";
  465. adreno_gpu_config.va_start = SZ_16M;
  466. adreno_gpu_config.va_end = 0xffffffff;
  467. adreno_gpu_config.nr_rings = nr_rings;
  468. adreno_get_pwrlevels(&pdev->dev, gpu);
  469. pm_runtime_set_autosuspend_delay(&pdev->dev, DRM_MSM_INACTIVE_PERIOD);
  470. pm_runtime_use_autosuspend(&pdev->dev);
  471. pm_runtime_enable(&pdev->dev);
  472. return msm_gpu_init(drm, pdev, &adreno_gpu->base, &funcs->base,
  473. adreno_gpu->info->name, &adreno_gpu_config);
  474. }
  475. void adreno_gpu_cleanup(struct adreno_gpu *adreno_gpu)
  476. {
  477. unsigned int i;
  478. for (i = 0; i < ARRAY_SIZE(adreno_gpu->info->fw); i++)
  479. release_firmware(adreno_gpu->fw[i]);
  480. msm_gpu_cleanup(&adreno_gpu->base);
  481. }