intel_uncore.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <asm/iosf_mbi.h>
  27. #include <linux/pm_runtime.h>
  28. #define FORCEWAKE_ACK_TIMEOUT_MS 50
  29. #define GT_FIFO_TIMEOUT_MS 10
  30. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32((dev_priv__), (reg__))
  31. static const char * const forcewake_domain_names[] = {
  32. "render",
  33. "blitter",
  34. "media",
  35. "vdbox0",
  36. "vdbox1",
  37. "vdbox2",
  38. "vdbox3",
  39. "vebox0",
  40. "vebox1",
  41. };
  42. const char *
  43. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  44. {
  45. BUILD_BUG_ON(ARRAY_SIZE(forcewake_domain_names) != FW_DOMAIN_ID_COUNT);
  46. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  47. return forcewake_domain_names[id];
  48. WARN_ON(id);
  49. return "unknown";
  50. }
  51. static inline void
  52. fw_domain_reset(struct drm_i915_private *i915,
  53. const struct intel_uncore_forcewake_domain *d)
  54. {
  55. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_reset);
  56. }
  57. static inline void
  58. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  59. {
  60. d->wake_count++;
  61. hrtimer_start_range_ns(&d->timer,
  62. NSEC_PER_MSEC,
  63. NSEC_PER_MSEC,
  64. HRTIMER_MODE_REL);
  65. }
  66. static inline int
  67. __wait_for_ack(const struct drm_i915_private *i915,
  68. const struct intel_uncore_forcewake_domain *d,
  69. const u32 ack,
  70. const u32 value)
  71. {
  72. return wait_for_atomic((__raw_i915_read32(i915, d->reg_ack) & ack) == value,
  73. FORCEWAKE_ACK_TIMEOUT_MS);
  74. }
  75. static inline int
  76. wait_ack_clear(const struct drm_i915_private *i915,
  77. const struct intel_uncore_forcewake_domain *d,
  78. const u32 ack)
  79. {
  80. return __wait_for_ack(i915, d, ack, 0);
  81. }
  82. static inline int
  83. wait_ack_set(const struct drm_i915_private *i915,
  84. const struct intel_uncore_forcewake_domain *d,
  85. const u32 ack)
  86. {
  87. return __wait_for_ack(i915, d, ack, ack);
  88. }
  89. static inline void
  90. fw_domain_wait_ack_clear(const struct drm_i915_private *i915,
  91. const struct intel_uncore_forcewake_domain *d)
  92. {
  93. if (wait_ack_clear(i915, d, FORCEWAKE_KERNEL))
  94. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  95. intel_uncore_forcewake_domain_to_str(d->id));
  96. }
  97. enum ack_type {
  98. ACK_CLEAR = 0,
  99. ACK_SET
  100. };
  101. static int
  102. fw_domain_wait_ack_with_fallback(const struct drm_i915_private *i915,
  103. const struct intel_uncore_forcewake_domain *d,
  104. const enum ack_type type)
  105. {
  106. const u32 ack_bit = FORCEWAKE_KERNEL;
  107. const u32 value = type == ACK_SET ? ack_bit : 0;
  108. unsigned int pass;
  109. bool ack_detected;
  110. /*
  111. * There is a possibility of driver's wake request colliding
  112. * with hardware's own wake requests and that can cause
  113. * hardware to not deliver the driver's ack message.
  114. *
  115. * Use a fallback bit toggle to kick the gpu state machine
  116. * in the hope that the original ack will be delivered along with
  117. * the fallback ack.
  118. *
  119. * This workaround is described in HSDES #1604254524
  120. */
  121. pass = 1;
  122. do {
  123. wait_ack_clear(i915, d, FORCEWAKE_KERNEL_FALLBACK);
  124. __raw_i915_write32(i915, d->reg_set,
  125. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL_FALLBACK));
  126. /* Give gt some time to relax before the polling frenzy */
  127. udelay(10 * pass);
  128. wait_ack_set(i915, d, FORCEWAKE_KERNEL_FALLBACK);
  129. ack_detected = (__raw_i915_read32(i915, d->reg_ack) & ack_bit) == value;
  130. __raw_i915_write32(i915, d->reg_set,
  131. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL_FALLBACK));
  132. } while (!ack_detected && pass++ < 10);
  133. DRM_DEBUG_DRIVER("%s had to use fallback to %s ack, 0x%x (passes %u)\n",
  134. intel_uncore_forcewake_domain_to_str(d->id),
  135. type == ACK_SET ? "set" : "clear",
  136. __raw_i915_read32(i915, d->reg_ack),
  137. pass);
  138. return ack_detected ? 0 : -ETIMEDOUT;
  139. }
  140. static inline void
  141. fw_domain_wait_ack_clear_fallback(const struct drm_i915_private *i915,
  142. const struct intel_uncore_forcewake_domain *d)
  143. {
  144. if (likely(!wait_ack_clear(i915, d, FORCEWAKE_KERNEL)))
  145. return;
  146. if (fw_domain_wait_ack_with_fallback(i915, d, ACK_CLEAR))
  147. fw_domain_wait_ack_clear(i915, d);
  148. }
  149. static inline void
  150. fw_domain_get(struct drm_i915_private *i915,
  151. const struct intel_uncore_forcewake_domain *d)
  152. {
  153. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_set);
  154. }
  155. static inline void
  156. fw_domain_wait_ack_set(const struct drm_i915_private *i915,
  157. const struct intel_uncore_forcewake_domain *d)
  158. {
  159. if (wait_ack_set(i915, d, FORCEWAKE_KERNEL))
  160. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  161. intel_uncore_forcewake_domain_to_str(d->id));
  162. }
  163. static inline void
  164. fw_domain_wait_ack_set_fallback(const struct drm_i915_private *i915,
  165. const struct intel_uncore_forcewake_domain *d)
  166. {
  167. if (likely(!wait_ack_set(i915, d, FORCEWAKE_KERNEL)))
  168. return;
  169. if (fw_domain_wait_ack_with_fallback(i915, d, ACK_SET))
  170. fw_domain_wait_ack_set(i915, d);
  171. }
  172. static inline void
  173. fw_domain_put(const struct drm_i915_private *i915,
  174. const struct intel_uncore_forcewake_domain *d)
  175. {
  176. __raw_i915_write32(i915, d->reg_set, i915->uncore.fw_clear);
  177. }
  178. static void
  179. fw_domains_get(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  180. {
  181. struct intel_uncore_forcewake_domain *d;
  182. unsigned int tmp;
  183. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  184. for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
  185. fw_domain_wait_ack_clear(i915, d);
  186. fw_domain_get(i915, d);
  187. }
  188. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  189. fw_domain_wait_ack_set(i915, d);
  190. i915->uncore.fw_domains_active |= fw_domains;
  191. }
  192. static void
  193. fw_domains_get_with_fallback(struct drm_i915_private *i915,
  194. enum forcewake_domains fw_domains)
  195. {
  196. struct intel_uncore_forcewake_domain *d;
  197. unsigned int tmp;
  198. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  199. for_each_fw_domain_masked(d, fw_domains, i915, tmp) {
  200. fw_domain_wait_ack_clear_fallback(i915, d);
  201. fw_domain_get(i915, d);
  202. }
  203. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  204. fw_domain_wait_ack_set_fallback(i915, d);
  205. i915->uncore.fw_domains_active |= fw_domains;
  206. }
  207. static void
  208. fw_domains_put(struct drm_i915_private *i915, enum forcewake_domains fw_domains)
  209. {
  210. struct intel_uncore_forcewake_domain *d;
  211. unsigned int tmp;
  212. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  213. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  214. fw_domain_put(i915, d);
  215. i915->uncore.fw_domains_active &= ~fw_domains;
  216. }
  217. static void
  218. fw_domains_reset(struct drm_i915_private *i915,
  219. enum forcewake_domains fw_domains)
  220. {
  221. struct intel_uncore_forcewake_domain *d;
  222. unsigned int tmp;
  223. if (!fw_domains)
  224. return;
  225. GEM_BUG_ON(fw_domains & ~i915->uncore.fw_domains);
  226. for_each_fw_domain_masked(d, fw_domains, i915, tmp)
  227. fw_domain_reset(i915, d);
  228. }
  229. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  230. {
  231. /* w/a for a sporadic read returning 0 by waiting for the GT
  232. * thread to wake up.
  233. */
  234. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  235. GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  236. DRM_ERROR("GT thread status wait timed out\n");
  237. }
  238. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  239. enum forcewake_domains fw_domains)
  240. {
  241. fw_domains_get(dev_priv, fw_domains);
  242. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  243. __gen6_gt_wait_for_thread_c0(dev_priv);
  244. }
  245. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  246. {
  247. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  248. return count & GT_FIFO_FREE_ENTRIES_MASK;
  249. }
  250. static void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  251. {
  252. u32 n;
  253. /* On VLV, FIFO will be shared by both SW and HW.
  254. * So, we need to read the FREE_ENTRIES everytime */
  255. if (IS_VALLEYVIEW(dev_priv))
  256. n = fifo_free_entries(dev_priv);
  257. else
  258. n = dev_priv->uncore.fifo_count;
  259. if (n <= GT_FIFO_NUM_RESERVED_ENTRIES) {
  260. if (wait_for_atomic((n = fifo_free_entries(dev_priv)) >
  261. GT_FIFO_NUM_RESERVED_ENTRIES,
  262. GT_FIFO_TIMEOUT_MS)) {
  263. DRM_DEBUG("GT_FIFO timeout, entries: %u\n", n);
  264. return;
  265. }
  266. }
  267. dev_priv->uncore.fifo_count = n - 1;
  268. }
  269. static enum hrtimer_restart
  270. intel_uncore_fw_release_timer(struct hrtimer *timer)
  271. {
  272. struct intel_uncore_forcewake_domain *domain =
  273. container_of(timer, struct intel_uncore_forcewake_domain, timer);
  274. struct drm_i915_private *dev_priv =
  275. container_of(domain, struct drm_i915_private, uncore.fw_domain[domain->id]);
  276. unsigned long irqflags;
  277. assert_rpm_device_not_suspended(dev_priv);
  278. if (xchg(&domain->active, false))
  279. return HRTIMER_RESTART;
  280. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  281. if (WARN_ON(domain->wake_count == 0))
  282. domain->wake_count++;
  283. if (--domain->wake_count == 0)
  284. dev_priv->uncore.funcs.force_wake_put(dev_priv, domain->mask);
  285. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  286. return HRTIMER_NORESTART;
  287. }
  288. /* Note callers must have acquired the PUNIT->PMIC bus, before calling this. */
  289. static void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
  290. bool restore)
  291. {
  292. unsigned long irqflags;
  293. struct intel_uncore_forcewake_domain *domain;
  294. int retry_count = 100;
  295. enum forcewake_domains fw, active_domains;
  296. iosf_mbi_assert_punit_acquired();
  297. /* Hold uncore.lock across reset to prevent any register access
  298. * with forcewake not set correctly. Wait until all pending
  299. * timers are run before holding.
  300. */
  301. while (1) {
  302. unsigned int tmp;
  303. active_domains = 0;
  304. for_each_fw_domain(domain, dev_priv, tmp) {
  305. smp_store_mb(domain->active, false);
  306. if (hrtimer_cancel(&domain->timer) == 0)
  307. continue;
  308. intel_uncore_fw_release_timer(&domain->timer);
  309. }
  310. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  311. for_each_fw_domain(domain, dev_priv, tmp) {
  312. if (hrtimer_active(&domain->timer))
  313. active_domains |= domain->mask;
  314. }
  315. if (active_domains == 0)
  316. break;
  317. if (--retry_count == 0) {
  318. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  319. break;
  320. }
  321. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  322. cond_resched();
  323. }
  324. WARN_ON(active_domains);
  325. fw = dev_priv->uncore.fw_domains_active;
  326. if (fw)
  327. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  328. fw_domains_reset(dev_priv, dev_priv->uncore.fw_domains);
  329. if (restore) { /* If reset with a user forcewake, try to restore */
  330. if (fw)
  331. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  332. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  333. dev_priv->uncore.fifo_count =
  334. fifo_free_entries(dev_priv);
  335. }
  336. if (!restore)
  337. assert_forcewakes_inactive(dev_priv);
  338. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  339. }
  340. static u64 gen9_edram_size(struct drm_i915_private *dev_priv)
  341. {
  342. const unsigned int ways[8] = { 4, 8, 12, 16, 16, 16, 16, 16 };
  343. const unsigned int sets[4] = { 1, 1, 2, 2 };
  344. const u32 cap = dev_priv->edram_cap;
  345. return EDRAM_NUM_BANKS(cap) *
  346. ways[EDRAM_WAYS_IDX(cap)] *
  347. sets[EDRAM_SETS_IDX(cap)] *
  348. 1024 * 1024;
  349. }
  350. u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv)
  351. {
  352. if (!HAS_EDRAM(dev_priv))
  353. return 0;
  354. /* The needed capability bits for size calculation
  355. * are not there with pre gen9 so return 128MB always.
  356. */
  357. if (INTEL_GEN(dev_priv) < 9)
  358. return 128 * 1024 * 1024;
  359. return gen9_edram_size(dev_priv);
  360. }
  361. static void intel_uncore_edram_detect(struct drm_i915_private *dev_priv)
  362. {
  363. if (IS_HASWELL(dev_priv) ||
  364. IS_BROADWELL(dev_priv) ||
  365. INTEL_GEN(dev_priv) >= 9) {
  366. dev_priv->edram_cap = __raw_i915_read32(dev_priv,
  367. HSW_EDRAM_CAP);
  368. /* NB: We can't write IDICR yet because we do not have gt funcs
  369. * set up */
  370. } else {
  371. dev_priv->edram_cap = 0;
  372. }
  373. if (HAS_EDRAM(dev_priv))
  374. DRM_INFO("Found %lluMB of eDRAM\n",
  375. intel_uncore_edram_size(dev_priv) / (1024 * 1024));
  376. }
  377. static bool
  378. fpga_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  379. {
  380. u32 dbg;
  381. dbg = __raw_i915_read32(dev_priv, FPGA_DBG);
  382. if (likely(!(dbg & FPGA_DBG_RM_NOCLAIM)))
  383. return false;
  384. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  385. return true;
  386. }
  387. static bool
  388. vlv_check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  389. {
  390. u32 cer;
  391. cer = __raw_i915_read32(dev_priv, CLAIM_ER);
  392. if (likely(!(cer & (CLAIM_ER_OVERFLOW | CLAIM_ER_CTR_MASK))))
  393. return false;
  394. __raw_i915_write32(dev_priv, CLAIM_ER, CLAIM_ER_CLR);
  395. return true;
  396. }
  397. static bool
  398. gen6_check_for_fifo_debug(struct drm_i915_private *dev_priv)
  399. {
  400. u32 fifodbg;
  401. fifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  402. if (unlikely(fifodbg)) {
  403. DRM_DEBUG_DRIVER("GTFIFODBG = 0x08%x\n", fifodbg);
  404. __raw_i915_write32(dev_priv, GTFIFODBG, fifodbg);
  405. }
  406. return fifodbg;
  407. }
  408. static bool
  409. check_for_unclaimed_mmio(struct drm_i915_private *dev_priv)
  410. {
  411. bool ret = false;
  412. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv))
  413. ret |= fpga_check_for_unclaimed_mmio(dev_priv);
  414. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  415. ret |= vlv_check_for_unclaimed_mmio(dev_priv);
  416. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv))
  417. ret |= gen6_check_for_fifo_debug(dev_priv);
  418. return ret;
  419. }
  420. static void __intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
  421. bool restore_forcewake)
  422. {
  423. /* clear out unclaimed reg detection bit */
  424. if (check_for_unclaimed_mmio(dev_priv))
  425. DRM_DEBUG("unclaimed mmio detected on uncore init, clearing\n");
  426. /* WaDisableShadowRegForCpd:chv */
  427. if (IS_CHERRYVIEW(dev_priv)) {
  428. __raw_i915_write32(dev_priv, GTFIFOCTL,
  429. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  430. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  431. GT_FIFO_CTL_RC6_POLICY_STALL);
  432. }
  433. iosf_mbi_punit_acquire();
  434. intel_uncore_forcewake_reset(dev_priv, restore_forcewake);
  435. iosf_mbi_punit_release();
  436. }
  437. void intel_uncore_suspend(struct drm_i915_private *dev_priv)
  438. {
  439. iosf_mbi_punit_acquire();
  440. iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
  441. &dev_priv->uncore.pmic_bus_access_nb);
  442. intel_uncore_forcewake_reset(dev_priv, false);
  443. iosf_mbi_punit_release();
  444. }
  445. void intel_uncore_resume_early(struct drm_i915_private *dev_priv)
  446. {
  447. __intel_uncore_early_sanitize(dev_priv, true);
  448. iosf_mbi_register_pmic_bus_access_notifier(
  449. &dev_priv->uncore.pmic_bus_access_nb);
  450. i915_check_and_clear_faults(dev_priv);
  451. }
  452. void intel_uncore_runtime_resume(struct drm_i915_private *dev_priv)
  453. {
  454. iosf_mbi_register_pmic_bus_access_notifier(
  455. &dev_priv->uncore.pmic_bus_access_nb);
  456. }
  457. void intel_uncore_sanitize(struct drm_i915_private *dev_priv)
  458. {
  459. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  460. intel_sanitize_gt_powersave(dev_priv);
  461. }
  462. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  463. enum forcewake_domains fw_domains)
  464. {
  465. struct intel_uncore_forcewake_domain *domain;
  466. unsigned int tmp;
  467. fw_domains &= dev_priv->uncore.fw_domains;
  468. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
  469. if (domain->wake_count++) {
  470. fw_domains &= ~domain->mask;
  471. domain->active = true;
  472. }
  473. }
  474. if (fw_domains)
  475. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  476. }
  477. /**
  478. * intel_uncore_forcewake_get - grab forcewake domain references
  479. * @dev_priv: i915 device instance
  480. * @fw_domains: forcewake domains to get reference on
  481. *
  482. * This function can be used get GT's forcewake domain references.
  483. * Normal register access will handle the forcewake domains automatically.
  484. * However if some sequence requires the GT to not power down a particular
  485. * forcewake domains this function should be called at the beginning of the
  486. * sequence. And subsequently the reference should be dropped by symmetric
  487. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  488. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  489. */
  490. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  491. enum forcewake_domains fw_domains)
  492. {
  493. unsigned long irqflags;
  494. if (!dev_priv->uncore.funcs.force_wake_get)
  495. return;
  496. assert_rpm_wakelock_held(dev_priv);
  497. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  498. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  499. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  500. }
  501. /**
  502. * intel_uncore_forcewake_user_get - claim forcewake on behalf of userspace
  503. * @dev_priv: i915 device instance
  504. *
  505. * This function is a wrapper around intel_uncore_forcewake_get() to acquire
  506. * the GT powerwell and in the process disable our debugging for the
  507. * duration of userspace's bypass.
  508. */
  509. void intel_uncore_forcewake_user_get(struct drm_i915_private *dev_priv)
  510. {
  511. spin_lock_irq(&dev_priv->uncore.lock);
  512. if (!dev_priv->uncore.user_forcewake.count++) {
  513. intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
  514. /* Save and disable mmio debugging for the user bypass */
  515. dev_priv->uncore.user_forcewake.saved_mmio_check =
  516. dev_priv->uncore.unclaimed_mmio_check;
  517. dev_priv->uncore.user_forcewake.saved_mmio_debug =
  518. i915_modparams.mmio_debug;
  519. dev_priv->uncore.unclaimed_mmio_check = 0;
  520. i915_modparams.mmio_debug = 0;
  521. }
  522. spin_unlock_irq(&dev_priv->uncore.lock);
  523. }
  524. /**
  525. * intel_uncore_forcewake_user_put - release forcewake on behalf of userspace
  526. * @dev_priv: i915 device instance
  527. *
  528. * This function complements intel_uncore_forcewake_user_get() and releases
  529. * the GT powerwell taken on behalf of the userspace bypass.
  530. */
  531. void intel_uncore_forcewake_user_put(struct drm_i915_private *dev_priv)
  532. {
  533. spin_lock_irq(&dev_priv->uncore.lock);
  534. if (!--dev_priv->uncore.user_forcewake.count) {
  535. if (intel_uncore_unclaimed_mmio(dev_priv))
  536. dev_info(dev_priv->drm.dev,
  537. "Invalid mmio detected during user access\n");
  538. dev_priv->uncore.unclaimed_mmio_check =
  539. dev_priv->uncore.user_forcewake.saved_mmio_check;
  540. i915_modparams.mmio_debug =
  541. dev_priv->uncore.user_forcewake.saved_mmio_debug;
  542. intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
  543. }
  544. spin_unlock_irq(&dev_priv->uncore.lock);
  545. }
  546. /**
  547. * intel_uncore_forcewake_get__locked - grab forcewake domain references
  548. * @dev_priv: i915 device instance
  549. * @fw_domains: forcewake domains to get reference on
  550. *
  551. * See intel_uncore_forcewake_get(). This variant places the onus
  552. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  553. */
  554. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  555. enum forcewake_domains fw_domains)
  556. {
  557. lockdep_assert_held(&dev_priv->uncore.lock);
  558. if (!dev_priv->uncore.funcs.force_wake_get)
  559. return;
  560. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  561. }
  562. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  563. enum forcewake_domains fw_domains)
  564. {
  565. struct intel_uncore_forcewake_domain *domain;
  566. unsigned int tmp;
  567. fw_domains &= dev_priv->uncore.fw_domains;
  568. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp) {
  569. if (WARN_ON(domain->wake_count == 0))
  570. continue;
  571. if (--domain->wake_count) {
  572. domain->active = true;
  573. continue;
  574. }
  575. fw_domain_arm_timer(domain);
  576. }
  577. }
  578. /**
  579. * intel_uncore_forcewake_put - release a forcewake domain reference
  580. * @dev_priv: i915 device instance
  581. * @fw_domains: forcewake domains to put references
  582. *
  583. * This function drops the device-level forcewakes for specified
  584. * domains obtained by intel_uncore_forcewake_get().
  585. */
  586. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  587. enum forcewake_domains fw_domains)
  588. {
  589. unsigned long irqflags;
  590. if (!dev_priv->uncore.funcs.force_wake_put)
  591. return;
  592. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  593. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  594. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  595. }
  596. /**
  597. * intel_uncore_forcewake_put__locked - grab forcewake domain references
  598. * @dev_priv: i915 device instance
  599. * @fw_domains: forcewake domains to get reference on
  600. *
  601. * See intel_uncore_forcewake_put(). This variant places the onus
  602. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  603. */
  604. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  605. enum forcewake_domains fw_domains)
  606. {
  607. lockdep_assert_held(&dev_priv->uncore.lock);
  608. if (!dev_priv->uncore.funcs.force_wake_put)
  609. return;
  610. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  611. }
  612. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  613. {
  614. if (!dev_priv->uncore.funcs.force_wake_get)
  615. return;
  616. WARN(dev_priv->uncore.fw_domains_active,
  617. "Expected all fw_domains to be inactive, but %08x are still on\n",
  618. dev_priv->uncore.fw_domains_active);
  619. }
  620. void assert_forcewakes_active(struct drm_i915_private *dev_priv,
  621. enum forcewake_domains fw_domains)
  622. {
  623. if (!dev_priv->uncore.funcs.force_wake_get)
  624. return;
  625. assert_rpm_wakelock_held(dev_priv);
  626. fw_domains &= dev_priv->uncore.fw_domains;
  627. WARN(fw_domains & ~dev_priv->uncore.fw_domains_active,
  628. "Expected %08x fw_domains to be active, but %08x are off\n",
  629. fw_domains, fw_domains & ~dev_priv->uncore.fw_domains_active);
  630. }
  631. /* We give fast paths for the really cool registers */
  632. #define NEEDS_FORCE_WAKE(reg) ((reg) < 0x40000)
  633. #define GEN11_NEEDS_FORCE_WAKE(reg) \
  634. ((reg) < 0x40000 || ((reg) >= 0x1c0000 && (reg) < 0x1dc000))
  635. #define __gen6_reg_read_fw_domains(offset) \
  636. ({ \
  637. enum forcewake_domains __fwd; \
  638. if (NEEDS_FORCE_WAKE(offset)) \
  639. __fwd = FORCEWAKE_RENDER; \
  640. else \
  641. __fwd = 0; \
  642. __fwd; \
  643. })
  644. static int fw_range_cmp(u32 offset, const struct intel_forcewake_range *entry)
  645. {
  646. if (offset < entry->start)
  647. return -1;
  648. else if (offset > entry->end)
  649. return 1;
  650. else
  651. return 0;
  652. }
  653. /* Copied and "macroized" from lib/bsearch.c */
  654. #define BSEARCH(key, base, num, cmp) ({ \
  655. unsigned int start__ = 0, end__ = (num); \
  656. typeof(base) result__ = NULL; \
  657. while (start__ < end__) { \
  658. unsigned int mid__ = start__ + (end__ - start__) / 2; \
  659. int ret__ = (cmp)((key), (base) + mid__); \
  660. if (ret__ < 0) { \
  661. end__ = mid__; \
  662. } else if (ret__ > 0) { \
  663. start__ = mid__ + 1; \
  664. } else { \
  665. result__ = (base) + mid__; \
  666. break; \
  667. } \
  668. } \
  669. result__; \
  670. })
  671. static enum forcewake_domains
  672. find_fw_domain(struct drm_i915_private *dev_priv, u32 offset)
  673. {
  674. const struct intel_forcewake_range *entry;
  675. entry = BSEARCH(offset,
  676. dev_priv->uncore.fw_domains_table,
  677. dev_priv->uncore.fw_domains_table_entries,
  678. fw_range_cmp);
  679. if (!entry)
  680. return 0;
  681. /*
  682. * The list of FW domains depends on the SKU in gen11+ so we
  683. * can't determine it statically. We use FORCEWAKE_ALL and
  684. * translate it here to the list of available domains.
  685. */
  686. if (entry->domains == FORCEWAKE_ALL)
  687. return dev_priv->uncore.fw_domains;
  688. WARN(entry->domains & ~dev_priv->uncore.fw_domains,
  689. "Uninitialized forcewake domain(s) 0x%x accessed at 0x%x\n",
  690. entry->domains & ~dev_priv->uncore.fw_domains, offset);
  691. return entry->domains;
  692. }
  693. #define GEN_FW_RANGE(s, e, d) \
  694. { .start = (s), .end = (e), .domains = (d) }
  695. #define HAS_FWTABLE(dev_priv) \
  696. (INTEL_GEN(dev_priv) >= 9 || \
  697. IS_CHERRYVIEW(dev_priv) || \
  698. IS_VALLEYVIEW(dev_priv))
  699. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  700. static const struct intel_forcewake_range __vlv_fw_ranges[] = {
  701. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  702. GEN_FW_RANGE(0x5000, 0x7fff, FORCEWAKE_RENDER),
  703. GEN_FW_RANGE(0xb000, 0x11fff, FORCEWAKE_RENDER),
  704. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  705. GEN_FW_RANGE(0x22000, 0x23fff, FORCEWAKE_MEDIA),
  706. GEN_FW_RANGE(0x2e000, 0x2ffff, FORCEWAKE_RENDER),
  707. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  708. };
  709. #define __fwtable_reg_read_fw_domains(offset) \
  710. ({ \
  711. enum forcewake_domains __fwd = 0; \
  712. if (NEEDS_FORCE_WAKE((offset))) \
  713. __fwd = find_fw_domain(dev_priv, offset); \
  714. __fwd; \
  715. })
  716. #define __gen11_fwtable_reg_read_fw_domains(offset) \
  717. ({ \
  718. enum forcewake_domains __fwd = 0; \
  719. if (GEN11_NEEDS_FORCE_WAKE((offset))) \
  720. __fwd = find_fw_domain(dev_priv, offset); \
  721. __fwd; \
  722. })
  723. /* *Must* be sorted by offset! See intel_shadow_table_check(). */
  724. static const i915_reg_t gen8_shadowed_regs[] = {
  725. RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
  726. GEN6_RPNSWREQ, /* 0xA008 */
  727. GEN6_RC_VIDEO_FREQ, /* 0xA00C */
  728. RING_TAIL(GEN6_BSD_RING_BASE), /* 0x12000 (base) */
  729. RING_TAIL(VEBOX_RING_BASE), /* 0x1a000 (base) */
  730. RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
  731. /* TODO: Other registers are not yet used */
  732. };
  733. static const i915_reg_t gen11_shadowed_regs[] = {
  734. RING_TAIL(RENDER_RING_BASE), /* 0x2000 (base) */
  735. GEN6_RPNSWREQ, /* 0xA008 */
  736. GEN6_RC_VIDEO_FREQ, /* 0xA00C */
  737. RING_TAIL(BLT_RING_BASE), /* 0x22000 (base) */
  738. RING_TAIL(GEN11_BSD_RING_BASE), /* 0x1C0000 (base) */
  739. RING_TAIL(GEN11_BSD2_RING_BASE), /* 0x1C4000 (base) */
  740. RING_TAIL(GEN11_VEBOX_RING_BASE), /* 0x1C8000 (base) */
  741. RING_TAIL(GEN11_BSD3_RING_BASE), /* 0x1D0000 (base) */
  742. RING_TAIL(GEN11_BSD4_RING_BASE), /* 0x1D4000 (base) */
  743. RING_TAIL(GEN11_VEBOX2_RING_BASE), /* 0x1D8000 (base) */
  744. /* TODO: Other registers are not yet used */
  745. };
  746. static int mmio_reg_cmp(u32 key, const i915_reg_t *reg)
  747. {
  748. u32 offset = i915_mmio_reg_offset(*reg);
  749. if (key < offset)
  750. return -1;
  751. else if (key > offset)
  752. return 1;
  753. else
  754. return 0;
  755. }
  756. #define __is_genX_shadowed(x) \
  757. static bool is_gen##x##_shadowed(u32 offset) \
  758. { \
  759. const i915_reg_t *regs = gen##x##_shadowed_regs; \
  760. return BSEARCH(offset, regs, ARRAY_SIZE(gen##x##_shadowed_regs), \
  761. mmio_reg_cmp); \
  762. }
  763. __is_genX_shadowed(8)
  764. __is_genX_shadowed(11)
  765. #define __gen8_reg_write_fw_domains(offset) \
  766. ({ \
  767. enum forcewake_domains __fwd; \
  768. if (NEEDS_FORCE_WAKE(offset) && !is_gen8_shadowed(offset)) \
  769. __fwd = FORCEWAKE_RENDER; \
  770. else \
  771. __fwd = 0; \
  772. __fwd; \
  773. })
  774. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  775. static const struct intel_forcewake_range __chv_fw_ranges[] = {
  776. GEN_FW_RANGE(0x2000, 0x3fff, FORCEWAKE_RENDER),
  777. GEN_FW_RANGE(0x4000, 0x4fff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  778. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  779. GEN_FW_RANGE(0x8000, 0x82ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  780. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  781. GEN_FW_RANGE(0x8500, 0x85ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  782. GEN_FW_RANGE(0x8800, 0x88ff, FORCEWAKE_MEDIA),
  783. GEN_FW_RANGE(0x9000, 0xafff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  784. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  785. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  786. GEN_FW_RANGE(0xe000, 0xe7ff, FORCEWAKE_RENDER),
  787. GEN_FW_RANGE(0xf000, 0xffff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  788. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  789. GEN_FW_RANGE(0x1a000, 0x1bfff, FORCEWAKE_MEDIA),
  790. GEN_FW_RANGE(0x1e800, 0x1e9ff, FORCEWAKE_MEDIA),
  791. GEN_FW_RANGE(0x30000, 0x37fff, FORCEWAKE_MEDIA),
  792. };
  793. #define __fwtable_reg_write_fw_domains(offset) \
  794. ({ \
  795. enum forcewake_domains __fwd = 0; \
  796. if (NEEDS_FORCE_WAKE((offset)) && !is_gen8_shadowed(offset)) \
  797. __fwd = find_fw_domain(dev_priv, offset); \
  798. __fwd; \
  799. })
  800. #define __gen11_fwtable_reg_write_fw_domains(offset) \
  801. ({ \
  802. enum forcewake_domains __fwd = 0; \
  803. if (GEN11_NEEDS_FORCE_WAKE((offset)) && !is_gen11_shadowed(offset)) \
  804. __fwd = find_fw_domain(dev_priv, offset); \
  805. __fwd; \
  806. })
  807. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  808. static const struct intel_forcewake_range __gen9_fw_ranges[] = {
  809. GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
  810. GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
  811. GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
  812. GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
  813. GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
  814. GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
  815. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  816. GEN_FW_RANGE(0x8000, 0x812f, FORCEWAKE_BLITTER),
  817. GEN_FW_RANGE(0x8130, 0x813f, FORCEWAKE_MEDIA),
  818. GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
  819. GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
  820. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  821. GEN_FW_RANGE(0x8500, 0x87ff, FORCEWAKE_BLITTER),
  822. GEN_FW_RANGE(0x8800, 0x89ff, FORCEWAKE_MEDIA),
  823. GEN_FW_RANGE(0x8a00, 0x8bff, FORCEWAKE_BLITTER),
  824. GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
  825. GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
  826. GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_RENDER | FORCEWAKE_MEDIA),
  827. GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
  828. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  829. GEN_FW_RANGE(0xb480, 0xcfff, FORCEWAKE_BLITTER),
  830. GEN_FW_RANGE(0xd000, 0xd7ff, FORCEWAKE_MEDIA),
  831. GEN_FW_RANGE(0xd800, 0xdfff, FORCEWAKE_BLITTER),
  832. GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
  833. GEN_FW_RANGE(0xe900, 0x11fff, FORCEWAKE_BLITTER),
  834. GEN_FW_RANGE(0x12000, 0x13fff, FORCEWAKE_MEDIA),
  835. GEN_FW_RANGE(0x14000, 0x19fff, FORCEWAKE_BLITTER),
  836. GEN_FW_RANGE(0x1a000, 0x1e9ff, FORCEWAKE_MEDIA),
  837. GEN_FW_RANGE(0x1ea00, 0x243ff, FORCEWAKE_BLITTER),
  838. GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
  839. GEN_FW_RANGE(0x24800, 0x2ffff, FORCEWAKE_BLITTER),
  840. GEN_FW_RANGE(0x30000, 0x3ffff, FORCEWAKE_MEDIA),
  841. };
  842. /* *Must* be sorted by offset ranges! See intel_fw_table_check(). */
  843. static const struct intel_forcewake_range __gen11_fw_ranges[] = {
  844. GEN_FW_RANGE(0x0, 0xaff, FORCEWAKE_BLITTER),
  845. GEN_FW_RANGE(0xb00, 0x1fff, 0), /* uncore range */
  846. GEN_FW_RANGE(0x2000, 0x26ff, FORCEWAKE_RENDER),
  847. GEN_FW_RANGE(0x2700, 0x2fff, FORCEWAKE_BLITTER),
  848. GEN_FW_RANGE(0x3000, 0x3fff, FORCEWAKE_RENDER),
  849. GEN_FW_RANGE(0x4000, 0x51ff, FORCEWAKE_BLITTER),
  850. GEN_FW_RANGE(0x5200, 0x7fff, FORCEWAKE_RENDER),
  851. GEN_FW_RANGE(0x8000, 0x813f, FORCEWAKE_BLITTER),
  852. GEN_FW_RANGE(0x8140, 0x815f, FORCEWAKE_RENDER),
  853. GEN_FW_RANGE(0x8160, 0x82ff, FORCEWAKE_BLITTER),
  854. GEN_FW_RANGE(0x8300, 0x84ff, FORCEWAKE_RENDER),
  855. GEN_FW_RANGE(0x8500, 0x8bff, FORCEWAKE_BLITTER),
  856. GEN_FW_RANGE(0x8c00, 0x8cff, FORCEWAKE_RENDER),
  857. GEN_FW_RANGE(0x8d00, 0x93ff, FORCEWAKE_BLITTER),
  858. GEN_FW_RANGE(0x9400, 0x97ff, FORCEWAKE_ALL),
  859. GEN_FW_RANGE(0x9800, 0xafff, FORCEWAKE_BLITTER),
  860. GEN_FW_RANGE(0xb000, 0xb47f, FORCEWAKE_RENDER),
  861. GEN_FW_RANGE(0xb480, 0xdfff, FORCEWAKE_BLITTER),
  862. GEN_FW_RANGE(0xe000, 0xe8ff, FORCEWAKE_RENDER),
  863. GEN_FW_RANGE(0xe900, 0x243ff, FORCEWAKE_BLITTER),
  864. GEN_FW_RANGE(0x24400, 0x247ff, FORCEWAKE_RENDER),
  865. GEN_FW_RANGE(0x24800, 0x3ffff, FORCEWAKE_BLITTER),
  866. GEN_FW_RANGE(0x40000, 0x1bffff, 0),
  867. GEN_FW_RANGE(0x1c0000, 0x1c3fff, FORCEWAKE_MEDIA_VDBOX0),
  868. GEN_FW_RANGE(0x1c4000, 0x1c7fff, FORCEWAKE_MEDIA_VDBOX1),
  869. GEN_FW_RANGE(0x1c8000, 0x1cbfff, FORCEWAKE_MEDIA_VEBOX0),
  870. GEN_FW_RANGE(0x1cc000, 0x1cffff, FORCEWAKE_BLITTER),
  871. GEN_FW_RANGE(0x1d0000, 0x1d3fff, FORCEWAKE_MEDIA_VDBOX2),
  872. GEN_FW_RANGE(0x1d4000, 0x1d7fff, FORCEWAKE_MEDIA_VDBOX3),
  873. GEN_FW_RANGE(0x1d8000, 0x1dbfff, FORCEWAKE_MEDIA_VEBOX1)
  874. };
  875. static void
  876. ilk_dummy_write(struct drm_i915_private *dev_priv)
  877. {
  878. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  879. * the chip from rc6 before touching it for real. MI_MODE is masked,
  880. * hence harmless to write 0 into. */
  881. __raw_i915_write32(dev_priv, MI_MODE, 0);
  882. }
  883. static void
  884. __unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  885. const i915_reg_t reg,
  886. const bool read,
  887. const bool before)
  888. {
  889. if (WARN(check_for_unclaimed_mmio(dev_priv) && !before,
  890. "Unclaimed %s register 0x%x\n",
  891. read ? "read from" : "write to",
  892. i915_mmio_reg_offset(reg)))
  893. /* Only report the first N failures */
  894. i915_modparams.mmio_debug--;
  895. }
  896. static inline void
  897. unclaimed_reg_debug(struct drm_i915_private *dev_priv,
  898. const i915_reg_t reg,
  899. const bool read,
  900. const bool before)
  901. {
  902. if (likely(!i915_modparams.mmio_debug))
  903. return;
  904. __unclaimed_reg_debug(dev_priv, reg, read, before);
  905. }
  906. #define GEN2_READ_HEADER(x) \
  907. u##x val = 0; \
  908. assert_rpm_wakelock_held(dev_priv);
  909. #define GEN2_READ_FOOTER \
  910. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  911. return val
  912. #define __gen2_read(x) \
  913. static u##x \
  914. gen2_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  915. GEN2_READ_HEADER(x); \
  916. val = __raw_i915_read##x(dev_priv, reg); \
  917. GEN2_READ_FOOTER; \
  918. }
  919. #define __gen5_read(x) \
  920. static u##x \
  921. gen5_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  922. GEN2_READ_HEADER(x); \
  923. ilk_dummy_write(dev_priv); \
  924. val = __raw_i915_read##x(dev_priv, reg); \
  925. GEN2_READ_FOOTER; \
  926. }
  927. __gen5_read(8)
  928. __gen5_read(16)
  929. __gen5_read(32)
  930. __gen5_read(64)
  931. __gen2_read(8)
  932. __gen2_read(16)
  933. __gen2_read(32)
  934. __gen2_read(64)
  935. #undef __gen5_read
  936. #undef __gen2_read
  937. #undef GEN2_READ_FOOTER
  938. #undef GEN2_READ_HEADER
  939. #define GEN6_READ_HEADER(x) \
  940. u32 offset = i915_mmio_reg_offset(reg); \
  941. unsigned long irqflags; \
  942. u##x val = 0; \
  943. assert_rpm_wakelock_held(dev_priv); \
  944. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  945. unclaimed_reg_debug(dev_priv, reg, true, true)
  946. #define GEN6_READ_FOOTER \
  947. unclaimed_reg_debug(dev_priv, reg, true, false); \
  948. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  949. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  950. return val
  951. static noinline void ___force_wake_auto(struct drm_i915_private *dev_priv,
  952. enum forcewake_domains fw_domains)
  953. {
  954. struct intel_uncore_forcewake_domain *domain;
  955. unsigned int tmp;
  956. GEM_BUG_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  957. for_each_fw_domain_masked(domain, fw_domains, dev_priv, tmp)
  958. fw_domain_arm_timer(domain);
  959. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  960. }
  961. static inline void __force_wake_auto(struct drm_i915_private *dev_priv,
  962. enum forcewake_domains fw_domains)
  963. {
  964. if (WARN_ON(!fw_domains))
  965. return;
  966. /* Turn on all requested but inactive supported forcewake domains. */
  967. fw_domains &= dev_priv->uncore.fw_domains;
  968. fw_domains &= ~dev_priv->uncore.fw_domains_active;
  969. if (fw_domains)
  970. ___force_wake_auto(dev_priv, fw_domains);
  971. }
  972. #define __gen_read(func, x) \
  973. static u##x \
  974. func##_read##x(struct drm_i915_private *dev_priv, i915_reg_t reg, bool trace) { \
  975. enum forcewake_domains fw_engine; \
  976. GEN6_READ_HEADER(x); \
  977. fw_engine = __##func##_reg_read_fw_domains(offset); \
  978. if (fw_engine) \
  979. __force_wake_auto(dev_priv, fw_engine); \
  980. val = __raw_i915_read##x(dev_priv, reg); \
  981. GEN6_READ_FOOTER; \
  982. }
  983. #define __gen6_read(x) __gen_read(gen6, x)
  984. #define __fwtable_read(x) __gen_read(fwtable, x)
  985. #define __gen11_fwtable_read(x) __gen_read(gen11_fwtable, x)
  986. __gen11_fwtable_read(8)
  987. __gen11_fwtable_read(16)
  988. __gen11_fwtable_read(32)
  989. __gen11_fwtable_read(64)
  990. __fwtable_read(8)
  991. __fwtable_read(16)
  992. __fwtable_read(32)
  993. __fwtable_read(64)
  994. __gen6_read(8)
  995. __gen6_read(16)
  996. __gen6_read(32)
  997. __gen6_read(64)
  998. #undef __gen11_fwtable_read
  999. #undef __fwtable_read
  1000. #undef __gen6_read
  1001. #undef GEN6_READ_FOOTER
  1002. #undef GEN6_READ_HEADER
  1003. #define GEN2_WRITE_HEADER \
  1004. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  1005. assert_rpm_wakelock_held(dev_priv); \
  1006. #define GEN2_WRITE_FOOTER
  1007. #define __gen2_write(x) \
  1008. static void \
  1009. gen2_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1010. GEN2_WRITE_HEADER; \
  1011. __raw_i915_write##x(dev_priv, reg, val); \
  1012. GEN2_WRITE_FOOTER; \
  1013. }
  1014. #define __gen5_write(x) \
  1015. static void \
  1016. gen5_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1017. GEN2_WRITE_HEADER; \
  1018. ilk_dummy_write(dev_priv); \
  1019. __raw_i915_write##x(dev_priv, reg, val); \
  1020. GEN2_WRITE_FOOTER; \
  1021. }
  1022. __gen5_write(8)
  1023. __gen5_write(16)
  1024. __gen5_write(32)
  1025. __gen2_write(8)
  1026. __gen2_write(16)
  1027. __gen2_write(32)
  1028. #undef __gen5_write
  1029. #undef __gen2_write
  1030. #undef GEN2_WRITE_FOOTER
  1031. #undef GEN2_WRITE_HEADER
  1032. #define GEN6_WRITE_HEADER \
  1033. u32 offset = i915_mmio_reg_offset(reg); \
  1034. unsigned long irqflags; \
  1035. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  1036. assert_rpm_wakelock_held(dev_priv); \
  1037. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  1038. unclaimed_reg_debug(dev_priv, reg, false, true)
  1039. #define GEN6_WRITE_FOOTER \
  1040. unclaimed_reg_debug(dev_priv, reg, false, false); \
  1041. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  1042. #define __gen6_write(x) \
  1043. static void \
  1044. gen6_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1045. GEN6_WRITE_HEADER; \
  1046. if (NEEDS_FORCE_WAKE(offset)) \
  1047. __gen6_gt_wait_for_fifo(dev_priv); \
  1048. __raw_i915_write##x(dev_priv, reg, val); \
  1049. GEN6_WRITE_FOOTER; \
  1050. }
  1051. #define __gen_write(func, x) \
  1052. static void \
  1053. func##_write##x(struct drm_i915_private *dev_priv, i915_reg_t reg, u##x val, bool trace) { \
  1054. enum forcewake_domains fw_engine; \
  1055. GEN6_WRITE_HEADER; \
  1056. fw_engine = __##func##_reg_write_fw_domains(offset); \
  1057. if (fw_engine) \
  1058. __force_wake_auto(dev_priv, fw_engine); \
  1059. __raw_i915_write##x(dev_priv, reg, val); \
  1060. GEN6_WRITE_FOOTER; \
  1061. }
  1062. #define __gen8_write(x) __gen_write(gen8, x)
  1063. #define __fwtable_write(x) __gen_write(fwtable, x)
  1064. #define __gen11_fwtable_write(x) __gen_write(gen11_fwtable, x)
  1065. __gen11_fwtable_write(8)
  1066. __gen11_fwtable_write(16)
  1067. __gen11_fwtable_write(32)
  1068. __fwtable_write(8)
  1069. __fwtable_write(16)
  1070. __fwtable_write(32)
  1071. __gen8_write(8)
  1072. __gen8_write(16)
  1073. __gen8_write(32)
  1074. __gen6_write(8)
  1075. __gen6_write(16)
  1076. __gen6_write(32)
  1077. #undef __gen11_fwtable_write
  1078. #undef __fwtable_write
  1079. #undef __gen8_write
  1080. #undef __gen6_write
  1081. #undef GEN6_WRITE_FOOTER
  1082. #undef GEN6_WRITE_HEADER
  1083. #define ASSIGN_WRITE_MMIO_VFUNCS(i915, x) \
  1084. do { \
  1085. (i915)->uncore.funcs.mmio_writeb = x##_write8; \
  1086. (i915)->uncore.funcs.mmio_writew = x##_write16; \
  1087. (i915)->uncore.funcs.mmio_writel = x##_write32; \
  1088. } while (0)
  1089. #define ASSIGN_READ_MMIO_VFUNCS(i915, x) \
  1090. do { \
  1091. (i915)->uncore.funcs.mmio_readb = x##_read8; \
  1092. (i915)->uncore.funcs.mmio_readw = x##_read16; \
  1093. (i915)->uncore.funcs.mmio_readl = x##_read32; \
  1094. (i915)->uncore.funcs.mmio_readq = x##_read64; \
  1095. } while (0)
  1096. static void fw_domain_init(struct drm_i915_private *dev_priv,
  1097. enum forcewake_domain_id domain_id,
  1098. i915_reg_t reg_set,
  1099. i915_reg_t reg_ack)
  1100. {
  1101. struct intel_uncore_forcewake_domain *d;
  1102. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  1103. return;
  1104. d = &dev_priv->uncore.fw_domain[domain_id];
  1105. WARN_ON(d->wake_count);
  1106. WARN_ON(!i915_mmio_reg_valid(reg_set));
  1107. WARN_ON(!i915_mmio_reg_valid(reg_ack));
  1108. d->wake_count = 0;
  1109. d->reg_set = reg_set;
  1110. d->reg_ack = reg_ack;
  1111. d->id = domain_id;
  1112. BUILD_BUG_ON(FORCEWAKE_RENDER != (1 << FW_DOMAIN_ID_RENDER));
  1113. BUILD_BUG_ON(FORCEWAKE_BLITTER != (1 << FW_DOMAIN_ID_BLITTER));
  1114. BUILD_BUG_ON(FORCEWAKE_MEDIA != (1 << FW_DOMAIN_ID_MEDIA));
  1115. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX0));
  1116. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX1));
  1117. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX2 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX2));
  1118. BUILD_BUG_ON(FORCEWAKE_MEDIA_VDBOX3 != (1 << FW_DOMAIN_ID_MEDIA_VDBOX3));
  1119. BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX0 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX0));
  1120. BUILD_BUG_ON(FORCEWAKE_MEDIA_VEBOX1 != (1 << FW_DOMAIN_ID_MEDIA_VEBOX1));
  1121. d->mask = BIT(domain_id);
  1122. hrtimer_init(&d->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  1123. d->timer.function = intel_uncore_fw_release_timer;
  1124. dev_priv->uncore.fw_domains |= BIT(domain_id);
  1125. fw_domain_reset(dev_priv, d);
  1126. }
  1127. static void intel_uncore_fw_domains_init(struct drm_i915_private *dev_priv)
  1128. {
  1129. if (INTEL_GEN(dev_priv) <= 5 || intel_vgpu_active(dev_priv))
  1130. return;
  1131. if (IS_GEN6(dev_priv)) {
  1132. dev_priv->uncore.fw_reset = 0;
  1133. dev_priv->uncore.fw_set = FORCEWAKE_KERNEL;
  1134. dev_priv->uncore.fw_clear = 0;
  1135. } else {
  1136. /* WaRsClearFWBitsAtReset:bdw,skl */
  1137. dev_priv->uncore.fw_reset = _MASKED_BIT_DISABLE(0xffff);
  1138. dev_priv->uncore.fw_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  1139. dev_priv->uncore.fw_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  1140. }
  1141. if (INTEL_GEN(dev_priv) >= 11) {
  1142. int i;
  1143. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1144. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1145. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1146. FORCEWAKE_RENDER_GEN9,
  1147. FORCEWAKE_ACK_RENDER_GEN9);
  1148. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  1149. FORCEWAKE_BLITTER_GEN9,
  1150. FORCEWAKE_ACK_BLITTER_GEN9);
  1151. for (i = 0; i < I915_MAX_VCS; i++) {
  1152. if (!HAS_ENGINE(dev_priv, _VCS(i)))
  1153. continue;
  1154. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VDBOX0 + i,
  1155. FORCEWAKE_MEDIA_VDBOX_GEN11(i),
  1156. FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(i));
  1157. }
  1158. for (i = 0; i < I915_MAX_VECS; i++) {
  1159. if (!HAS_ENGINE(dev_priv, _VECS(i)))
  1160. continue;
  1161. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA_VEBOX0 + i,
  1162. FORCEWAKE_MEDIA_VEBOX_GEN11(i),
  1163. FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(i));
  1164. }
  1165. } else if (IS_GEN9(dev_priv) || IS_GEN10(dev_priv)) {
  1166. dev_priv->uncore.funcs.force_wake_get =
  1167. fw_domains_get_with_fallback;
  1168. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1169. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1170. FORCEWAKE_RENDER_GEN9,
  1171. FORCEWAKE_ACK_RENDER_GEN9);
  1172. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  1173. FORCEWAKE_BLITTER_GEN9,
  1174. FORCEWAKE_ACK_BLITTER_GEN9);
  1175. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1176. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  1177. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1178. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  1179. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1180. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1181. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  1182. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  1183. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  1184. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  1185. dev_priv->uncore.funcs.force_wake_get =
  1186. fw_domains_get_with_thread_status;
  1187. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1188. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1189. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  1190. } else if (IS_IVYBRIDGE(dev_priv)) {
  1191. u32 ecobus;
  1192. /* IVB configs may use multi-threaded forcewake */
  1193. /* A small trick here - if the bios hasn't configured
  1194. * MT forcewake, and if the device is in RC6, then
  1195. * force_wake_mt_get will not wake the device and the
  1196. * ECOBUS read will return zero. Which will be
  1197. * (correctly) interpreted by the test below as MT
  1198. * forcewake being disabled.
  1199. */
  1200. dev_priv->uncore.funcs.force_wake_get =
  1201. fw_domains_get_with_thread_status;
  1202. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1203. /* We need to init first for ECOBUS access and then
  1204. * determine later if we want to reinit, in case of MT access is
  1205. * not working. In this stage we don't know which flavour this
  1206. * ivb is, so it is better to reset also the gen6 fw registers
  1207. * before the ecobus check.
  1208. */
  1209. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  1210. __raw_posting_read(dev_priv, ECOBUS);
  1211. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1212. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  1213. spin_lock_irq(&dev_priv->uncore.lock);
  1214. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_RENDER);
  1215. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  1216. fw_domains_put(dev_priv, FORCEWAKE_RENDER);
  1217. spin_unlock_irq(&dev_priv->uncore.lock);
  1218. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  1219. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  1220. DRM_INFO("when using vblank-synced partial screen updates.\n");
  1221. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1222. FORCEWAKE, FORCEWAKE_ACK);
  1223. }
  1224. } else if (IS_GEN6(dev_priv)) {
  1225. dev_priv->uncore.funcs.force_wake_get =
  1226. fw_domains_get_with_thread_status;
  1227. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  1228. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  1229. FORCEWAKE, FORCEWAKE_ACK);
  1230. }
  1231. /* All future platforms are expected to require complex power gating */
  1232. WARN_ON(dev_priv->uncore.fw_domains == 0);
  1233. }
  1234. #define ASSIGN_FW_DOMAINS_TABLE(d) \
  1235. { \
  1236. dev_priv->uncore.fw_domains_table = \
  1237. (struct intel_forcewake_range *)(d); \
  1238. dev_priv->uncore.fw_domains_table_entries = ARRAY_SIZE((d)); \
  1239. }
  1240. static int i915_pmic_bus_access_notifier(struct notifier_block *nb,
  1241. unsigned long action, void *data)
  1242. {
  1243. struct drm_i915_private *dev_priv = container_of(nb,
  1244. struct drm_i915_private, uncore.pmic_bus_access_nb);
  1245. switch (action) {
  1246. case MBI_PMIC_BUS_ACCESS_BEGIN:
  1247. /*
  1248. * forcewake all now to make sure that we don't need to do a
  1249. * forcewake later which on systems where this notifier gets
  1250. * called requires the punit to access to the shared pmic i2c
  1251. * bus, which will be busy after this notification, leading to:
  1252. * "render: timed out waiting for forcewake ack request."
  1253. * errors.
  1254. *
  1255. * The notifier is unregistered during intel_runtime_suspend(),
  1256. * so it's ok to access the HW here without holding a RPM
  1257. * wake reference -> disable wakeref asserts for the time of
  1258. * the access.
  1259. */
  1260. disable_rpm_wakeref_asserts(dev_priv);
  1261. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1262. enable_rpm_wakeref_asserts(dev_priv);
  1263. break;
  1264. case MBI_PMIC_BUS_ACCESS_END:
  1265. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1266. break;
  1267. }
  1268. return NOTIFY_OK;
  1269. }
  1270. void intel_uncore_init(struct drm_i915_private *dev_priv)
  1271. {
  1272. i915_check_vgpu(dev_priv);
  1273. intel_uncore_edram_detect(dev_priv);
  1274. intel_uncore_fw_domains_init(dev_priv);
  1275. __intel_uncore_early_sanitize(dev_priv, false);
  1276. dev_priv->uncore.unclaimed_mmio_check = 1;
  1277. dev_priv->uncore.pmic_bus_access_nb.notifier_call =
  1278. i915_pmic_bus_access_notifier;
  1279. if (IS_GEN(dev_priv, 2, 4) || intel_vgpu_active(dev_priv)) {
  1280. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen2);
  1281. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen2);
  1282. } else if (IS_GEN5(dev_priv)) {
  1283. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen5);
  1284. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen5);
  1285. } else if (IS_GEN(dev_priv, 6, 7)) {
  1286. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen6);
  1287. if (IS_VALLEYVIEW(dev_priv)) {
  1288. ASSIGN_FW_DOMAINS_TABLE(__vlv_fw_ranges);
  1289. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1290. } else {
  1291. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
  1292. }
  1293. } else if (IS_GEN8(dev_priv)) {
  1294. if (IS_CHERRYVIEW(dev_priv)) {
  1295. ASSIGN_FW_DOMAINS_TABLE(__chv_fw_ranges);
  1296. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
  1297. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1298. } else {
  1299. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen8);
  1300. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen6);
  1301. }
  1302. } else if (IS_GEN(dev_priv, 9, 10)) {
  1303. ASSIGN_FW_DOMAINS_TABLE(__gen9_fw_ranges);
  1304. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, fwtable);
  1305. ASSIGN_READ_MMIO_VFUNCS(dev_priv, fwtable);
  1306. } else {
  1307. ASSIGN_FW_DOMAINS_TABLE(__gen11_fw_ranges);
  1308. ASSIGN_WRITE_MMIO_VFUNCS(dev_priv, gen11_fwtable);
  1309. ASSIGN_READ_MMIO_VFUNCS(dev_priv, gen11_fwtable);
  1310. }
  1311. iosf_mbi_register_pmic_bus_access_notifier(
  1312. &dev_priv->uncore.pmic_bus_access_nb);
  1313. }
  1314. void intel_uncore_fini(struct drm_i915_private *dev_priv)
  1315. {
  1316. /* Paranoia: make sure we have disabled everything before we exit. */
  1317. intel_uncore_sanitize(dev_priv);
  1318. iosf_mbi_punit_acquire();
  1319. iosf_mbi_unregister_pmic_bus_access_notifier_unlocked(
  1320. &dev_priv->uncore.pmic_bus_access_nb);
  1321. intel_uncore_forcewake_reset(dev_priv, false);
  1322. iosf_mbi_punit_release();
  1323. }
  1324. static const struct reg_whitelist {
  1325. i915_reg_t offset_ldw;
  1326. i915_reg_t offset_udw;
  1327. u16 gen_mask;
  1328. u8 size;
  1329. } reg_read_whitelist[] = { {
  1330. .offset_ldw = RING_TIMESTAMP(RENDER_RING_BASE),
  1331. .offset_udw = RING_TIMESTAMP_UDW(RENDER_RING_BASE),
  1332. .gen_mask = INTEL_GEN_MASK(4, 11),
  1333. .size = 8
  1334. } };
  1335. int i915_reg_read_ioctl(struct drm_device *dev,
  1336. void *data, struct drm_file *file)
  1337. {
  1338. struct drm_i915_private *dev_priv = to_i915(dev);
  1339. struct drm_i915_reg_read *reg = data;
  1340. struct reg_whitelist const *entry;
  1341. unsigned int flags;
  1342. int remain;
  1343. int ret = 0;
  1344. entry = reg_read_whitelist;
  1345. remain = ARRAY_SIZE(reg_read_whitelist);
  1346. while (remain) {
  1347. u32 entry_offset = i915_mmio_reg_offset(entry->offset_ldw);
  1348. GEM_BUG_ON(!is_power_of_2(entry->size));
  1349. GEM_BUG_ON(entry->size > 8);
  1350. GEM_BUG_ON(entry_offset & (entry->size - 1));
  1351. if (INTEL_INFO(dev_priv)->gen_mask & entry->gen_mask &&
  1352. entry_offset == (reg->offset & -entry->size))
  1353. break;
  1354. entry++;
  1355. remain--;
  1356. }
  1357. if (!remain)
  1358. return -EINVAL;
  1359. flags = reg->offset & (entry->size - 1);
  1360. intel_runtime_pm_get(dev_priv);
  1361. if (entry->size == 8 && flags == I915_REG_READ_8B_WA)
  1362. reg->val = I915_READ64_2x32(entry->offset_ldw,
  1363. entry->offset_udw);
  1364. else if (entry->size == 8 && flags == 0)
  1365. reg->val = I915_READ64(entry->offset_ldw);
  1366. else if (entry->size == 4 && flags == 0)
  1367. reg->val = I915_READ(entry->offset_ldw);
  1368. else if (entry->size == 2 && flags == 0)
  1369. reg->val = I915_READ16(entry->offset_ldw);
  1370. else if (entry->size == 1 && flags == 0)
  1371. reg->val = I915_READ8(entry->offset_ldw);
  1372. else
  1373. ret = -EINVAL;
  1374. intel_runtime_pm_put(dev_priv);
  1375. return ret;
  1376. }
  1377. static void gen3_stop_engine(struct intel_engine_cs *engine)
  1378. {
  1379. struct drm_i915_private *dev_priv = engine->i915;
  1380. const u32 base = engine->mmio_base;
  1381. const i915_reg_t mode = RING_MI_MODE(base);
  1382. I915_WRITE_FW(mode, _MASKED_BIT_ENABLE(STOP_RING));
  1383. if (intel_wait_for_register_fw(dev_priv,
  1384. mode,
  1385. MODE_IDLE,
  1386. MODE_IDLE,
  1387. 500))
  1388. DRM_DEBUG_DRIVER("%s: timed out on STOP_RING\n",
  1389. engine->name);
  1390. I915_WRITE_FW(RING_HEAD(base), I915_READ_FW(RING_TAIL(base)));
  1391. POSTING_READ_FW(RING_HEAD(base)); /* paranoia */
  1392. I915_WRITE_FW(RING_HEAD(base), 0);
  1393. I915_WRITE_FW(RING_TAIL(base), 0);
  1394. POSTING_READ_FW(RING_TAIL(base));
  1395. /* The ring must be empty before it is disabled */
  1396. I915_WRITE_FW(RING_CTL(base), 0);
  1397. /* Check acts as a post */
  1398. if (I915_READ_FW(RING_HEAD(base)) != 0)
  1399. DRM_DEBUG_DRIVER("%s: ring head not parked\n",
  1400. engine->name);
  1401. }
  1402. static void i915_stop_engines(struct drm_i915_private *dev_priv,
  1403. unsigned engine_mask)
  1404. {
  1405. struct intel_engine_cs *engine;
  1406. enum intel_engine_id id;
  1407. if (INTEL_GEN(dev_priv) < 3)
  1408. return;
  1409. for_each_engine_masked(engine, dev_priv, engine_mask, id)
  1410. gen3_stop_engine(engine);
  1411. }
  1412. static bool i915_in_reset(struct pci_dev *pdev)
  1413. {
  1414. u8 gdrst;
  1415. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1416. return gdrst & GRDOM_RESET_STATUS;
  1417. }
  1418. static int i915_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1419. {
  1420. struct pci_dev *pdev = dev_priv->drm.pdev;
  1421. int err;
  1422. /* Assert reset for at least 20 usec, and wait for acknowledgement. */
  1423. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1424. usleep_range(50, 200);
  1425. err = wait_for(i915_in_reset(pdev), 500);
  1426. /* Clear the reset request. */
  1427. pci_write_config_byte(pdev, I915_GDRST, 0);
  1428. usleep_range(50, 200);
  1429. if (!err)
  1430. err = wait_for(!i915_in_reset(pdev), 500);
  1431. return err;
  1432. }
  1433. static bool g4x_reset_complete(struct pci_dev *pdev)
  1434. {
  1435. u8 gdrst;
  1436. pci_read_config_byte(pdev, I915_GDRST, &gdrst);
  1437. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1438. }
  1439. static int g33_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1440. {
  1441. struct pci_dev *pdev = dev_priv->drm.pdev;
  1442. pci_write_config_byte(pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1443. return wait_for(g4x_reset_complete(pdev), 500);
  1444. }
  1445. static int g4x_do_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1446. {
  1447. struct pci_dev *pdev = dev_priv->drm.pdev;
  1448. int ret;
  1449. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1450. I915_WRITE(VDECCLK_GATE_D,
  1451. I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1452. POSTING_READ(VDECCLK_GATE_D);
  1453. pci_write_config_byte(pdev, I915_GDRST,
  1454. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1455. ret = wait_for(g4x_reset_complete(pdev), 500);
  1456. if (ret) {
  1457. DRM_DEBUG_DRIVER("Wait for media reset failed\n");
  1458. goto out;
  1459. }
  1460. pci_write_config_byte(pdev, I915_GDRST,
  1461. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1462. ret = wait_for(g4x_reset_complete(pdev), 500);
  1463. if (ret) {
  1464. DRM_DEBUG_DRIVER("Wait for render reset failed\n");
  1465. goto out;
  1466. }
  1467. out:
  1468. pci_write_config_byte(pdev, I915_GDRST, 0);
  1469. I915_WRITE(VDECCLK_GATE_D,
  1470. I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1471. POSTING_READ(VDECCLK_GATE_D);
  1472. return ret;
  1473. }
  1474. static int ironlake_do_reset(struct drm_i915_private *dev_priv,
  1475. unsigned engine_mask)
  1476. {
  1477. int ret;
  1478. I915_WRITE(ILK_GDSR, ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1479. ret = intel_wait_for_register(dev_priv,
  1480. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1481. 500);
  1482. if (ret) {
  1483. DRM_DEBUG_DRIVER("Wait for render reset failed\n");
  1484. goto out;
  1485. }
  1486. I915_WRITE(ILK_GDSR, ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1487. ret = intel_wait_for_register(dev_priv,
  1488. ILK_GDSR, ILK_GRDOM_RESET_ENABLE, 0,
  1489. 500);
  1490. if (ret) {
  1491. DRM_DEBUG_DRIVER("Wait for media reset failed\n");
  1492. goto out;
  1493. }
  1494. out:
  1495. I915_WRITE(ILK_GDSR, 0);
  1496. POSTING_READ(ILK_GDSR);
  1497. return ret;
  1498. }
  1499. /* Reset the hardware domains (GENX_GRDOM_*) specified by mask */
  1500. static int gen6_hw_domain_reset(struct drm_i915_private *dev_priv,
  1501. u32 hw_domain_mask)
  1502. {
  1503. int err;
  1504. /* GEN6_GDRST is not in the gt power well, no need to check
  1505. * for fifo space for the write or forcewake the chip for
  1506. * the read
  1507. */
  1508. __raw_i915_write32(dev_priv, GEN6_GDRST, hw_domain_mask);
  1509. /* Wait for the device to ack the reset requests */
  1510. err = intel_wait_for_register_fw(dev_priv,
  1511. GEN6_GDRST, hw_domain_mask, 0,
  1512. 500);
  1513. if (err)
  1514. DRM_DEBUG_DRIVER("Wait for 0x%08x engines reset failed\n",
  1515. hw_domain_mask);
  1516. return err;
  1517. }
  1518. /**
  1519. * gen6_reset_engines - reset individual engines
  1520. * @dev_priv: i915 device
  1521. * @engine_mask: mask of intel_ring_flag() engines or ALL_ENGINES for full reset
  1522. *
  1523. * This function will reset the individual engines that are set in engine_mask.
  1524. * If you provide ALL_ENGINES as mask, full global domain reset will be issued.
  1525. *
  1526. * Note: It is responsibility of the caller to handle the difference between
  1527. * asking full domain reset versus reset for all available individual engines.
  1528. *
  1529. * Returns 0 on success, nonzero on error.
  1530. */
  1531. static int gen6_reset_engines(struct drm_i915_private *dev_priv,
  1532. unsigned engine_mask)
  1533. {
  1534. struct intel_engine_cs *engine;
  1535. const u32 hw_engine_mask[I915_NUM_ENGINES] = {
  1536. [RCS] = GEN6_GRDOM_RENDER,
  1537. [BCS] = GEN6_GRDOM_BLT,
  1538. [VCS] = GEN6_GRDOM_MEDIA,
  1539. [VCS2] = GEN8_GRDOM_MEDIA2,
  1540. [VECS] = GEN6_GRDOM_VECS,
  1541. };
  1542. u32 hw_mask;
  1543. if (engine_mask == ALL_ENGINES) {
  1544. hw_mask = GEN6_GRDOM_FULL;
  1545. } else {
  1546. unsigned int tmp;
  1547. hw_mask = 0;
  1548. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1549. hw_mask |= hw_engine_mask[engine->id];
  1550. }
  1551. return gen6_hw_domain_reset(dev_priv, hw_mask);
  1552. }
  1553. /**
  1554. * __intel_wait_for_register_fw - wait until register matches expected state
  1555. * @dev_priv: the i915 device
  1556. * @reg: the register to read
  1557. * @mask: mask to apply to register value
  1558. * @value: expected value
  1559. * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
  1560. * @slow_timeout_ms: slow timeout in millisecond
  1561. * @out_value: optional placeholder to hold registry value
  1562. *
  1563. * This routine waits until the target register @reg contains the expected
  1564. * @value after applying the @mask, i.e. it waits until ::
  1565. *
  1566. * (I915_READ_FW(reg) & mask) == value
  1567. *
  1568. * Otherwise, the wait will timeout after @slow_timeout_ms milliseconds.
  1569. * For atomic context @slow_timeout_ms must be zero and @fast_timeout_us
  1570. * must be not larger than 20,0000 microseconds.
  1571. *
  1572. * Note that this routine assumes the caller holds forcewake asserted, it is
  1573. * not suitable for very long waits. See intel_wait_for_register() if you
  1574. * wish to wait without holding forcewake for the duration (i.e. you expect
  1575. * the wait to be slow).
  1576. *
  1577. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1578. */
  1579. int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
  1580. i915_reg_t reg,
  1581. u32 mask,
  1582. u32 value,
  1583. unsigned int fast_timeout_us,
  1584. unsigned int slow_timeout_ms,
  1585. u32 *out_value)
  1586. {
  1587. u32 uninitialized_var(reg_value);
  1588. #define done (((reg_value = I915_READ_FW(reg)) & mask) == value)
  1589. int ret;
  1590. /* Catch any overuse of this function */
  1591. might_sleep_if(slow_timeout_ms);
  1592. GEM_BUG_ON(fast_timeout_us > 20000);
  1593. ret = -ETIMEDOUT;
  1594. if (fast_timeout_us && fast_timeout_us <= 20000)
  1595. ret = _wait_for_atomic(done, fast_timeout_us, 0);
  1596. if (ret && slow_timeout_ms)
  1597. ret = wait_for(done, slow_timeout_ms);
  1598. if (out_value)
  1599. *out_value = reg_value;
  1600. return ret;
  1601. #undef done
  1602. }
  1603. /**
  1604. * __intel_wait_for_register - wait until register matches expected state
  1605. * @dev_priv: the i915 device
  1606. * @reg: the register to read
  1607. * @mask: mask to apply to register value
  1608. * @value: expected value
  1609. * @fast_timeout_us: fast timeout in microsecond for atomic/tight wait
  1610. * @slow_timeout_ms: slow timeout in millisecond
  1611. * @out_value: optional placeholder to hold registry value
  1612. *
  1613. * This routine waits until the target register @reg contains the expected
  1614. * @value after applying the @mask, i.e. it waits until ::
  1615. *
  1616. * (I915_READ(reg) & mask) == value
  1617. *
  1618. * Otherwise, the wait will timeout after @timeout_ms milliseconds.
  1619. *
  1620. * Returns 0 if the register matches the desired condition, or -ETIMEOUT.
  1621. */
  1622. int __intel_wait_for_register(struct drm_i915_private *dev_priv,
  1623. i915_reg_t reg,
  1624. u32 mask,
  1625. u32 value,
  1626. unsigned int fast_timeout_us,
  1627. unsigned int slow_timeout_ms,
  1628. u32 *out_value)
  1629. {
  1630. unsigned fw =
  1631. intel_uncore_forcewake_for_reg(dev_priv, reg, FW_REG_READ);
  1632. u32 reg_value;
  1633. int ret;
  1634. might_sleep();
  1635. spin_lock_irq(&dev_priv->uncore.lock);
  1636. intel_uncore_forcewake_get__locked(dev_priv, fw);
  1637. ret = __intel_wait_for_register_fw(dev_priv,
  1638. reg, mask, value,
  1639. fast_timeout_us, 0, &reg_value);
  1640. intel_uncore_forcewake_put__locked(dev_priv, fw);
  1641. spin_unlock_irq(&dev_priv->uncore.lock);
  1642. if (ret)
  1643. ret = __wait_for(reg_value = I915_READ_NOTRACE(reg),
  1644. (reg_value & mask) == value,
  1645. slow_timeout_ms * 1000, 10, 1000);
  1646. if (out_value)
  1647. *out_value = reg_value;
  1648. return ret;
  1649. }
  1650. static int gen8_reset_engine_start(struct intel_engine_cs *engine)
  1651. {
  1652. struct drm_i915_private *dev_priv = engine->i915;
  1653. int ret;
  1654. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1655. _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1656. ret = intel_wait_for_register_fw(dev_priv,
  1657. RING_RESET_CTL(engine->mmio_base),
  1658. RESET_CTL_READY_TO_RESET,
  1659. RESET_CTL_READY_TO_RESET,
  1660. 700);
  1661. if (ret)
  1662. DRM_ERROR("%s: reset request timeout\n", engine->name);
  1663. return ret;
  1664. }
  1665. static void gen8_reset_engine_cancel(struct intel_engine_cs *engine)
  1666. {
  1667. struct drm_i915_private *dev_priv = engine->i915;
  1668. I915_WRITE_FW(RING_RESET_CTL(engine->mmio_base),
  1669. _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1670. }
  1671. static int gen8_reset_engines(struct drm_i915_private *dev_priv,
  1672. unsigned engine_mask)
  1673. {
  1674. struct intel_engine_cs *engine;
  1675. unsigned int tmp;
  1676. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1677. if (gen8_reset_engine_start(engine))
  1678. goto not_ready;
  1679. return gen6_reset_engines(dev_priv, engine_mask);
  1680. not_ready:
  1681. for_each_engine_masked(engine, dev_priv, engine_mask, tmp)
  1682. gen8_reset_engine_cancel(engine);
  1683. return -EIO;
  1684. }
  1685. typedef int (*reset_func)(struct drm_i915_private *, unsigned engine_mask);
  1686. static reset_func intel_get_gpu_reset(struct drm_i915_private *dev_priv)
  1687. {
  1688. if (!i915_modparams.reset)
  1689. return NULL;
  1690. if (INTEL_GEN(dev_priv) >= 8)
  1691. return gen8_reset_engines;
  1692. else if (INTEL_GEN(dev_priv) >= 6)
  1693. return gen6_reset_engines;
  1694. else if (IS_GEN5(dev_priv))
  1695. return ironlake_do_reset;
  1696. else if (IS_G4X(dev_priv))
  1697. return g4x_do_reset;
  1698. else if (IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
  1699. return g33_do_reset;
  1700. else if (INTEL_GEN(dev_priv) >= 3)
  1701. return i915_do_reset;
  1702. else
  1703. return NULL;
  1704. }
  1705. int intel_gpu_reset(struct drm_i915_private *dev_priv, unsigned engine_mask)
  1706. {
  1707. reset_func reset = intel_get_gpu_reset(dev_priv);
  1708. int retry;
  1709. int ret;
  1710. might_sleep();
  1711. /* If the power well sleeps during the reset, the reset
  1712. * request may be dropped and never completes (causing -EIO).
  1713. */
  1714. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1715. for (retry = 0; retry < 3; retry++) {
  1716. /* We stop engines, otherwise we might get failed reset and a
  1717. * dead gpu (on elk). Also as modern gpu as kbl can suffer
  1718. * from system hang if batchbuffer is progressing when
  1719. * the reset is issued, regardless of READY_TO_RESET ack.
  1720. * Thus assume it is best to stop engines on all gens
  1721. * where we have a gpu reset.
  1722. *
  1723. * WaMediaResetMainRingCleanup:ctg,elk (presumably)
  1724. *
  1725. * FIXME: Wa for more modern gens needs to be validated
  1726. */
  1727. i915_stop_engines(dev_priv, engine_mask);
  1728. ret = -ENODEV;
  1729. if (reset)
  1730. ret = reset(dev_priv, engine_mask);
  1731. if (ret != -ETIMEDOUT)
  1732. break;
  1733. cond_resched();
  1734. }
  1735. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1736. return ret;
  1737. }
  1738. bool intel_has_gpu_reset(struct drm_i915_private *dev_priv)
  1739. {
  1740. return intel_get_gpu_reset(dev_priv) != NULL;
  1741. }
  1742. bool intel_has_reset_engine(struct drm_i915_private *dev_priv)
  1743. {
  1744. return (dev_priv->info.has_reset_engine &&
  1745. i915_modparams.reset >= 2);
  1746. }
  1747. int intel_reset_guc(struct drm_i915_private *dev_priv)
  1748. {
  1749. int ret;
  1750. GEM_BUG_ON(!HAS_GUC(dev_priv));
  1751. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1752. ret = gen6_hw_domain_reset(dev_priv, GEN9_GRDOM_GUC);
  1753. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1754. return ret;
  1755. }
  1756. bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv)
  1757. {
  1758. return check_for_unclaimed_mmio(dev_priv);
  1759. }
  1760. bool
  1761. intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv)
  1762. {
  1763. if (unlikely(i915_modparams.mmio_debug ||
  1764. dev_priv->uncore.unclaimed_mmio_check <= 0))
  1765. return false;
  1766. if (unlikely(intel_uncore_unclaimed_mmio(dev_priv))) {
  1767. DRM_DEBUG("Unclaimed register detected, "
  1768. "enabling oneshot unclaimed register reporting. "
  1769. "Please use i915.mmio_debug=N for more information.\n");
  1770. i915_modparams.mmio_debug++;
  1771. dev_priv->uncore.unclaimed_mmio_check--;
  1772. return true;
  1773. }
  1774. return false;
  1775. }
  1776. static enum forcewake_domains
  1777. intel_uncore_forcewake_for_read(struct drm_i915_private *dev_priv,
  1778. i915_reg_t reg)
  1779. {
  1780. u32 offset = i915_mmio_reg_offset(reg);
  1781. enum forcewake_domains fw_domains;
  1782. if (INTEL_GEN(dev_priv) >= 11) {
  1783. fw_domains = __gen11_fwtable_reg_read_fw_domains(offset);
  1784. } else if (HAS_FWTABLE(dev_priv)) {
  1785. fw_domains = __fwtable_reg_read_fw_domains(offset);
  1786. } else if (INTEL_GEN(dev_priv) >= 6) {
  1787. fw_domains = __gen6_reg_read_fw_domains(offset);
  1788. } else {
  1789. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1790. fw_domains = 0;
  1791. }
  1792. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1793. return fw_domains;
  1794. }
  1795. static enum forcewake_domains
  1796. intel_uncore_forcewake_for_write(struct drm_i915_private *dev_priv,
  1797. i915_reg_t reg)
  1798. {
  1799. u32 offset = i915_mmio_reg_offset(reg);
  1800. enum forcewake_domains fw_domains;
  1801. if (INTEL_GEN(dev_priv) >= 11) {
  1802. fw_domains = __gen11_fwtable_reg_write_fw_domains(offset);
  1803. } else if (HAS_FWTABLE(dev_priv) && !IS_VALLEYVIEW(dev_priv)) {
  1804. fw_domains = __fwtable_reg_write_fw_domains(offset);
  1805. } else if (IS_GEN8(dev_priv)) {
  1806. fw_domains = __gen8_reg_write_fw_domains(offset);
  1807. } else if (IS_GEN(dev_priv, 6, 7)) {
  1808. fw_domains = FORCEWAKE_RENDER;
  1809. } else {
  1810. WARN_ON(!IS_GEN(dev_priv, 2, 5));
  1811. fw_domains = 0;
  1812. }
  1813. WARN_ON(fw_domains & ~dev_priv->uncore.fw_domains);
  1814. return fw_domains;
  1815. }
  1816. /**
  1817. * intel_uncore_forcewake_for_reg - which forcewake domains are needed to access
  1818. * a register
  1819. * @dev_priv: pointer to struct drm_i915_private
  1820. * @reg: register in question
  1821. * @op: operation bitmask of FW_REG_READ and/or FW_REG_WRITE
  1822. *
  1823. * Returns a set of forcewake domains required to be taken with for example
  1824. * intel_uncore_forcewake_get for the specified register to be accessible in the
  1825. * specified mode (read, write or read/write) with raw mmio accessors.
  1826. *
  1827. * NOTE: On Gen6 and Gen7 write forcewake domain (FORCEWAKE_RENDER) requires the
  1828. * callers to do FIFO management on their own or risk losing writes.
  1829. */
  1830. enum forcewake_domains
  1831. intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
  1832. i915_reg_t reg, unsigned int op)
  1833. {
  1834. enum forcewake_domains fw_domains = 0;
  1835. WARN_ON(!op);
  1836. if (intel_vgpu_active(dev_priv))
  1837. return 0;
  1838. if (op & FW_REG_READ)
  1839. fw_domains = intel_uncore_forcewake_for_read(dev_priv, reg);
  1840. if (op & FW_REG_WRITE)
  1841. fw_domains |= intel_uncore_forcewake_for_write(dev_priv, reg);
  1842. return fw_domains;
  1843. }
  1844. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1845. #include "selftests/mock_uncore.c"
  1846. #include "selftests/intel_uncore.c"
  1847. #endif