intel_sdvo.c 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2007 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #include "intel_sdvo_regs.h"
  40. #define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
  41. #define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
  42. #define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
  43. #define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
  44. #define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
  45. SDVO_TV_MASK)
  46. #define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
  47. #define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
  48. #define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
  49. #define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
  50. #define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
  51. static const char * const tv_format_names[] = {
  52. "NTSC_M" , "NTSC_J" , "NTSC_443",
  53. "PAL_B" , "PAL_D" , "PAL_G" ,
  54. "PAL_H" , "PAL_I" , "PAL_M" ,
  55. "PAL_N" , "PAL_NC" , "PAL_60" ,
  56. "SECAM_B" , "SECAM_D" , "SECAM_G" ,
  57. "SECAM_K" , "SECAM_K1", "SECAM_L" ,
  58. "SECAM_60"
  59. };
  60. #define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
  61. struct intel_sdvo {
  62. struct intel_encoder base;
  63. struct i2c_adapter *i2c;
  64. u8 slave_addr;
  65. struct i2c_adapter ddc;
  66. /* Register for the SDVO device: SDVOB or SDVOC */
  67. i915_reg_t sdvo_reg;
  68. /* Active outputs controlled by this SDVO output */
  69. uint16_t controlled_output;
  70. /*
  71. * Capabilities of the SDVO device returned by
  72. * intel_sdvo_get_capabilities()
  73. */
  74. struct intel_sdvo_caps caps;
  75. /* Pixel clock limitations reported by the SDVO device, in kHz */
  76. int pixel_clock_min, pixel_clock_max;
  77. /*
  78. * For multiple function SDVO device,
  79. * this is for current attached outputs.
  80. */
  81. uint16_t attached_output;
  82. /*
  83. * Hotplug activation bits for this device
  84. */
  85. uint16_t hotplug_active;
  86. /**
  87. * This is set if we're going to treat the device as TV-out.
  88. *
  89. * While we have these nice friendly flags for output types that ought
  90. * to decide this for us, the S-Video output on our HDMI+S-Video card
  91. * shows up as RGB1 (VGA).
  92. */
  93. bool is_tv;
  94. enum port port;
  95. /**
  96. * This is set if we treat the device as HDMI, instead of DVI.
  97. */
  98. bool is_hdmi;
  99. bool has_hdmi_monitor;
  100. bool has_hdmi_audio;
  101. bool rgb_quant_range_selectable;
  102. /**
  103. * This is set if we detect output of sdvo device as LVDS and
  104. * have a valid fixed mode to use with the panel.
  105. */
  106. bool is_lvds;
  107. /**
  108. * This is sdvo fixed pannel mode pointer
  109. */
  110. struct drm_display_mode *sdvo_lvds_fixed_mode;
  111. /* DDC bus used by this SDVO encoder */
  112. uint8_t ddc_bus;
  113. /*
  114. * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
  115. */
  116. uint8_t dtd_sdvo_flags;
  117. };
  118. struct intel_sdvo_connector {
  119. struct intel_connector base;
  120. /* Mark the type of connector */
  121. uint16_t output_flag;
  122. /* This contains all current supported TV format */
  123. u8 tv_format_supported[TV_FORMAT_NUM];
  124. int format_supported_num;
  125. struct drm_property *tv_format;
  126. /* add the property for the SDVO-TV */
  127. struct drm_property *left;
  128. struct drm_property *right;
  129. struct drm_property *top;
  130. struct drm_property *bottom;
  131. struct drm_property *hpos;
  132. struct drm_property *vpos;
  133. struct drm_property *contrast;
  134. struct drm_property *saturation;
  135. struct drm_property *hue;
  136. struct drm_property *sharpness;
  137. struct drm_property *flicker_filter;
  138. struct drm_property *flicker_filter_adaptive;
  139. struct drm_property *flicker_filter_2d;
  140. struct drm_property *tv_chroma_filter;
  141. struct drm_property *tv_luma_filter;
  142. struct drm_property *dot_crawl;
  143. /* add the property for the SDVO-TV/LVDS */
  144. struct drm_property *brightness;
  145. /* this is to get the range of margin.*/
  146. u32 max_hscan, max_vscan;
  147. };
  148. struct intel_sdvo_connector_state {
  149. /* base.base: tv.saturation/contrast/hue/brightness */
  150. struct intel_digital_connector_state base;
  151. struct {
  152. unsigned overscan_h, overscan_v, hpos, vpos, sharpness;
  153. unsigned flicker_filter, flicker_filter_2d, flicker_filter_adaptive;
  154. unsigned chroma_filter, luma_filter, dot_crawl;
  155. } tv;
  156. };
  157. static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
  158. {
  159. return container_of(encoder, struct intel_sdvo, base);
  160. }
  161. static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
  162. {
  163. return to_sdvo(intel_attached_encoder(connector));
  164. }
  165. static struct intel_sdvo_connector *
  166. to_intel_sdvo_connector(struct drm_connector *connector)
  167. {
  168. return container_of(connector, struct intel_sdvo_connector, base.base);
  169. }
  170. #define to_intel_sdvo_connector_state(conn_state) \
  171. container_of((conn_state), struct intel_sdvo_connector_state, base.base)
  172. static bool
  173. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
  174. static bool
  175. intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  176. struct intel_sdvo_connector *intel_sdvo_connector,
  177. int type);
  178. static bool
  179. intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  180. struct intel_sdvo_connector *intel_sdvo_connector);
  181. /*
  182. * Writes the SDVOB or SDVOC with the given value, but always writes both
  183. * SDVOB and SDVOC to work around apparent hardware issues (according to
  184. * comments in the BIOS).
  185. */
  186. static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
  187. {
  188. struct drm_device *dev = intel_sdvo->base.base.dev;
  189. struct drm_i915_private *dev_priv = to_i915(dev);
  190. u32 bval = val, cval = val;
  191. int i;
  192. if (HAS_PCH_SPLIT(dev_priv)) {
  193. I915_WRITE(intel_sdvo->sdvo_reg, val);
  194. POSTING_READ(intel_sdvo->sdvo_reg);
  195. /*
  196. * HW workaround, need to write this twice for issue
  197. * that may result in first write getting masked.
  198. */
  199. if (HAS_PCH_IBX(dev_priv)) {
  200. I915_WRITE(intel_sdvo->sdvo_reg, val);
  201. POSTING_READ(intel_sdvo->sdvo_reg);
  202. }
  203. return;
  204. }
  205. if (intel_sdvo->port == PORT_B)
  206. cval = I915_READ(GEN3_SDVOC);
  207. else
  208. bval = I915_READ(GEN3_SDVOB);
  209. /*
  210. * Write the registers twice for luck. Sometimes,
  211. * writing them only once doesn't appear to 'stick'.
  212. * The BIOS does this too. Yay, magic
  213. */
  214. for (i = 0; i < 2; i++) {
  215. I915_WRITE(GEN3_SDVOB, bval);
  216. POSTING_READ(GEN3_SDVOB);
  217. I915_WRITE(GEN3_SDVOC, cval);
  218. POSTING_READ(GEN3_SDVOC);
  219. }
  220. }
  221. static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
  222. {
  223. struct i2c_msg msgs[] = {
  224. {
  225. .addr = intel_sdvo->slave_addr,
  226. .flags = 0,
  227. .len = 1,
  228. .buf = &addr,
  229. },
  230. {
  231. .addr = intel_sdvo->slave_addr,
  232. .flags = I2C_M_RD,
  233. .len = 1,
  234. .buf = ch,
  235. }
  236. };
  237. int ret;
  238. if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
  239. return true;
  240. DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
  241. return false;
  242. }
  243. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  244. /** Mapping of command numbers to names, for debug output */
  245. static const struct _sdvo_cmd_name {
  246. u8 cmd;
  247. const char *name;
  248. } __attribute__ ((packed)) sdvo_cmd_names[] = {
  249. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  250. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  251. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  252. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  253. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  254. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  255. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  256. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  257. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  258. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  259. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  260. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  261. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  262. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  263. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  264. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  265. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  266. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  267. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  268. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  269. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  270. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  271. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  272. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  273. SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  274. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  275. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  276. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  277. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  278. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  279. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  280. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  281. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  282. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  283. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  284. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
  285. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
  286. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
  287. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
  288. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
  289. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
  290. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
  291. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
  292. /* Add the op code for SDVO enhancements */
  293. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
  294. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
  295. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
  296. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
  297. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
  298. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
  299. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
  300. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
  301. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
  302. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
  303. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
  304. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
  305. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
  306. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
  307. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
  308. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
  309. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
  310. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
  311. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
  312. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
  313. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
  314. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
  315. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
  316. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
  317. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
  318. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
  319. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
  320. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
  321. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
  322. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
  323. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
  324. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
  325. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
  326. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
  327. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
  328. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
  329. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
  330. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
  331. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
  332. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
  333. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
  334. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
  335. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
  336. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
  337. /* HDMI op code */
  338. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
  339. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
  340. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
  341. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
  342. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
  343. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
  344. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
  345. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
  346. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
  347. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
  348. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
  349. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
  350. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
  351. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
  352. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
  353. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
  354. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
  355. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
  356. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
  357. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
  358. };
  359. #define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
  360. static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
  361. const void *args, int args_len)
  362. {
  363. int i, pos = 0;
  364. #define BUF_LEN 256
  365. char buffer[BUF_LEN];
  366. #define BUF_PRINT(args...) \
  367. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  368. for (i = 0; i < args_len; i++) {
  369. BUF_PRINT("%02X ", ((u8 *)args)[i]);
  370. }
  371. for (; i < 8; i++) {
  372. BUF_PRINT(" ");
  373. }
  374. for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
  375. if (cmd == sdvo_cmd_names[i].cmd) {
  376. BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
  377. break;
  378. }
  379. }
  380. if (i == ARRAY_SIZE(sdvo_cmd_names)) {
  381. BUF_PRINT("(%02X)", cmd);
  382. }
  383. BUG_ON(pos >= BUF_LEN - 1);
  384. #undef BUF_PRINT
  385. #undef BUF_LEN
  386. DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
  387. }
  388. static const char * const cmd_status_names[] = {
  389. "Power on",
  390. "Success",
  391. "Not supported",
  392. "Invalid arg",
  393. "Pending",
  394. "Target not specified",
  395. "Scaling not supported"
  396. };
  397. static bool __intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  398. const void *args, int args_len,
  399. bool unlocked)
  400. {
  401. u8 *buf, status;
  402. struct i2c_msg *msgs;
  403. int i, ret = true;
  404. /* Would be simpler to allocate both in one go ? */
  405. buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
  406. if (!buf)
  407. return false;
  408. msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
  409. if (!msgs) {
  410. kfree(buf);
  411. return false;
  412. }
  413. intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
  414. for (i = 0; i < args_len; i++) {
  415. msgs[i].addr = intel_sdvo->slave_addr;
  416. msgs[i].flags = 0;
  417. msgs[i].len = 2;
  418. msgs[i].buf = buf + 2 *i;
  419. buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
  420. buf[2*i + 1] = ((u8*)args)[i];
  421. }
  422. msgs[i].addr = intel_sdvo->slave_addr;
  423. msgs[i].flags = 0;
  424. msgs[i].len = 2;
  425. msgs[i].buf = buf + 2*i;
  426. buf[2*i + 0] = SDVO_I2C_OPCODE;
  427. buf[2*i + 1] = cmd;
  428. /* the following two are to read the response */
  429. status = SDVO_I2C_CMD_STATUS;
  430. msgs[i+1].addr = intel_sdvo->slave_addr;
  431. msgs[i+1].flags = 0;
  432. msgs[i+1].len = 1;
  433. msgs[i+1].buf = &status;
  434. msgs[i+2].addr = intel_sdvo->slave_addr;
  435. msgs[i+2].flags = I2C_M_RD;
  436. msgs[i+2].len = 1;
  437. msgs[i+2].buf = &status;
  438. if (unlocked)
  439. ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  440. else
  441. ret = __i2c_transfer(intel_sdvo->i2c, msgs, i+3);
  442. if (ret < 0) {
  443. DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
  444. ret = false;
  445. goto out;
  446. }
  447. if (ret != i+3) {
  448. /* failure in I2C transfer */
  449. DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
  450. ret = false;
  451. }
  452. out:
  453. kfree(msgs);
  454. kfree(buf);
  455. return ret;
  456. }
  457. static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
  458. const void *args, int args_len)
  459. {
  460. return __intel_sdvo_write_cmd(intel_sdvo, cmd, args, args_len, true);
  461. }
  462. static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
  463. void *response, int response_len)
  464. {
  465. u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
  466. u8 status;
  467. int i, pos = 0;
  468. #define BUF_LEN 256
  469. char buffer[BUF_LEN];
  470. /*
  471. * The documentation states that all commands will be
  472. * processed within 15µs, and that we need only poll
  473. * the status byte a maximum of 3 times in order for the
  474. * command to be complete.
  475. *
  476. * Check 5 times in case the hardware failed to read the docs.
  477. *
  478. * Also beware that the first response by many devices is to
  479. * reply PENDING and stall for time. TVs are notorious for
  480. * requiring longer than specified to complete their replies.
  481. * Originally (in the DDX long ago), the delay was only ever 15ms
  482. * with an additional delay of 30ms applied for TVs added later after
  483. * many experiments. To accommodate both sets of delays, we do a
  484. * sequence of slow checks if the device is falling behind and fails
  485. * to reply within 5*15µs.
  486. */
  487. if (!intel_sdvo_read_byte(intel_sdvo,
  488. SDVO_I2C_CMD_STATUS,
  489. &status))
  490. goto log_fail;
  491. while ((status == SDVO_CMD_STATUS_PENDING ||
  492. status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
  493. if (retry < 10)
  494. msleep(15);
  495. else
  496. udelay(15);
  497. if (!intel_sdvo_read_byte(intel_sdvo,
  498. SDVO_I2C_CMD_STATUS,
  499. &status))
  500. goto log_fail;
  501. }
  502. #define BUF_PRINT(args...) \
  503. pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
  504. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  505. BUF_PRINT("(%s)", cmd_status_names[status]);
  506. else
  507. BUF_PRINT("(??? %d)", status);
  508. if (status != SDVO_CMD_STATUS_SUCCESS)
  509. goto log_fail;
  510. /* Read the command response */
  511. for (i = 0; i < response_len; i++) {
  512. if (!intel_sdvo_read_byte(intel_sdvo,
  513. SDVO_I2C_RETURN_0 + i,
  514. &((u8 *)response)[i]))
  515. goto log_fail;
  516. BUF_PRINT(" %02X", ((u8 *)response)[i]);
  517. }
  518. BUG_ON(pos >= BUF_LEN - 1);
  519. #undef BUF_PRINT
  520. #undef BUF_LEN
  521. DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
  522. return true;
  523. log_fail:
  524. DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
  525. return false;
  526. }
  527. static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
  528. {
  529. if (adjusted_mode->crtc_clock >= 100000)
  530. return 1;
  531. else if (adjusted_mode->crtc_clock >= 50000)
  532. return 2;
  533. else
  534. return 4;
  535. }
  536. static bool __intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
  537. u8 ddc_bus)
  538. {
  539. /* This must be the immediately preceding write before the i2c xfer */
  540. return __intel_sdvo_write_cmd(intel_sdvo,
  541. SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  542. &ddc_bus, 1, false);
  543. }
  544. static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
  545. {
  546. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
  547. return false;
  548. return intel_sdvo_read_response(intel_sdvo, NULL, 0);
  549. }
  550. static bool
  551. intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
  552. {
  553. if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
  554. return false;
  555. return intel_sdvo_read_response(intel_sdvo, value, len);
  556. }
  557. static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
  558. {
  559. struct intel_sdvo_set_target_input_args targets = {0};
  560. return intel_sdvo_set_value(intel_sdvo,
  561. SDVO_CMD_SET_TARGET_INPUT,
  562. &targets, sizeof(targets));
  563. }
  564. /*
  565. * Return whether each input is trained.
  566. *
  567. * This function is making an assumption about the layout of the response,
  568. * which should be checked against the docs.
  569. */
  570. static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
  571. {
  572. struct intel_sdvo_get_trained_inputs_response response;
  573. BUILD_BUG_ON(sizeof(response) != 1);
  574. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
  575. &response, sizeof(response)))
  576. return false;
  577. *input_1 = response.input0_trained;
  578. *input_2 = response.input1_trained;
  579. return true;
  580. }
  581. static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
  582. u16 outputs)
  583. {
  584. return intel_sdvo_set_value(intel_sdvo,
  585. SDVO_CMD_SET_ACTIVE_OUTPUTS,
  586. &outputs, sizeof(outputs));
  587. }
  588. static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
  589. u16 *outputs)
  590. {
  591. return intel_sdvo_get_value(intel_sdvo,
  592. SDVO_CMD_GET_ACTIVE_OUTPUTS,
  593. outputs, sizeof(*outputs));
  594. }
  595. static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
  596. int mode)
  597. {
  598. u8 state = SDVO_ENCODER_STATE_ON;
  599. switch (mode) {
  600. case DRM_MODE_DPMS_ON:
  601. state = SDVO_ENCODER_STATE_ON;
  602. break;
  603. case DRM_MODE_DPMS_STANDBY:
  604. state = SDVO_ENCODER_STATE_STANDBY;
  605. break;
  606. case DRM_MODE_DPMS_SUSPEND:
  607. state = SDVO_ENCODER_STATE_SUSPEND;
  608. break;
  609. case DRM_MODE_DPMS_OFF:
  610. state = SDVO_ENCODER_STATE_OFF;
  611. break;
  612. }
  613. return intel_sdvo_set_value(intel_sdvo,
  614. SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
  615. }
  616. static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
  617. int *clock_min,
  618. int *clock_max)
  619. {
  620. struct intel_sdvo_pixel_clock_range clocks;
  621. BUILD_BUG_ON(sizeof(clocks) != 4);
  622. if (!intel_sdvo_get_value(intel_sdvo,
  623. SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
  624. &clocks, sizeof(clocks)))
  625. return false;
  626. /* Convert the values from units of 10 kHz to kHz. */
  627. *clock_min = clocks.min * 10;
  628. *clock_max = clocks.max * 10;
  629. return true;
  630. }
  631. static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
  632. u16 outputs)
  633. {
  634. return intel_sdvo_set_value(intel_sdvo,
  635. SDVO_CMD_SET_TARGET_OUTPUT,
  636. &outputs, sizeof(outputs));
  637. }
  638. static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  639. struct intel_sdvo_dtd *dtd)
  640. {
  641. return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  642. intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  643. }
  644. static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
  645. struct intel_sdvo_dtd *dtd)
  646. {
  647. return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
  648. intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
  649. }
  650. static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
  651. struct intel_sdvo_dtd *dtd)
  652. {
  653. return intel_sdvo_set_timing(intel_sdvo,
  654. SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
  655. }
  656. static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
  657. struct intel_sdvo_dtd *dtd)
  658. {
  659. return intel_sdvo_set_timing(intel_sdvo,
  660. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
  661. }
  662. static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
  663. struct intel_sdvo_dtd *dtd)
  664. {
  665. return intel_sdvo_get_timing(intel_sdvo,
  666. SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
  667. }
  668. static bool
  669. intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  670. uint16_t clock,
  671. uint16_t width,
  672. uint16_t height)
  673. {
  674. struct intel_sdvo_preferred_input_timing_args args;
  675. memset(&args, 0, sizeof(args));
  676. args.clock = clock;
  677. args.width = width;
  678. args.height = height;
  679. args.interlace = 0;
  680. if (intel_sdvo->is_lvds &&
  681. (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
  682. intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
  683. args.scaled = 1;
  684. return intel_sdvo_set_value(intel_sdvo,
  685. SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
  686. &args, sizeof(args));
  687. }
  688. static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
  689. struct intel_sdvo_dtd *dtd)
  690. {
  691. BUILD_BUG_ON(sizeof(dtd->part1) != 8);
  692. BUILD_BUG_ON(sizeof(dtd->part2) != 8);
  693. return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
  694. &dtd->part1, sizeof(dtd->part1)) &&
  695. intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
  696. &dtd->part2, sizeof(dtd->part2));
  697. }
  698. static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
  699. {
  700. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
  701. }
  702. static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
  703. const struct drm_display_mode *mode)
  704. {
  705. uint16_t width, height;
  706. uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  707. uint16_t h_sync_offset, v_sync_offset;
  708. int mode_clock;
  709. memset(dtd, 0, sizeof(*dtd));
  710. width = mode->hdisplay;
  711. height = mode->vdisplay;
  712. /* do some mode translations */
  713. h_blank_len = mode->htotal - mode->hdisplay;
  714. h_sync_len = mode->hsync_end - mode->hsync_start;
  715. v_blank_len = mode->vtotal - mode->vdisplay;
  716. v_sync_len = mode->vsync_end - mode->vsync_start;
  717. h_sync_offset = mode->hsync_start - mode->hdisplay;
  718. v_sync_offset = mode->vsync_start - mode->vdisplay;
  719. mode_clock = mode->clock;
  720. mode_clock /= 10;
  721. dtd->part1.clock = mode_clock;
  722. dtd->part1.h_active = width & 0xff;
  723. dtd->part1.h_blank = h_blank_len & 0xff;
  724. dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
  725. ((h_blank_len >> 8) & 0xf);
  726. dtd->part1.v_active = height & 0xff;
  727. dtd->part1.v_blank = v_blank_len & 0xff;
  728. dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
  729. ((v_blank_len >> 8) & 0xf);
  730. dtd->part2.h_sync_off = h_sync_offset & 0xff;
  731. dtd->part2.h_sync_width = h_sync_len & 0xff;
  732. dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  733. (v_sync_len & 0xf);
  734. dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
  735. ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
  736. ((v_sync_len & 0x30) >> 4);
  737. dtd->part2.dtd_flags = 0x18;
  738. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  739. dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
  740. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  741. dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
  742. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  743. dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
  744. dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
  745. }
  746. static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
  747. const struct intel_sdvo_dtd *dtd)
  748. {
  749. struct drm_display_mode mode = {};
  750. mode.hdisplay = dtd->part1.h_active;
  751. mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
  752. mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
  753. mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
  754. mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
  755. mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
  756. mode.htotal = mode.hdisplay + dtd->part1.h_blank;
  757. mode.htotal += (dtd->part1.h_high & 0xf) << 8;
  758. mode.vdisplay = dtd->part1.v_active;
  759. mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
  760. mode.vsync_start = mode.vdisplay;
  761. mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
  762. mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
  763. mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
  764. mode.vsync_end = mode.vsync_start +
  765. (dtd->part2.v_sync_off_width & 0xf);
  766. mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
  767. mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
  768. mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
  769. mode.clock = dtd->part1.clock * 10;
  770. if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
  771. mode.flags |= DRM_MODE_FLAG_INTERLACE;
  772. if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  773. mode.flags |= DRM_MODE_FLAG_PHSYNC;
  774. else
  775. mode.flags |= DRM_MODE_FLAG_NHSYNC;
  776. if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  777. mode.flags |= DRM_MODE_FLAG_PVSYNC;
  778. else
  779. mode.flags |= DRM_MODE_FLAG_NVSYNC;
  780. drm_mode_set_crtcinfo(&mode, 0);
  781. drm_mode_copy(pmode, &mode);
  782. }
  783. static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
  784. {
  785. struct intel_sdvo_encode encode;
  786. BUILD_BUG_ON(sizeof(encode) != 2);
  787. return intel_sdvo_get_value(intel_sdvo,
  788. SDVO_CMD_GET_SUPP_ENCODE,
  789. &encode, sizeof(encode));
  790. }
  791. static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
  792. uint8_t mode)
  793. {
  794. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
  795. }
  796. static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
  797. uint8_t mode)
  798. {
  799. return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
  800. }
  801. #if 0
  802. static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
  803. {
  804. int i, j;
  805. uint8_t set_buf_index[2];
  806. uint8_t av_split;
  807. uint8_t buf_size;
  808. uint8_t buf[48];
  809. uint8_t *pos;
  810. intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
  811. for (i = 0; i <= av_split; i++) {
  812. set_buf_index[0] = i; set_buf_index[1] = 0;
  813. intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
  814. set_buf_index, 2);
  815. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
  816. intel_sdvo_read_response(encoder, &buf_size, 1);
  817. pos = buf;
  818. for (j = 0; j <= buf_size; j += 8) {
  819. intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
  820. NULL, 0);
  821. intel_sdvo_read_response(encoder, pos, 8);
  822. pos += 8;
  823. }
  824. }
  825. }
  826. #endif
  827. static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
  828. unsigned if_index, uint8_t tx_rate,
  829. const uint8_t *data, unsigned length)
  830. {
  831. uint8_t set_buf_index[2] = { if_index, 0 };
  832. uint8_t hbuf_size, tmp[8];
  833. int i;
  834. if (!intel_sdvo_set_value(intel_sdvo,
  835. SDVO_CMD_SET_HBUF_INDEX,
  836. set_buf_index, 2))
  837. return false;
  838. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
  839. &hbuf_size, 1))
  840. return false;
  841. /* Buffer size is 0 based, hooray! */
  842. hbuf_size++;
  843. DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
  844. if_index, length, hbuf_size);
  845. for (i = 0; i < hbuf_size; i += 8) {
  846. memset(tmp, 0, 8);
  847. if (i < length)
  848. memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
  849. if (!intel_sdvo_set_value(intel_sdvo,
  850. SDVO_CMD_SET_HBUF_DATA,
  851. tmp, 8))
  852. return false;
  853. }
  854. return intel_sdvo_set_value(intel_sdvo,
  855. SDVO_CMD_SET_HBUF_TXRATE,
  856. &tx_rate, 1);
  857. }
  858. static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
  859. const struct intel_crtc_state *pipe_config)
  860. {
  861. uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
  862. union hdmi_infoframe frame;
  863. int ret;
  864. ssize_t len;
  865. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  866. &pipe_config->base.adjusted_mode,
  867. false);
  868. if (ret < 0) {
  869. DRM_ERROR("couldn't fill AVI infoframe\n");
  870. return false;
  871. }
  872. if (intel_sdvo->rgb_quant_range_selectable) {
  873. if (pipe_config->limited_color_range)
  874. frame.avi.quantization_range =
  875. HDMI_QUANTIZATION_RANGE_LIMITED;
  876. else
  877. frame.avi.quantization_range =
  878. HDMI_QUANTIZATION_RANGE_FULL;
  879. }
  880. len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
  881. if (len < 0)
  882. return false;
  883. return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
  884. SDVO_HBUF_TX_VSYNC,
  885. sdvo_data, sizeof(sdvo_data));
  886. }
  887. static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo,
  888. const struct drm_connector_state *conn_state)
  889. {
  890. struct intel_sdvo_tv_format format;
  891. uint32_t format_map;
  892. format_map = 1 << conn_state->tv.mode;
  893. memset(&format, 0, sizeof(format));
  894. memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
  895. BUILD_BUG_ON(sizeof(format) != 6);
  896. return intel_sdvo_set_value(intel_sdvo,
  897. SDVO_CMD_SET_TV_FORMAT,
  898. &format, sizeof(format));
  899. }
  900. static bool
  901. intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
  902. const struct drm_display_mode *mode)
  903. {
  904. struct intel_sdvo_dtd output_dtd;
  905. if (!intel_sdvo_set_target_output(intel_sdvo,
  906. intel_sdvo->attached_output))
  907. return false;
  908. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  909. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  910. return false;
  911. return true;
  912. }
  913. /*
  914. * Asks the sdvo controller for the preferred input mode given the output mode.
  915. * Unfortunately we have to set up the full output mode to do that.
  916. */
  917. static bool
  918. intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
  919. const struct drm_display_mode *mode,
  920. struct drm_display_mode *adjusted_mode)
  921. {
  922. struct intel_sdvo_dtd input_dtd;
  923. /* Reset the input timing to the screen. Assume always input 0. */
  924. if (!intel_sdvo_set_target_input(intel_sdvo))
  925. return false;
  926. if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
  927. mode->clock / 10,
  928. mode->hdisplay,
  929. mode->vdisplay))
  930. return false;
  931. if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
  932. &input_dtd))
  933. return false;
  934. intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
  935. intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
  936. return true;
  937. }
  938. static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
  939. {
  940. unsigned dotclock = pipe_config->port_clock;
  941. struct dpll *clock = &pipe_config->dpll;
  942. /*
  943. * SDVO TV has fixed PLL values depend on its clock range,
  944. * this mirrors vbios setting.
  945. */
  946. if (dotclock >= 100000 && dotclock < 140500) {
  947. clock->p1 = 2;
  948. clock->p2 = 10;
  949. clock->n = 3;
  950. clock->m1 = 16;
  951. clock->m2 = 8;
  952. } else if (dotclock >= 140500 && dotclock <= 200000) {
  953. clock->p1 = 1;
  954. clock->p2 = 10;
  955. clock->n = 6;
  956. clock->m1 = 12;
  957. clock->m2 = 8;
  958. } else {
  959. WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
  960. }
  961. pipe_config->clock_set = true;
  962. }
  963. static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
  964. struct intel_crtc_state *pipe_config,
  965. struct drm_connector_state *conn_state)
  966. {
  967. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  968. struct intel_sdvo_connector_state *intel_sdvo_state =
  969. to_intel_sdvo_connector_state(conn_state);
  970. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  971. struct drm_display_mode *mode = &pipe_config->base.mode;
  972. DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
  973. pipe_config->pipe_bpp = 8*3;
  974. if (HAS_PCH_SPLIT(to_i915(encoder->base.dev)))
  975. pipe_config->has_pch_encoder = true;
  976. /*
  977. * We need to construct preferred input timings based on our
  978. * output timings. To do that, we have to set the output
  979. * timings, even though this isn't really the right place in
  980. * the sequence to do it. Oh well.
  981. */
  982. if (intel_sdvo->is_tv) {
  983. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
  984. return false;
  985. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  986. mode,
  987. adjusted_mode);
  988. pipe_config->sdvo_tv_clock = true;
  989. } else if (intel_sdvo->is_lvds) {
  990. if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
  991. intel_sdvo->sdvo_lvds_fixed_mode))
  992. return false;
  993. (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
  994. mode,
  995. adjusted_mode);
  996. }
  997. /*
  998. * Make the CRTC code factor in the SDVO pixel multiplier. The
  999. * SDVO device will factor out the multiplier during mode_set.
  1000. */
  1001. pipe_config->pixel_multiplier =
  1002. intel_sdvo_get_pixel_multiplier(adjusted_mode);
  1003. if (intel_sdvo_state->base.force_audio != HDMI_AUDIO_OFF_DVI)
  1004. pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
  1005. if (intel_sdvo_state->base.force_audio == HDMI_AUDIO_ON ||
  1006. (intel_sdvo_state->base.force_audio == HDMI_AUDIO_AUTO && intel_sdvo->has_hdmi_audio))
  1007. pipe_config->has_audio = true;
  1008. if (intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1009. /*
  1010. * See CEA-861-E - 5.1 Default Encoding Parameters
  1011. *
  1012. * FIXME: This bit is only valid when using TMDS encoding and 8
  1013. * bit per color mode.
  1014. */
  1015. if (pipe_config->has_hdmi_sink &&
  1016. drm_match_cea_mode(adjusted_mode) > 1)
  1017. pipe_config->limited_color_range = true;
  1018. } else {
  1019. if (pipe_config->has_hdmi_sink &&
  1020. intel_sdvo_state->base.broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED)
  1021. pipe_config->limited_color_range = true;
  1022. }
  1023. /* Clock computation needs to happen after pixel multiplier. */
  1024. if (intel_sdvo->is_tv)
  1025. i9xx_adjust_sdvo_tv_clock(pipe_config);
  1026. /* Set user selected PAR to incoming mode's member */
  1027. if (intel_sdvo->is_hdmi)
  1028. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1029. return true;
  1030. }
  1031. #define UPDATE_PROPERTY(input, NAME) \
  1032. do { \
  1033. val = input; \
  1034. intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_##NAME, &val, sizeof(val)); \
  1035. } while (0)
  1036. static void intel_sdvo_update_props(struct intel_sdvo *intel_sdvo,
  1037. const struct intel_sdvo_connector_state *sdvo_state)
  1038. {
  1039. const struct drm_connector_state *conn_state = &sdvo_state->base.base;
  1040. struct intel_sdvo_connector *intel_sdvo_conn =
  1041. to_intel_sdvo_connector(conn_state->connector);
  1042. uint16_t val;
  1043. if (intel_sdvo_conn->left)
  1044. UPDATE_PROPERTY(sdvo_state->tv.overscan_h, OVERSCAN_H);
  1045. if (intel_sdvo_conn->top)
  1046. UPDATE_PROPERTY(sdvo_state->tv.overscan_v, OVERSCAN_V);
  1047. if (intel_sdvo_conn->hpos)
  1048. UPDATE_PROPERTY(sdvo_state->tv.hpos, HPOS);
  1049. if (intel_sdvo_conn->vpos)
  1050. UPDATE_PROPERTY(sdvo_state->tv.vpos, VPOS);
  1051. if (intel_sdvo_conn->saturation)
  1052. UPDATE_PROPERTY(conn_state->tv.saturation, SATURATION);
  1053. if (intel_sdvo_conn->contrast)
  1054. UPDATE_PROPERTY(conn_state->tv.contrast, CONTRAST);
  1055. if (intel_sdvo_conn->hue)
  1056. UPDATE_PROPERTY(conn_state->tv.hue, HUE);
  1057. if (intel_sdvo_conn->brightness)
  1058. UPDATE_PROPERTY(conn_state->tv.brightness, BRIGHTNESS);
  1059. if (intel_sdvo_conn->sharpness)
  1060. UPDATE_PROPERTY(sdvo_state->tv.sharpness, SHARPNESS);
  1061. if (intel_sdvo_conn->flicker_filter)
  1062. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter, FLICKER_FILTER);
  1063. if (intel_sdvo_conn->flicker_filter_2d)
  1064. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_2d, FLICKER_FILTER_2D);
  1065. if (intel_sdvo_conn->flicker_filter_adaptive)
  1066. UPDATE_PROPERTY(sdvo_state->tv.flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  1067. if (intel_sdvo_conn->tv_chroma_filter)
  1068. UPDATE_PROPERTY(sdvo_state->tv.chroma_filter, TV_CHROMA_FILTER);
  1069. if (intel_sdvo_conn->tv_luma_filter)
  1070. UPDATE_PROPERTY(sdvo_state->tv.luma_filter, TV_LUMA_FILTER);
  1071. if (intel_sdvo_conn->dot_crawl)
  1072. UPDATE_PROPERTY(sdvo_state->tv.dot_crawl, DOT_CRAWL);
  1073. #undef UPDATE_PROPERTY
  1074. }
  1075. static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder,
  1076. const struct intel_crtc_state *crtc_state,
  1077. const struct drm_connector_state *conn_state)
  1078. {
  1079. struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
  1080. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  1081. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  1082. const struct intel_sdvo_connector_state *sdvo_state =
  1083. to_intel_sdvo_connector_state(conn_state);
  1084. const struct drm_display_mode *mode = &crtc_state->base.mode;
  1085. struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
  1086. u32 sdvox;
  1087. struct intel_sdvo_in_out_map in_out;
  1088. struct intel_sdvo_dtd input_dtd, output_dtd;
  1089. int rate;
  1090. intel_sdvo_update_props(intel_sdvo, sdvo_state);
  1091. /*
  1092. * First, set the input mapping for the first input to our controlled
  1093. * output. This is only correct if we're a single-input device, in
  1094. * which case the first input is the output from the appropriate SDVO
  1095. * channel on the motherboard. In a two-input device, the first input
  1096. * will be SDVOB and the second SDVOC.
  1097. */
  1098. in_out.in0 = intel_sdvo->attached_output;
  1099. in_out.in1 = 0;
  1100. intel_sdvo_set_value(intel_sdvo,
  1101. SDVO_CMD_SET_IN_OUT_MAP,
  1102. &in_out, sizeof(in_out));
  1103. /* Set the output timings to the screen */
  1104. if (!intel_sdvo_set_target_output(intel_sdvo,
  1105. intel_sdvo->attached_output))
  1106. return;
  1107. /* lvds has a special fixed output timing. */
  1108. if (intel_sdvo->is_lvds)
  1109. intel_sdvo_get_dtd_from_mode(&output_dtd,
  1110. intel_sdvo->sdvo_lvds_fixed_mode);
  1111. else
  1112. intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
  1113. if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
  1114. DRM_INFO("Setting output timings on %s failed\n",
  1115. SDVO_NAME(intel_sdvo));
  1116. /* Set the input timing to the screen. Assume always input 0. */
  1117. if (!intel_sdvo_set_target_input(intel_sdvo))
  1118. return;
  1119. if (crtc_state->has_hdmi_sink) {
  1120. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
  1121. intel_sdvo_set_colorimetry(intel_sdvo,
  1122. SDVO_COLORIMETRY_RGB256);
  1123. intel_sdvo_set_avi_infoframe(intel_sdvo, crtc_state);
  1124. } else
  1125. intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
  1126. if (intel_sdvo->is_tv &&
  1127. !intel_sdvo_set_tv_format(intel_sdvo, conn_state))
  1128. return;
  1129. intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
  1130. if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
  1131. input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
  1132. if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
  1133. DRM_INFO("Setting input timings on %s failed\n",
  1134. SDVO_NAME(intel_sdvo));
  1135. switch (crtc_state->pixel_multiplier) {
  1136. default:
  1137. WARN(1, "unknown pixel multiplier specified\n");
  1138. case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
  1139. case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
  1140. case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
  1141. }
  1142. if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
  1143. return;
  1144. /* Set the SDVO control regs. */
  1145. if (INTEL_GEN(dev_priv) >= 4) {
  1146. /* The real mode polarity is set by the SDVO commands, using
  1147. * struct intel_sdvo_dtd. */
  1148. sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
  1149. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  1150. sdvox |= HDMI_COLOR_RANGE_16_235;
  1151. if (INTEL_GEN(dev_priv) < 5)
  1152. sdvox |= SDVO_BORDER_ENABLE;
  1153. } else {
  1154. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1155. if (intel_sdvo->port == PORT_B)
  1156. sdvox &= SDVOB_PRESERVE_MASK;
  1157. else
  1158. sdvox &= SDVOC_PRESERVE_MASK;
  1159. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  1160. }
  1161. if (HAS_PCH_CPT(dev_priv))
  1162. sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  1163. else
  1164. sdvox |= SDVO_PIPE_SEL(crtc->pipe);
  1165. if (crtc_state->has_audio) {
  1166. WARN_ON_ONCE(INTEL_GEN(dev_priv) < 4);
  1167. sdvox |= SDVO_AUDIO_ENABLE;
  1168. }
  1169. if (INTEL_GEN(dev_priv) >= 4) {
  1170. /* done in crtc_mode_set as the dpll_md reg must be written early */
  1171. } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
  1172. IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) {
  1173. /* done in crtc_mode_set as it lives inside the dpll register */
  1174. } else {
  1175. sdvox |= (crtc_state->pixel_multiplier - 1)
  1176. << SDVO_PORT_MULTIPLY_SHIFT;
  1177. }
  1178. if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
  1179. INTEL_GEN(dev_priv) < 5)
  1180. sdvox |= SDVO_STALL_SELECT;
  1181. intel_sdvo_write_sdvox(intel_sdvo, sdvox);
  1182. }
  1183. static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
  1184. {
  1185. struct intel_sdvo_connector *intel_sdvo_connector =
  1186. to_intel_sdvo_connector(&connector->base);
  1187. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
  1188. u16 active_outputs = 0;
  1189. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1190. if (active_outputs & intel_sdvo_connector->output_flag)
  1191. return true;
  1192. else
  1193. return false;
  1194. }
  1195. static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
  1196. enum pipe *pipe)
  1197. {
  1198. struct drm_device *dev = encoder->base.dev;
  1199. struct drm_i915_private *dev_priv = to_i915(dev);
  1200. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1201. u16 active_outputs = 0;
  1202. u32 tmp;
  1203. tmp = I915_READ(intel_sdvo->sdvo_reg);
  1204. intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
  1205. if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
  1206. return false;
  1207. if (HAS_PCH_CPT(dev_priv))
  1208. *pipe = PORT_TO_PIPE_CPT(tmp);
  1209. else
  1210. *pipe = PORT_TO_PIPE(tmp);
  1211. return true;
  1212. }
  1213. static void intel_sdvo_get_config(struct intel_encoder *encoder,
  1214. struct intel_crtc_state *pipe_config)
  1215. {
  1216. struct drm_device *dev = encoder->base.dev;
  1217. struct drm_i915_private *dev_priv = to_i915(dev);
  1218. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1219. struct intel_sdvo_dtd dtd;
  1220. int encoder_pixel_multiplier = 0;
  1221. int dotclock;
  1222. u32 flags = 0, sdvox;
  1223. u8 val;
  1224. bool ret;
  1225. pipe_config->output_types |= BIT(INTEL_OUTPUT_SDVO);
  1226. sdvox = I915_READ(intel_sdvo->sdvo_reg);
  1227. ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
  1228. if (!ret) {
  1229. /*
  1230. * Some sdvo encoders are not spec compliant and don't
  1231. * implement the mandatory get_timings function.
  1232. */
  1233. DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
  1234. pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
  1235. } else {
  1236. if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
  1237. flags |= DRM_MODE_FLAG_PHSYNC;
  1238. else
  1239. flags |= DRM_MODE_FLAG_NHSYNC;
  1240. if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
  1241. flags |= DRM_MODE_FLAG_PVSYNC;
  1242. else
  1243. flags |= DRM_MODE_FLAG_NVSYNC;
  1244. }
  1245. pipe_config->base.adjusted_mode.flags |= flags;
  1246. /*
  1247. * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
  1248. * the sdvo port register, on all other platforms it is part of the dpll
  1249. * state. Since the general pipe state readout happens before the
  1250. * encoder->get_config we so already have a valid pixel multplier on all
  1251. * other platfroms.
  1252. */
  1253. if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
  1254. pipe_config->pixel_multiplier =
  1255. ((sdvox & SDVO_PORT_MULTIPLY_MASK)
  1256. >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
  1257. }
  1258. dotclock = pipe_config->port_clock;
  1259. if (pipe_config->pixel_multiplier)
  1260. dotclock /= pipe_config->pixel_multiplier;
  1261. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1262. /* Cross check the port pixel multiplier with the sdvo encoder state. */
  1263. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
  1264. &val, 1)) {
  1265. switch (val) {
  1266. case SDVO_CLOCK_RATE_MULT_1X:
  1267. encoder_pixel_multiplier = 1;
  1268. break;
  1269. case SDVO_CLOCK_RATE_MULT_2X:
  1270. encoder_pixel_multiplier = 2;
  1271. break;
  1272. case SDVO_CLOCK_RATE_MULT_4X:
  1273. encoder_pixel_multiplier = 4;
  1274. break;
  1275. }
  1276. }
  1277. if (sdvox & HDMI_COLOR_RANGE_16_235)
  1278. pipe_config->limited_color_range = true;
  1279. if (sdvox & SDVO_AUDIO_ENABLE)
  1280. pipe_config->has_audio = true;
  1281. if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
  1282. &val, 1)) {
  1283. if (val == SDVO_ENCODE_HDMI)
  1284. pipe_config->has_hdmi_sink = true;
  1285. }
  1286. WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
  1287. "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
  1288. pipe_config->pixel_multiplier, encoder_pixel_multiplier);
  1289. }
  1290. static void intel_disable_sdvo(struct intel_encoder *encoder,
  1291. const struct intel_crtc_state *old_crtc_state,
  1292. const struct drm_connector_state *conn_state)
  1293. {
  1294. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1295. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1296. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  1297. u32 temp;
  1298. intel_sdvo_set_active_outputs(intel_sdvo, 0);
  1299. if (0)
  1300. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1301. DRM_MODE_DPMS_OFF);
  1302. temp = I915_READ(intel_sdvo->sdvo_reg);
  1303. temp &= ~SDVO_ENABLE;
  1304. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1305. /*
  1306. * HW workaround for IBX, we need to move the port
  1307. * to transcoder A after disabling it to allow the
  1308. * matching DP port to be enabled on transcoder A.
  1309. */
  1310. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  1311. /*
  1312. * We get CPU/PCH FIFO underruns on the other pipe when
  1313. * doing the workaround. Sweep them under the rug.
  1314. */
  1315. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1316. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1317. temp &= ~SDVO_PIPE_B_SELECT;
  1318. temp |= SDVO_ENABLE;
  1319. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1320. temp &= ~SDVO_ENABLE;
  1321. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1322. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  1323. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1324. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1325. }
  1326. }
  1327. static void pch_disable_sdvo(struct intel_encoder *encoder,
  1328. const struct intel_crtc_state *old_crtc_state,
  1329. const struct drm_connector_state *old_conn_state)
  1330. {
  1331. }
  1332. static void pch_post_disable_sdvo(struct intel_encoder *encoder,
  1333. const struct intel_crtc_state *old_crtc_state,
  1334. const struct drm_connector_state *old_conn_state)
  1335. {
  1336. intel_disable_sdvo(encoder, old_crtc_state, old_conn_state);
  1337. }
  1338. static void intel_enable_sdvo(struct intel_encoder *encoder,
  1339. const struct intel_crtc_state *pipe_config,
  1340. const struct drm_connector_state *conn_state)
  1341. {
  1342. struct drm_device *dev = encoder->base.dev;
  1343. struct drm_i915_private *dev_priv = to_i915(dev);
  1344. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1345. struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
  1346. u32 temp;
  1347. bool input1, input2;
  1348. int i;
  1349. bool success;
  1350. temp = I915_READ(intel_sdvo->sdvo_reg);
  1351. temp |= SDVO_ENABLE;
  1352. intel_sdvo_write_sdvox(intel_sdvo, temp);
  1353. for (i = 0; i < 2; i++)
  1354. intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
  1355. success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
  1356. /*
  1357. * Warn if the device reported failure to sync.
  1358. *
  1359. * A lot of SDVO devices fail to notify of sync, but it's
  1360. * a given it the status is a success, we succeeded.
  1361. */
  1362. if (success && !input1) {
  1363. DRM_DEBUG_KMS("First %s output reported failure to "
  1364. "sync\n", SDVO_NAME(intel_sdvo));
  1365. }
  1366. if (0)
  1367. intel_sdvo_set_encoder_power_state(intel_sdvo,
  1368. DRM_MODE_DPMS_ON);
  1369. intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
  1370. }
  1371. static enum drm_mode_status
  1372. intel_sdvo_mode_valid(struct drm_connector *connector,
  1373. struct drm_display_mode *mode)
  1374. {
  1375. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1376. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1377. if (intel_sdvo->pixel_clock_min > mode->clock)
  1378. return MODE_CLOCK_LOW;
  1379. if (intel_sdvo->pixel_clock_max < mode->clock)
  1380. return MODE_CLOCK_HIGH;
  1381. if (mode->clock > max_dotclk)
  1382. return MODE_CLOCK_HIGH;
  1383. if (intel_sdvo->is_lvds) {
  1384. if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
  1385. return MODE_PANEL;
  1386. if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
  1387. return MODE_PANEL;
  1388. }
  1389. return MODE_OK;
  1390. }
  1391. static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
  1392. {
  1393. BUILD_BUG_ON(sizeof(*caps) != 8);
  1394. if (!intel_sdvo_get_value(intel_sdvo,
  1395. SDVO_CMD_GET_DEVICE_CAPS,
  1396. caps, sizeof(*caps)))
  1397. return false;
  1398. DRM_DEBUG_KMS("SDVO capabilities:\n"
  1399. " vendor_id: %d\n"
  1400. " device_id: %d\n"
  1401. " device_rev_id: %d\n"
  1402. " sdvo_version_major: %d\n"
  1403. " sdvo_version_minor: %d\n"
  1404. " sdvo_inputs_mask: %d\n"
  1405. " smooth_scaling: %d\n"
  1406. " sharp_scaling: %d\n"
  1407. " up_scaling: %d\n"
  1408. " down_scaling: %d\n"
  1409. " stall_support: %d\n"
  1410. " output_flags: %d\n",
  1411. caps->vendor_id,
  1412. caps->device_id,
  1413. caps->device_rev_id,
  1414. caps->sdvo_version_major,
  1415. caps->sdvo_version_minor,
  1416. caps->sdvo_inputs_mask,
  1417. caps->smooth_scaling,
  1418. caps->sharp_scaling,
  1419. caps->up_scaling,
  1420. caps->down_scaling,
  1421. caps->stall_support,
  1422. caps->output_flags);
  1423. return true;
  1424. }
  1425. static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
  1426. {
  1427. struct drm_i915_private *dev_priv = to_i915(intel_sdvo->base.base.dev);
  1428. uint16_t hotplug;
  1429. if (!I915_HAS_HOTPLUG(dev_priv))
  1430. return 0;
  1431. /*
  1432. * HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
  1433. * on the line.
  1434. */
  1435. if (IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1436. return 0;
  1437. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
  1438. &hotplug, sizeof(hotplug)))
  1439. return 0;
  1440. return hotplug;
  1441. }
  1442. static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
  1443. {
  1444. struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
  1445. intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
  1446. &intel_sdvo->hotplug_active, 2);
  1447. }
  1448. static bool intel_sdvo_hotplug(struct intel_encoder *encoder,
  1449. struct intel_connector *connector)
  1450. {
  1451. intel_sdvo_enable_hotplug(encoder);
  1452. return intel_encoder_hotplug(encoder, connector);
  1453. }
  1454. static bool
  1455. intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
  1456. {
  1457. /* Is there more than one type of output? */
  1458. return hweight16(intel_sdvo->caps.output_flags) > 1;
  1459. }
  1460. static struct edid *
  1461. intel_sdvo_get_edid(struct drm_connector *connector)
  1462. {
  1463. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1464. return drm_get_edid(connector, &sdvo->ddc);
  1465. }
  1466. /* Mac mini hack -- use the same DDC as the analog connector */
  1467. static struct edid *
  1468. intel_sdvo_get_analog_edid(struct drm_connector *connector)
  1469. {
  1470. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1471. return drm_get_edid(connector,
  1472. intel_gmbus_get_adapter(dev_priv,
  1473. dev_priv->vbt.crt_ddc_pin));
  1474. }
  1475. static enum drm_connector_status
  1476. intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
  1477. {
  1478. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1479. enum drm_connector_status status;
  1480. struct edid *edid;
  1481. edid = intel_sdvo_get_edid(connector);
  1482. if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
  1483. u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
  1484. /*
  1485. * Don't use the 1 as the argument of DDC bus switch to get
  1486. * the EDID. It is used for SDVO SPD ROM.
  1487. */
  1488. for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
  1489. intel_sdvo->ddc_bus = ddc;
  1490. edid = intel_sdvo_get_edid(connector);
  1491. if (edid)
  1492. break;
  1493. }
  1494. /*
  1495. * If we found the EDID on the other bus,
  1496. * assume that is the correct DDC bus.
  1497. */
  1498. if (edid == NULL)
  1499. intel_sdvo->ddc_bus = saved_ddc;
  1500. }
  1501. /*
  1502. * When there is no edid and no monitor is connected with VGA
  1503. * port, try to use the CRT ddc to read the EDID for DVI-connector.
  1504. */
  1505. if (edid == NULL)
  1506. edid = intel_sdvo_get_analog_edid(connector);
  1507. status = connector_status_unknown;
  1508. if (edid != NULL) {
  1509. /* DDC bus is shared, match EDID to connector type */
  1510. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  1511. status = connector_status_connected;
  1512. if (intel_sdvo->is_hdmi) {
  1513. intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
  1514. intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
  1515. intel_sdvo->rgb_quant_range_selectable =
  1516. drm_rgb_quant_range_selectable(edid);
  1517. }
  1518. } else
  1519. status = connector_status_disconnected;
  1520. kfree(edid);
  1521. }
  1522. return status;
  1523. }
  1524. static bool
  1525. intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
  1526. struct edid *edid)
  1527. {
  1528. bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
  1529. bool connector_is_digital = !!IS_DIGITAL(sdvo);
  1530. DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
  1531. connector_is_digital, monitor_is_digital);
  1532. return connector_is_digital == monitor_is_digital;
  1533. }
  1534. static enum drm_connector_status
  1535. intel_sdvo_detect(struct drm_connector *connector, bool force)
  1536. {
  1537. uint16_t response;
  1538. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1539. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1540. enum drm_connector_status ret;
  1541. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1542. connector->base.id, connector->name);
  1543. if (!intel_sdvo_get_value(intel_sdvo,
  1544. SDVO_CMD_GET_ATTACHED_DISPLAYS,
  1545. &response, 2))
  1546. return connector_status_unknown;
  1547. DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
  1548. response & 0xff, response >> 8,
  1549. intel_sdvo_connector->output_flag);
  1550. if (response == 0)
  1551. return connector_status_disconnected;
  1552. intel_sdvo->attached_output = response;
  1553. intel_sdvo->has_hdmi_monitor = false;
  1554. intel_sdvo->has_hdmi_audio = false;
  1555. intel_sdvo->rgb_quant_range_selectable = false;
  1556. if ((intel_sdvo_connector->output_flag & response) == 0)
  1557. ret = connector_status_disconnected;
  1558. else if (IS_TMDS(intel_sdvo_connector))
  1559. ret = intel_sdvo_tmds_sink_detect(connector);
  1560. else {
  1561. struct edid *edid;
  1562. /* if we have an edid check it matches the connection */
  1563. edid = intel_sdvo_get_edid(connector);
  1564. if (edid == NULL)
  1565. edid = intel_sdvo_get_analog_edid(connector);
  1566. if (edid != NULL) {
  1567. if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
  1568. edid))
  1569. ret = connector_status_connected;
  1570. else
  1571. ret = connector_status_disconnected;
  1572. kfree(edid);
  1573. } else
  1574. ret = connector_status_connected;
  1575. }
  1576. /* May update encoder flag for like clock for SDVO TV, etc.*/
  1577. if (ret == connector_status_connected) {
  1578. intel_sdvo->is_tv = false;
  1579. intel_sdvo->is_lvds = false;
  1580. if (response & SDVO_TV_MASK)
  1581. intel_sdvo->is_tv = true;
  1582. if (response & SDVO_LVDS_MASK)
  1583. intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
  1584. }
  1585. return ret;
  1586. }
  1587. static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
  1588. {
  1589. struct edid *edid;
  1590. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1591. connector->base.id, connector->name);
  1592. /* set the bus switch and get the modes */
  1593. edid = intel_sdvo_get_edid(connector);
  1594. /*
  1595. * Mac mini hack. On this device, the DVI-I connector shares one DDC
  1596. * link between analog and digital outputs. So, if the regular SDVO
  1597. * DDC fails, check to see if the analog output is disconnected, in
  1598. * which case we'll look there for the digital DDC data.
  1599. */
  1600. if (edid == NULL)
  1601. edid = intel_sdvo_get_analog_edid(connector);
  1602. if (edid != NULL) {
  1603. if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
  1604. edid)) {
  1605. drm_mode_connector_update_edid_property(connector, edid);
  1606. drm_add_edid_modes(connector, edid);
  1607. }
  1608. kfree(edid);
  1609. }
  1610. }
  1611. /*
  1612. * Set of SDVO TV modes.
  1613. * Note! This is in reply order (see loop in get_tv_modes).
  1614. * XXX: all 60Hz refresh?
  1615. */
  1616. static const struct drm_display_mode sdvo_tv_modes[] = {
  1617. { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
  1618. 416, 0, 200, 201, 232, 233, 0,
  1619. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1620. { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
  1621. 416, 0, 240, 241, 272, 273, 0,
  1622. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1623. { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
  1624. 496, 0, 300, 301, 332, 333, 0,
  1625. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1626. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
  1627. 736, 0, 350, 351, 382, 383, 0,
  1628. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1629. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
  1630. 736, 0, 400, 401, 432, 433, 0,
  1631. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1632. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
  1633. 736, 0, 480, 481, 512, 513, 0,
  1634. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1635. { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
  1636. 800, 0, 480, 481, 512, 513, 0,
  1637. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1638. { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
  1639. 800, 0, 576, 577, 608, 609, 0,
  1640. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1641. { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
  1642. 816, 0, 350, 351, 382, 383, 0,
  1643. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1644. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
  1645. 816, 0, 400, 401, 432, 433, 0,
  1646. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1647. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
  1648. 816, 0, 480, 481, 512, 513, 0,
  1649. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1650. { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
  1651. 816, 0, 540, 541, 572, 573, 0,
  1652. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1653. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
  1654. 816, 0, 576, 577, 608, 609, 0,
  1655. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1656. { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
  1657. 864, 0, 576, 577, 608, 609, 0,
  1658. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1659. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
  1660. 896, 0, 600, 601, 632, 633, 0,
  1661. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1662. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
  1663. 928, 0, 624, 625, 656, 657, 0,
  1664. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1665. { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
  1666. 1016, 0, 766, 767, 798, 799, 0,
  1667. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1668. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
  1669. 1120, 0, 768, 769, 800, 801, 0,
  1670. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1671. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
  1672. 1376, 0, 1024, 1025, 1056, 1057, 0,
  1673. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  1674. };
  1675. static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
  1676. {
  1677. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1678. const struct drm_connector_state *conn_state = connector->state;
  1679. struct intel_sdvo_sdtv_resolution_request tv_res;
  1680. uint32_t reply = 0, format_map = 0;
  1681. int i;
  1682. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1683. connector->base.id, connector->name);
  1684. /*
  1685. * Read the list of supported input resolutions for the selected TV
  1686. * format.
  1687. */
  1688. format_map = 1 << conn_state->tv.mode;
  1689. memcpy(&tv_res, &format_map,
  1690. min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
  1691. if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
  1692. return;
  1693. BUILD_BUG_ON(sizeof(tv_res) != 3);
  1694. if (!intel_sdvo_write_cmd(intel_sdvo,
  1695. SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
  1696. &tv_res, sizeof(tv_res)))
  1697. return;
  1698. if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
  1699. return;
  1700. for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
  1701. if (reply & (1 << i)) {
  1702. struct drm_display_mode *nmode;
  1703. nmode = drm_mode_duplicate(connector->dev,
  1704. &sdvo_tv_modes[i]);
  1705. if (nmode)
  1706. drm_mode_probed_add(connector, nmode);
  1707. }
  1708. }
  1709. static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
  1710. {
  1711. struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
  1712. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1713. struct drm_display_mode *newmode;
  1714. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1715. connector->base.id, connector->name);
  1716. /*
  1717. * Fetch modes from VBT. For SDVO prefer the VBT mode since some
  1718. * SDVO->LVDS transcoders can't cope with the EDID mode.
  1719. */
  1720. if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
  1721. newmode = drm_mode_duplicate(connector->dev,
  1722. dev_priv->vbt.sdvo_lvds_vbt_mode);
  1723. if (newmode != NULL) {
  1724. /* Guarantee the mode is preferred */
  1725. newmode->type = (DRM_MODE_TYPE_PREFERRED |
  1726. DRM_MODE_TYPE_DRIVER);
  1727. drm_mode_probed_add(connector, newmode);
  1728. }
  1729. }
  1730. /*
  1731. * Attempt to get the mode list from DDC.
  1732. * Assume that the preferred modes are
  1733. * arranged in priority order.
  1734. */
  1735. intel_ddc_get_modes(connector, &intel_sdvo->ddc);
  1736. list_for_each_entry(newmode, &connector->probed_modes, head) {
  1737. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1738. intel_sdvo->sdvo_lvds_fixed_mode =
  1739. drm_mode_duplicate(connector->dev, newmode);
  1740. intel_sdvo->is_lvds = true;
  1741. break;
  1742. }
  1743. }
  1744. }
  1745. static int intel_sdvo_get_modes(struct drm_connector *connector)
  1746. {
  1747. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1748. if (IS_TV(intel_sdvo_connector))
  1749. intel_sdvo_get_tv_modes(connector);
  1750. else if (IS_LVDS(intel_sdvo_connector))
  1751. intel_sdvo_get_lvds_modes(connector);
  1752. else
  1753. intel_sdvo_get_ddc_modes(connector);
  1754. return !list_empty(&connector->probed_modes);
  1755. }
  1756. static void intel_sdvo_destroy(struct drm_connector *connector)
  1757. {
  1758. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1759. drm_connector_cleanup(connector);
  1760. kfree(intel_sdvo_connector);
  1761. }
  1762. static int
  1763. intel_sdvo_connector_atomic_get_property(struct drm_connector *connector,
  1764. const struct drm_connector_state *state,
  1765. struct drm_property *property,
  1766. uint64_t *val)
  1767. {
  1768. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1769. const struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state((void *)state);
  1770. if (property == intel_sdvo_connector->tv_format) {
  1771. int i;
  1772. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  1773. if (state->tv.mode == intel_sdvo_connector->tv_format_supported[i]) {
  1774. *val = i;
  1775. return 0;
  1776. }
  1777. WARN_ON(1);
  1778. *val = 0;
  1779. } else if (property == intel_sdvo_connector->top ||
  1780. property == intel_sdvo_connector->bottom)
  1781. *val = intel_sdvo_connector->max_vscan - sdvo_state->tv.overscan_v;
  1782. else if (property == intel_sdvo_connector->left ||
  1783. property == intel_sdvo_connector->right)
  1784. *val = intel_sdvo_connector->max_hscan - sdvo_state->tv.overscan_h;
  1785. else if (property == intel_sdvo_connector->hpos)
  1786. *val = sdvo_state->tv.hpos;
  1787. else if (property == intel_sdvo_connector->vpos)
  1788. *val = sdvo_state->tv.vpos;
  1789. else if (property == intel_sdvo_connector->saturation)
  1790. *val = state->tv.saturation;
  1791. else if (property == intel_sdvo_connector->contrast)
  1792. *val = state->tv.contrast;
  1793. else if (property == intel_sdvo_connector->hue)
  1794. *val = state->tv.hue;
  1795. else if (property == intel_sdvo_connector->brightness)
  1796. *val = state->tv.brightness;
  1797. else if (property == intel_sdvo_connector->sharpness)
  1798. *val = sdvo_state->tv.sharpness;
  1799. else if (property == intel_sdvo_connector->flicker_filter)
  1800. *val = sdvo_state->tv.flicker_filter;
  1801. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1802. *val = sdvo_state->tv.flicker_filter_2d;
  1803. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1804. *val = sdvo_state->tv.flicker_filter_adaptive;
  1805. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1806. *val = sdvo_state->tv.chroma_filter;
  1807. else if (property == intel_sdvo_connector->tv_luma_filter)
  1808. *val = sdvo_state->tv.luma_filter;
  1809. else if (property == intel_sdvo_connector->dot_crawl)
  1810. *val = sdvo_state->tv.dot_crawl;
  1811. else
  1812. return intel_digital_connector_atomic_get_property(connector, state, property, val);
  1813. return 0;
  1814. }
  1815. static int
  1816. intel_sdvo_connector_atomic_set_property(struct drm_connector *connector,
  1817. struct drm_connector_state *state,
  1818. struct drm_property *property,
  1819. uint64_t val)
  1820. {
  1821. struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
  1822. struct intel_sdvo_connector_state *sdvo_state = to_intel_sdvo_connector_state(state);
  1823. if (property == intel_sdvo_connector->tv_format) {
  1824. state->tv.mode = intel_sdvo_connector->tv_format_supported[val];
  1825. if (state->crtc) {
  1826. struct drm_crtc_state *crtc_state =
  1827. drm_atomic_get_new_crtc_state(state->state, state->crtc);
  1828. crtc_state->connectors_changed = true;
  1829. }
  1830. } else if (property == intel_sdvo_connector->top ||
  1831. property == intel_sdvo_connector->bottom)
  1832. /* Cannot set these independent from each other */
  1833. sdvo_state->tv.overscan_v = intel_sdvo_connector->max_vscan - val;
  1834. else if (property == intel_sdvo_connector->left ||
  1835. property == intel_sdvo_connector->right)
  1836. /* Cannot set these independent from each other */
  1837. sdvo_state->tv.overscan_h = intel_sdvo_connector->max_hscan - val;
  1838. else if (property == intel_sdvo_connector->hpos)
  1839. sdvo_state->tv.hpos = val;
  1840. else if (property == intel_sdvo_connector->vpos)
  1841. sdvo_state->tv.vpos = val;
  1842. else if (property == intel_sdvo_connector->saturation)
  1843. state->tv.saturation = val;
  1844. else if (property == intel_sdvo_connector->contrast)
  1845. state->tv.contrast = val;
  1846. else if (property == intel_sdvo_connector->hue)
  1847. state->tv.hue = val;
  1848. else if (property == intel_sdvo_connector->brightness)
  1849. state->tv.brightness = val;
  1850. else if (property == intel_sdvo_connector->sharpness)
  1851. sdvo_state->tv.sharpness = val;
  1852. else if (property == intel_sdvo_connector->flicker_filter)
  1853. sdvo_state->tv.flicker_filter = val;
  1854. else if (property == intel_sdvo_connector->flicker_filter_2d)
  1855. sdvo_state->tv.flicker_filter_2d = val;
  1856. else if (property == intel_sdvo_connector->flicker_filter_adaptive)
  1857. sdvo_state->tv.flicker_filter_adaptive = val;
  1858. else if (property == intel_sdvo_connector->tv_chroma_filter)
  1859. sdvo_state->tv.chroma_filter = val;
  1860. else if (property == intel_sdvo_connector->tv_luma_filter)
  1861. sdvo_state->tv.luma_filter = val;
  1862. else if (property == intel_sdvo_connector->dot_crawl)
  1863. sdvo_state->tv.dot_crawl = val;
  1864. else
  1865. return intel_digital_connector_atomic_set_property(connector, state, property, val);
  1866. return 0;
  1867. }
  1868. static int
  1869. intel_sdvo_connector_register(struct drm_connector *connector)
  1870. {
  1871. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1872. int ret;
  1873. ret = intel_connector_register(connector);
  1874. if (ret)
  1875. return ret;
  1876. return sysfs_create_link(&connector->kdev->kobj,
  1877. &sdvo->ddc.dev.kobj,
  1878. sdvo->ddc.dev.kobj.name);
  1879. }
  1880. static void
  1881. intel_sdvo_connector_unregister(struct drm_connector *connector)
  1882. {
  1883. struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
  1884. sysfs_remove_link(&connector->kdev->kobj,
  1885. sdvo->ddc.dev.kobj.name);
  1886. intel_connector_unregister(connector);
  1887. }
  1888. static struct drm_connector_state *
  1889. intel_sdvo_connector_duplicate_state(struct drm_connector *connector)
  1890. {
  1891. struct intel_sdvo_connector_state *state;
  1892. state = kmemdup(connector->state, sizeof(*state), GFP_KERNEL);
  1893. if (!state)
  1894. return NULL;
  1895. __drm_atomic_helper_connector_duplicate_state(connector, &state->base.base);
  1896. return &state->base.base;
  1897. }
  1898. static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
  1899. .detect = intel_sdvo_detect,
  1900. .fill_modes = drm_helper_probe_single_connector_modes,
  1901. .atomic_get_property = intel_sdvo_connector_atomic_get_property,
  1902. .atomic_set_property = intel_sdvo_connector_atomic_set_property,
  1903. .late_register = intel_sdvo_connector_register,
  1904. .early_unregister = intel_sdvo_connector_unregister,
  1905. .destroy = intel_sdvo_destroy,
  1906. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1907. .atomic_duplicate_state = intel_sdvo_connector_duplicate_state,
  1908. };
  1909. static int intel_sdvo_atomic_check(struct drm_connector *conn,
  1910. struct drm_connector_state *new_conn_state)
  1911. {
  1912. struct drm_atomic_state *state = new_conn_state->state;
  1913. struct drm_connector_state *old_conn_state =
  1914. drm_atomic_get_old_connector_state(state, conn);
  1915. struct intel_sdvo_connector_state *old_state =
  1916. to_intel_sdvo_connector_state(old_conn_state);
  1917. struct intel_sdvo_connector_state *new_state =
  1918. to_intel_sdvo_connector_state(new_conn_state);
  1919. if (new_conn_state->crtc &&
  1920. (memcmp(&old_state->tv, &new_state->tv, sizeof(old_state->tv)) ||
  1921. memcmp(&old_conn_state->tv, &new_conn_state->tv, sizeof(old_conn_state->tv)))) {
  1922. struct drm_crtc_state *crtc_state =
  1923. drm_atomic_get_new_crtc_state(new_conn_state->state,
  1924. new_conn_state->crtc);
  1925. crtc_state->connectors_changed = true;
  1926. }
  1927. return intel_digital_connector_atomic_check(conn, new_conn_state);
  1928. }
  1929. static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
  1930. .get_modes = intel_sdvo_get_modes,
  1931. .mode_valid = intel_sdvo_mode_valid,
  1932. .atomic_check = intel_sdvo_atomic_check,
  1933. };
  1934. static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  1935. {
  1936. struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
  1937. if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
  1938. drm_mode_destroy(encoder->dev,
  1939. intel_sdvo->sdvo_lvds_fixed_mode);
  1940. i2c_del_adapter(&intel_sdvo->ddc);
  1941. intel_encoder_destroy(encoder);
  1942. }
  1943. static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
  1944. .destroy = intel_sdvo_enc_destroy,
  1945. };
  1946. static void
  1947. intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
  1948. {
  1949. uint16_t mask = 0;
  1950. unsigned int num_bits;
  1951. /*
  1952. * Make a mask of outputs less than or equal to our own priority in the
  1953. * list.
  1954. */
  1955. switch (sdvo->controlled_output) {
  1956. case SDVO_OUTPUT_LVDS1:
  1957. mask |= SDVO_OUTPUT_LVDS1;
  1958. case SDVO_OUTPUT_LVDS0:
  1959. mask |= SDVO_OUTPUT_LVDS0;
  1960. case SDVO_OUTPUT_TMDS1:
  1961. mask |= SDVO_OUTPUT_TMDS1;
  1962. case SDVO_OUTPUT_TMDS0:
  1963. mask |= SDVO_OUTPUT_TMDS0;
  1964. case SDVO_OUTPUT_RGB1:
  1965. mask |= SDVO_OUTPUT_RGB1;
  1966. case SDVO_OUTPUT_RGB0:
  1967. mask |= SDVO_OUTPUT_RGB0;
  1968. break;
  1969. }
  1970. /* Count bits to find what number we are in the priority list. */
  1971. mask &= sdvo->caps.output_flags;
  1972. num_bits = hweight16(mask);
  1973. /* If more than 3 outputs, default to DDC bus 3 for now. */
  1974. if (num_bits > 3)
  1975. num_bits = 3;
  1976. /* Corresponds to SDVO_CONTROL_BUS_DDCx */
  1977. sdvo->ddc_bus = 1 << num_bits;
  1978. }
  1979. /*
  1980. * Choose the appropriate DDC bus for control bus switch command for this
  1981. * SDVO output based on the controlled output.
  1982. *
  1983. * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
  1984. * outputs, then LVDS outputs.
  1985. */
  1986. static void
  1987. intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
  1988. struct intel_sdvo *sdvo)
  1989. {
  1990. struct sdvo_device_mapping *mapping;
  1991. if (sdvo->port == PORT_B)
  1992. mapping = &dev_priv->vbt.sdvo_mappings[0];
  1993. else
  1994. mapping = &dev_priv->vbt.sdvo_mappings[1];
  1995. if (mapping->initialized)
  1996. sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
  1997. else
  1998. intel_sdvo_guess_ddc_bus(sdvo);
  1999. }
  2000. static void
  2001. intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
  2002. struct intel_sdvo *sdvo)
  2003. {
  2004. struct sdvo_device_mapping *mapping;
  2005. u8 pin;
  2006. if (sdvo->port == PORT_B)
  2007. mapping = &dev_priv->vbt.sdvo_mappings[0];
  2008. else
  2009. mapping = &dev_priv->vbt.sdvo_mappings[1];
  2010. if (mapping->initialized &&
  2011. intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
  2012. pin = mapping->i2c_pin;
  2013. else
  2014. pin = GMBUS_PIN_DPB;
  2015. sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
  2016. /*
  2017. * With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
  2018. * our code totally fails once we start using gmbus. Hence fall back to
  2019. * bit banging for now.
  2020. */
  2021. intel_gmbus_force_bit(sdvo->i2c, true);
  2022. }
  2023. /* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
  2024. static void
  2025. intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
  2026. {
  2027. intel_gmbus_force_bit(sdvo->i2c, false);
  2028. }
  2029. static bool
  2030. intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
  2031. {
  2032. return intel_sdvo_check_supp_encode(intel_sdvo);
  2033. }
  2034. static u8
  2035. intel_sdvo_get_slave_addr(struct drm_i915_private *dev_priv,
  2036. struct intel_sdvo *sdvo)
  2037. {
  2038. struct sdvo_device_mapping *my_mapping, *other_mapping;
  2039. if (sdvo->port == PORT_B) {
  2040. my_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2041. other_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2042. } else {
  2043. my_mapping = &dev_priv->vbt.sdvo_mappings[1];
  2044. other_mapping = &dev_priv->vbt.sdvo_mappings[0];
  2045. }
  2046. /* If the BIOS described our SDVO device, take advantage of it. */
  2047. if (my_mapping->slave_addr)
  2048. return my_mapping->slave_addr;
  2049. /*
  2050. * If the BIOS only described a different SDVO device, use the
  2051. * address that it isn't using.
  2052. */
  2053. if (other_mapping->slave_addr) {
  2054. if (other_mapping->slave_addr == 0x70)
  2055. return 0x72;
  2056. else
  2057. return 0x70;
  2058. }
  2059. /*
  2060. * No SDVO device info is found for another DVO port,
  2061. * so use mapping assumption we had before BIOS parsing.
  2062. */
  2063. if (sdvo->port == PORT_B)
  2064. return 0x70;
  2065. else
  2066. return 0x72;
  2067. }
  2068. static int
  2069. intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
  2070. struct intel_sdvo *encoder)
  2071. {
  2072. struct drm_connector *drm_connector;
  2073. int ret;
  2074. drm_connector = &connector->base.base;
  2075. ret = drm_connector_init(encoder->base.base.dev,
  2076. drm_connector,
  2077. &intel_sdvo_connector_funcs,
  2078. connector->base.base.connector_type);
  2079. if (ret < 0)
  2080. return ret;
  2081. drm_connector_helper_add(drm_connector,
  2082. &intel_sdvo_connector_helper_funcs);
  2083. connector->base.base.interlace_allowed = 1;
  2084. connector->base.base.doublescan_allowed = 0;
  2085. connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
  2086. connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
  2087. intel_connector_attach_encoder(&connector->base, &encoder->base);
  2088. return 0;
  2089. }
  2090. static void
  2091. intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
  2092. struct intel_sdvo_connector *connector)
  2093. {
  2094. struct drm_i915_private *dev_priv = to_i915(connector->base.base.dev);
  2095. intel_attach_force_audio_property(&connector->base.base);
  2096. if (INTEL_GEN(dev_priv) >= 4 && IS_MOBILE(dev_priv)) {
  2097. intel_attach_broadcast_rgb_property(&connector->base.base);
  2098. }
  2099. intel_attach_aspect_ratio_property(&connector->base.base);
  2100. connector->base.base.state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  2101. }
  2102. static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
  2103. {
  2104. struct intel_sdvo_connector *sdvo_connector;
  2105. struct intel_sdvo_connector_state *conn_state;
  2106. sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
  2107. if (!sdvo_connector)
  2108. return NULL;
  2109. conn_state = kzalloc(sizeof(*conn_state), GFP_KERNEL);
  2110. if (!conn_state) {
  2111. kfree(sdvo_connector);
  2112. return NULL;
  2113. }
  2114. __drm_atomic_helper_connector_reset(&sdvo_connector->base.base,
  2115. &conn_state->base.base);
  2116. return sdvo_connector;
  2117. }
  2118. static bool
  2119. intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
  2120. {
  2121. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2122. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  2123. struct drm_connector *connector;
  2124. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  2125. struct intel_connector *intel_connector;
  2126. struct intel_sdvo_connector *intel_sdvo_connector;
  2127. DRM_DEBUG_KMS("initialising DVI device %d\n", device);
  2128. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2129. if (!intel_sdvo_connector)
  2130. return false;
  2131. if (device == 0) {
  2132. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
  2133. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
  2134. } else if (device == 1) {
  2135. intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
  2136. intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
  2137. }
  2138. intel_connector = &intel_sdvo_connector->base;
  2139. connector = &intel_connector->base;
  2140. if (intel_sdvo_get_hotplug_support(intel_sdvo) &
  2141. intel_sdvo_connector->output_flag) {
  2142. intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
  2143. /*
  2144. * Some SDVO devices have one-shot hotplug interrupts.
  2145. * Ensure that they get re-enabled when an interrupt happens.
  2146. */
  2147. intel_encoder->hotplug = intel_sdvo_hotplug;
  2148. intel_sdvo_enable_hotplug(intel_encoder);
  2149. } else {
  2150. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
  2151. }
  2152. encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
  2153. connector->connector_type = DRM_MODE_CONNECTOR_DVID;
  2154. /* gen3 doesn't do the hdmi bits in the SDVO register */
  2155. if (INTEL_GEN(dev_priv) >= 4 &&
  2156. intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
  2157. connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
  2158. intel_sdvo->is_hdmi = true;
  2159. }
  2160. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2161. kfree(intel_sdvo_connector);
  2162. return false;
  2163. }
  2164. if (intel_sdvo->is_hdmi)
  2165. intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
  2166. return true;
  2167. }
  2168. static bool
  2169. intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
  2170. {
  2171. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2172. struct drm_connector *connector;
  2173. struct intel_connector *intel_connector;
  2174. struct intel_sdvo_connector *intel_sdvo_connector;
  2175. DRM_DEBUG_KMS("initialising TV type %d\n", type);
  2176. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2177. if (!intel_sdvo_connector)
  2178. return false;
  2179. intel_connector = &intel_sdvo_connector->base;
  2180. connector = &intel_connector->base;
  2181. encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
  2182. connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
  2183. intel_sdvo->controlled_output |= type;
  2184. intel_sdvo_connector->output_flag = type;
  2185. intel_sdvo->is_tv = true;
  2186. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2187. kfree(intel_sdvo_connector);
  2188. return false;
  2189. }
  2190. if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
  2191. goto err;
  2192. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2193. goto err;
  2194. return true;
  2195. err:
  2196. intel_sdvo_destroy(connector);
  2197. return false;
  2198. }
  2199. static bool
  2200. intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
  2201. {
  2202. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2203. struct drm_connector *connector;
  2204. struct intel_connector *intel_connector;
  2205. struct intel_sdvo_connector *intel_sdvo_connector;
  2206. DRM_DEBUG_KMS("initialising analog device %d\n", device);
  2207. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2208. if (!intel_sdvo_connector)
  2209. return false;
  2210. intel_connector = &intel_sdvo_connector->base;
  2211. connector = &intel_connector->base;
  2212. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  2213. encoder->encoder_type = DRM_MODE_ENCODER_DAC;
  2214. connector->connector_type = DRM_MODE_CONNECTOR_VGA;
  2215. if (device == 0) {
  2216. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
  2217. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
  2218. } else if (device == 1) {
  2219. intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
  2220. intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
  2221. }
  2222. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2223. kfree(intel_sdvo_connector);
  2224. return false;
  2225. }
  2226. return true;
  2227. }
  2228. static bool
  2229. intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
  2230. {
  2231. struct drm_encoder *encoder = &intel_sdvo->base.base;
  2232. struct drm_connector *connector;
  2233. struct intel_connector *intel_connector;
  2234. struct intel_sdvo_connector *intel_sdvo_connector;
  2235. DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
  2236. intel_sdvo_connector = intel_sdvo_connector_alloc();
  2237. if (!intel_sdvo_connector)
  2238. return false;
  2239. intel_connector = &intel_sdvo_connector->base;
  2240. connector = &intel_connector->base;
  2241. encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
  2242. connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
  2243. if (device == 0) {
  2244. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
  2245. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
  2246. } else if (device == 1) {
  2247. intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
  2248. intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
  2249. }
  2250. if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
  2251. kfree(intel_sdvo_connector);
  2252. return false;
  2253. }
  2254. if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
  2255. goto err;
  2256. return true;
  2257. err:
  2258. intel_sdvo_destroy(connector);
  2259. return false;
  2260. }
  2261. static bool
  2262. intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
  2263. {
  2264. intel_sdvo->is_tv = false;
  2265. intel_sdvo->is_lvds = false;
  2266. /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
  2267. if (flags & SDVO_OUTPUT_TMDS0)
  2268. if (!intel_sdvo_dvi_init(intel_sdvo, 0))
  2269. return false;
  2270. if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
  2271. if (!intel_sdvo_dvi_init(intel_sdvo, 1))
  2272. return false;
  2273. /* TV has no XXX1 function block */
  2274. if (flags & SDVO_OUTPUT_SVID0)
  2275. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
  2276. return false;
  2277. if (flags & SDVO_OUTPUT_CVBS0)
  2278. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
  2279. return false;
  2280. if (flags & SDVO_OUTPUT_YPRPB0)
  2281. if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
  2282. return false;
  2283. if (flags & SDVO_OUTPUT_RGB0)
  2284. if (!intel_sdvo_analog_init(intel_sdvo, 0))
  2285. return false;
  2286. if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
  2287. if (!intel_sdvo_analog_init(intel_sdvo, 1))
  2288. return false;
  2289. if (flags & SDVO_OUTPUT_LVDS0)
  2290. if (!intel_sdvo_lvds_init(intel_sdvo, 0))
  2291. return false;
  2292. if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
  2293. if (!intel_sdvo_lvds_init(intel_sdvo, 1))
  2294. return false;
  2295. if ((flags & SDVO_OUTPUT_MASK) == 0) {
  2296. unsigned char bytes[2];
  2297. intel_sdvo->controlled_output = 0;
  2298. memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
  2299. DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
  2300. SDVO_NAME(intel_sdvo),
  2301. bytes[0], bytes[1]);
  2302. return false;
  2303. }
  2304. intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2305. return true;
  2306. }
  2307. static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
  2308. {
  2309. struct drm_device *dev = intel_sdvo->base.base.dev;
  2310. struct drm_connector *connector, *tmp;
  2311. list_for_each_entry_safe(connector, tmp,
  2312. &dev->mode_config.connector_list, head) {
  2313. if (intel_attached_encoder(connector) == &intel_sdvo->base) {
  2314. drm_connector_unregister(connector);
  2315. intel_sdvo_destroy(connector);
  2316. }
  2317. }
  2318. }
  2319. static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
  2320. struct intel_sdvo_connector *intel_sdvo_connector,
  2321. int type)
  2322. {
  2323. struct drm_device *dev = intel_sdvo->base.base.dev;
  2324. struct intel_sdvo_tv_format format;
  2325. uint32_t format_map, i;
  2326. if (!intel_sdvo_set_target_output(intel_sdvo, type))
  2327. return false;
  2328. BUILD_BUG_ON(sizeof(format) != 6);
  2329. if (!intel_sdvo_get_value(intel_sdvo,
  2330. SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
  2331. &format, sizeof(format)))
  2332. return false;
  2333. memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
  2334. if (format_map == 0)
  2335. return false;
  2336. intel_sdvo_connector->format_supported_num = 0;
  2337. for (i = 0 ; i < TV_FORMAT_NUM; i++)
  2338. if (format_map & (1 << i))
  2339. intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
  2340. intel_sdvo_connector->tv_format =
  2341. drm_property_create(dev, DRM_MODE_PROP_ENUM,
  2342. "mode", intel_sdvo_connector->format_supported_num);
  2343. if (!intel_sdvo_connector->tv_format)
  2344. return false;
  2345. for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
  2346. drm_property_add_enum(
  2347. intel_sdvo_connector->tv_format, i,
  2348. i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
  2349. intel_sdvo_connector->base.base.state->tv.mode = intel_sdvo_connector->tv_format_supported[0];
  2350. drm_object_attach_property(&intel_sdvo_connector->base.base.base,
  2351. intel_sdvo_connector->tv_format, 0);
  2352. return true;
  2353. }
  2354. #define _ENHANCEMENT(state_assignment, name, NAME) do { \
  2355. if (enhancements.name) { \
  2356. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
  2357. !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
  2358. return false; \
  2359. intel_sdvo_connector->name = \
  2360. drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
  2361. if (!intel_sdvo_connector->name) return false; \
  2362. state_assignment = response; \
  2363. drm_object_attach_property(&connector->base, \
  2364. intel_sdvo_connector->name, 0); \
  2365. DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
  2366. data_value[0], data_value[1], response); \
  2367. } \
  2368. } while (0)
  2369. #define ENHANCEMENT(state, name, NAME) _ENHANCEMENT((state)->name, name, NAME)
  2370. static bool
  2371. intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
  2372. struct intel_sdvo_connector *intel_sdvo_connector,
  2373. struct intel_sdvo_enhancements_reply enhancements)
  2374. {
  2375. struct drm_device *dev = intel_sdvo->base.base.dev;
  2376. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2377. struct drm_connector_state *conn_state = connector->state;
  2378. struct intel_sdvo_connector_state *sdvo_state =
  2379. to_intel_sdvo_connector_state(conn_state);
  2380. uint16_t response, data_value[2];
  2381. /* when horizontal overscan is supported, Add the left/right property */
  2382. if (enhancements.overscan_h) {
  2383. if (!intel_sdvo_get_value(intel_sdvo,
  2384. SDVO_CMD_GET_MAX_OVERSCAN_H,
  2385. &data_value, 4))
  2386. return false;
  2387. if (!intel_sdvo_get_value(intel_sdvo,
  2388. SDVO_CMD_GET_OVERSCAN_H,
  2389. &response, 2))
  2390. return false;
  2391. sdvo_state->tv.overscan_h = response;
  2392. intel_sdvo_connector->max_hscan = data_value[0];
  2393. intel_sdvo_connector->left =
  2394. drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
  2395. if (!intel_sdvo_connector->left)
  2396. return false;
  2397. drm_object_attach_property(&connector->base,
  2398. intel_sdvo_connector->left, 0);
  2399. intel_sdvo_connector->right =
  2400. drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
  2401. if (!intel_sdvo_connector->right)
  2402. return false;
  2403. drm_object_attach_property(&connector->base,
  2404. intel_sdvo_connector->right, 0);
  2405. DRM_DEBUG_KMS("h_overscan: max %d, "
  2406. "default %d, current %d\n",
  2407. data_value[0], data_value[1], response);
  2408. }
  2409. if (enhancements.overscan_v) {
  2410. if (!intel_sdvo_get_value(intel_sdvo,
  2411. SDVO_CMD_GET_MAX_OVERSCAN_V,
  2412. &data_value, 4))
  2413. return false;
  2414. if (!intel_sdvo_get_value(intel_sdvo,
  2415. SDVO_CMD_GET_OVERSCAN_V,
  2416. &response, 2))
  2417. return false;
  2418. sdvo_state->tv.overscan_v = response;
  2419. intel_sdvo_connector->max_vscan = data_value[0];
  2420. intel_sdvo_connector->top =
  2421. drm_property_create_range(dev, 0,
  2422. "top_margin", 0, data_value[0]);
  2423. if (!intel_sdvo_connector->top)
  2424. return false;
  2425. drm_object_attach_property(&connector->base,
  2426. intel_sdvo_connector->top, 0);
  2427. intel_sdvo_connector->bottom =
  2428. drm_property_create_range(dev, 0,
  2429. "bottom_margin", 0, data_value[0]);
  2430. if (!intel_sdvo_connector->bottom)
  2431. return false;
  2432. drm_object_attach_property(&connector->base,
  2433. intel_sdvo_connector->bottom, 0);
  2434. DRM_DEBUG_KMS("v_overscan: max %d, "
  2435. "default %d, current %d\n",
  2436. data_value[0], data_value[1], response);
  2437. }
  2438. ENHANCEMENT(&sdvo_state->tv, hpos, HPOS);
  2439. ENHANCEMENT(&sdvo_state->tv, vpos, VPOS);
  2440. ENHANCEMENT(&conn_state->tv, saturation, SATURATION);
  2441. ENHANCEMENT(&conn_state->tv, contrast, CONTRAST);
  2442. ENHANCEMENT(&conn_state->tv, hue, HUE);
  2443. ENHANCEMENT(&conn_state->tv, brightness, BRIGHTNESS);
  2444. ENHANCEMENT(&sdvo_state->tv, sharpness, SHARPNESS);
  2445. ENHANCEMENT(&sdvo_state->tv, flicker_filter, FLICKER_FILTER);
  2446. ENHANCEMENT(&sdvo_state->tv, flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
  2447. ENHANCEMENT(&sdvo_state->tv, flicker_filter_2d, FLICKER_FILTER_2D);
  2448. _ENHANCEMENT(sdvo_state->tv.chroma_filter, tv_chroma_filter, TV_CHROMA_FILTER);
  2449. _ENHANCEMENT(sdvo_state->tv.luma_filter, tv_luma_filter, TV_LUMA_FILTER);
  2450. if (enhancements.dot_crawl) {
  2451. if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
  2452. return false;
  2453. sdvo_state->tv.dot_crawl = response & 0x1;
  2454. intel_sdvo_connector->dot_crawl =
  2455. drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
  2456. if (!intel_sdvo_connector->dot_crawl)
  2457. return false;
  2458. drm_object_attach_property(&connector->base,
  2459. intel_sdvo_connector->dot_crawl, 0);
  2460. DRM_DEBUG_KMS("dot crawl: current %d\n", response);
  2461. }
  2462. return true;
  2463. }
  2464. static bool
  2465. intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
  2466. struct intel_sdvo_connector *intel_sdvo_connector,
  2467. struct intel_sdvo_enhancements_reply enhancements)
  2468. {
  2469. struct drm_device *dev = intel_sdvo->base.base.dev;
  2470. struct drm_connector *connector = &intel_sdvo_connector->base.base;
  2471. uint16_t response, data_value[2];
  2472. ENHANCEMENT(&connector->state->tv, brightness, BRIGHTNESS);
  2473. return true;
  2474. }
  2475. #undef ENHANCEMENT
  2476. #undef _ENHANCEMENT
  2477. static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
  2478. struct intel_sdvo_connector *intel_sdvo_connector)
  2479. {
  2480. union {
  2481. struct intel_sdvo_enhancements_reply reply;
  2482. uint16_t response;
  2483. } enhancements;
  2484. BUILD_BUG_ON(sizeof(enhancements) != 2);
  2485. if (!intel_sdvo_get_value(intel_sdvo,
  2486. SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
  2487. &enhancements, sizeof(enhancements)) ||
  2488. enhancements.response == 0) {
  2489. DRM_DEBUG_KMS("No enhancement is supported\n");
  2490. return true;
  2491. }
  2492. if (IS_TV(intel_sdvo_connector))
  2493. return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2494. else if (IS_LVDS(intel_sdvo_connector))
  2495. return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
  2496. else
  2497. return true;
  2498. }
  2499. static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
  2500. struct i2c_msg *msgs,
  2501. int num)
  2502. {
  2503. struct intel_sdvo *sdvo = adapter->algo_data;
  2504. if (!__intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
  2505. return -EIO;
  2506. return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
  2507. }
  2508. static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
  2509. {
  2510. struct intel_sdvo *sdvo = adapter->algo_data;
  2511. return sdvo->i2c->algo->functionality(sdvo->i2c);
  2512. }
  2513. static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
  2514. .master_xfer = intel_sdvo_ddc_proxy_xfer,
  2515. .functionality = intel_sdvo_ddc_proxy_func
  2516. };
  2517. static void proxy_lock_bus(struct i2c_adapter *adapter,
  2518. unsigned int flags)
  2519. {
  2520. struct intel_sdvo *sdvo = adapter->algo_data;
  2521. sdvo->i2c->lock_ops->lock_bus(sdvo->i2c, flags);
  2522. }
  2523. static int proxy_trylock_bus(struct i2c_adapter *adapter,
  2524. unsigned int flags)
  2525. {
  2526. struct intel_sdvo *sdvo = adapter->algo_data;
  2527. return sdvo->i2c->lock_ops->trylock_bus(sdvo->i2c, flags);
  2528. }
  2529. static void proxy_unlock_bus(struct i2c_adapter *adapter,
  2530. unsigned int flags)
  2531. {
  2532. struct intel_sdvo *sdvo = adapter->algo_data;
  2533. sdvo->i2c->lock_ops->unlock_bus(sdvo->i2c, flags);
  2534. }
  2535. static const struct i2c_lock_operations proxy_lock_ops = {
  2536. .lock_bus = proxy_lock_bus,
  2537. .trylock_bus = proxy_trylock_bus,
  2538. .unlock_bus = proxy_unlock_bus,
  2539. };
  2540. static bool
  2541. intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
  2542. struct drm_i915_private *dev_priv)
  2543. {
  2544. struct pci_dev *pdev = dev_priv->drm.pdev;
  2545. sdvo->ddc.owner = THIS_MODULE;
  2546. sdvo->ddc.class = I2C_CLASS_DDC;
  2547. snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
  2548. sdvo->ddc.dev.parent = &pdev->dev;
  2549. sdvo->ddc.algo_data = sdvo;
  2550. sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
  2551. sdvo->ddc.lock_ops = &proxy_lock_ops;
  2552. return i2c_add_adapter(&sdvo->ddc) == 0;
  2553. }
  2554. static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
  2555. enum port port)
  2556. {
  2557. if (HAS_PCH_SPLIT(dev_priv))
  2558. WARN_ON(port != PORT_B);
  2559. else
  2560. WARN_ON(port != PORT_B && port != PORT_C);
  2561. }
  2562. bool intel_sdvo_init(struct drm_i915_private *dev_priv,
  2563. i915_reg_t sdvo_reg, enum port port)
  2564. {
  2565. struct intel_encoder *intel_encoder;
  2566. struct intel_sdvo *intel_sdvo;
  2567. int i;
  2568. assert_sdvo_port_valid(dev_priv, port);
  2569. intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
  2570. if (!intel_sdvo)
  2571. return false;
  2572. intel_sdvo->sdvo_reg = sdvo_reg;
  2573. intel_sdvo->port = port;
  2574. intel_sdvo->slave_addr =
  2575. intel_sdvo_get_slave_addr(dev_priv, intel_sdvo) >> 1;
  2576. intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
  2577. if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev_priv))
  2578. goto err_i2c_bus;
  2579. /* encoder type will be decided later */
  2580. intel_encoder = &intel_sdvo->base;
  2581. intel_encoder->type = INTEL_OUTPUT_SDVO;
  2582. intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
  2583. intel_encoder->port = port;
  2584. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  2585. &intel_sdvo_enc_funcs, 0,
  2586. "SDVO %c", port_name(port));
  2587. /* Read the regs to test if we can talk to the device */
  2588. for (i = 0; i < 0x40; i++) {
  2589. u8 byte;
  2590. if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
  2591. DRM_DEBUG_KMS("No SDVO device found on %s\n",
  2592. SDVO_NAME(intel_sdvo));
  2593. goto err;
  2594. }
  2595. }
  2596. intel_encoder->compute_config = intel_sdvo_compute_config;
  2597. if (HAS_PCH_SPLIT(dev_priv)) {
  2598. intel_encoder->disable = pch_disable_sdvo;
  2599. intel_encoder->post_disable = pch_post_disable_sdvo;
  2600. } else {
  2601. intel_encoder->disable = intel_disable_sdvo;
  2602. }
  2603. intel_encoder->pre_enable = intel_sdvo_pre_enable;
  2604. intel_encoder->enable = intel_enable_sdvo;
  2605. intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
  2606. intel_encoder->get_config = intel_sdvo_get_config;
  2607. /* In default case sdvo lvds is false */
  2608. if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
  2609. goto err;
  2610. if (intel_sdvo_output_setup(intel_sdvo,
  2611. intel_sdvo->caps.output_flags) != true) {
  2612. DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
  2613. SDVO_NAME(intel_sdvo));
  2614. /* Output_setup can leave behind connectors! */
  2615. goto err_output;
  2616. }
  2617. /*
  2618. * Only enable the hotplug irq if we need it, to work around noisy
  2619. * hotplug lines.
  2620. */
  2621. if (intel_sdvo->hotplug_active) {
  2622. if (intel_sdvo->port == PORT_B)
  2623. intel_encoder->hpd_pin = HPD_SDVO_B;
  2624. else
  2625. intel_encoder->hpd_pin = HPD_SDVO_C;
  2626. }
  2627. /*
  2628. * Cloning SDVO with anything is often impossible, since the SDVO
  2629. * encoder can request a special input timing mode. And even if that's
  2630. * not the case we have evidence that cloning a plain unscaled mode with
  2631. * VGA doesn't really work. Furthermore the cloning flags are way too
  2632. * simplistic anyway to express such constraints, so just give up on
  2633. * cloning for SDVO encoders.
  2634. */
  2635. intel_sdvo->base.cloneable = 0;
  2636. intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
  2637. /* Set the input timing to the screen. Assume always input 0. */
  2638. if (!intel_sdvo_set_target_input(intel_sdvo))
  2639. goto err_output;
  2640. if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
  2641. &intel_sdvo->pixel_clock_min,
  2642. &intel_sdvo->pixel_clock_max))
  2643. goto err_output;
  2644. DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
  2645. "clock range %dMHz - %dMHz, "
  2646. "input 1: %c, input 2: %c, "
  2647. "output 1: %c, output 2: %c\n",
  2648. SDVO_NAME(intel_sdvo),
  2649. intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
  2650. intel_sdvo->caps.device_rev_id,
  2651. intel_sdvo->pixel_clock_min / 1000,
  2652. intel_sdvo->pixel_clock_max / 1000,
  2653. (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  2654. (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  2655. /* check currently supported outputs */
  2656. intel_sdvo->caps.output_flags &
  2657. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  2658. intel_sdvo->caps.output_flags &
  2659. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  2660. return true;
  2661. err_output:
  2662. intel_sdvo_output_cleanup(intel_sdvo);
  2663. err:
  2664. drm_encoder_cleanup(&intel_encoder->base);
  2665. i2c_del_adapter(&intel_sdvo->ddc);
  2666. err_i2c_bus:
  2667. intel_sdvo_unselect_i2c_bus(intel_sdvo);
  2668. kfree(intel_sdvo);
  2669. return false;
  2670. }