handlers.c 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <kevin.tian@intel.com>
  25. * Eddie Dong <eddie.dong@intel.com>
  26. * Zhiyuan Lv <zhiyuan.lv@intel.com>
  27. *
  28. * Contributors:
  29. * Min He <min.he@intel.com>
  30. * Tina Zhang <tina.zhang@intel.com>
  31. * Pei Zhang <pei.zhang@intel.com>
  32. * Niu Bing <bing.niu@intel.com>
  33. * Ping Gao <ping.a.gao@intel.com>
  34. * Zhi Wang <zhi.a.wang@intel.com>
  35. *
  36. */
  37. #include "i915_drv.h"
  38. #include "gvt.h"
  39. #include "i915_pvinfo.h"
  40. /* XXX FIXME i915 has changed PP_XXX definition */
  41. #define PCH_PP_STATUS _MMIO(0xc7200)
  42. #define PCH_PP_CONTROL _MMIO(0xc7204)
  43. #define PCH_PP_ON_DELAYS _MMIO(0xc7208)
  44. #define PCH_PP_OFF_DELAYS _MMIO(0xc720c)
  45. #define PCH_PP_DIVISOR _MMIO(0xc7210)
  46. unsigned long intel_gvt_get_device_type(struct intel_gvt *gvt)
  47. {
  48. if (IS_BROADWELL(gvt->dev_priv))
  49. return D_BDW;
  50. else if (IS_SKYLAKE(gvt->dev_priv))
  51. return D_SKL;
  52. else if (IS_KABYLAKE(gvt->dev_priv))
  53. return D_KBL;
  54. return 0;
  55. }
  56. bool intel_gvt_match_device(struct intel_gvt *gvt,
  57. unsigned long device)
  58. {
  59. return intel_gvt_get_device_type(gvt) & device;
  60. }
  61. static void read_vreg(struct intel_vgpu *vgpu, unsigned int offset,
  62. void *p_data, unsigned int bytes)
  63. {
  64. memcpy(p_data, &vgpu_vreg(vgpu, offset), bytes);
  65. }
  66. static void write_vreg(struct intel_vgpu *vgpu, unsigned int offset,
  67. void *p_data, unsigned int bytes)
  68. {
  69. memcpy(&vgpu_vreg(vgpu, offset), p_data, bytes);
  70. }
  71. static struct intel_gvt_mmio_info *find_mmio_info(struct intel_gvt *gvt,
  72. unsigned int offset)
  73. {
  74. struct intel_gvt_mmio_info *e;
  75. hash_for_each_possible(gvt->mmio.mmio_info_table, e, node, offset) {
  76. if (e->offset == offset)
  77. return e;
  78. }
  79. return NULL;
  80. }
  81. static int new_mmio_info(struct intel_gvt *gvt,
  82. u32 offset, u8 flags, u32 size,
  83. u32 addr_mask, u32 ro_mask, u32 device,
  84. gvt_mmio_func read, gvt_mmio_func write)
  85. {
  86. struct intel_gvt_mmio_info *info, *p;
  87. u32 start, end, i;
  88. if (!intel_gvt_match_device(gvt, device))
  89. return 0;
  90. if (WARN_ON(!IS_ALIGNED(offset, 4)))
  91. return -EINVAL;
  92. start = offset;
  93. end = offset + size;
  94. for (i = start; i < end; i += 4) {
  95. info = kzalloc(sizeof(*info), GFP_KERNEL);
  96. if (!info)
  97. return -ENOMEM;
  98. info->offset = i;
  99. p = find_mmio_info(gvt, info->offset);
  100. if (p) {
  101. WARN(1, "dup mmio definition offset %x\n",
  102. info->offset);
  103. kfree(info);
  104. /* We return -EEXIST here to make GVT-g load fail.
  105. * So duplicated MMIO can be found as soon as
  106. * possible.
  107. */
  108. return -EEXIST;
  109. }
  110. info->ro_mask = ro_mask;
  111. info->device = device;
  112. info->read = read ? read : intel_vgpu_default_mmio_read;
  113. info->write = write ? write : intel_vgpu_default_mmio_write;
  114. gvt->mmio.mmio_attribute[info->offset / 4] = flags;
  115. INIT_HLIST_NODE(&info->node);
  116. hash_add(gvt->mmio.mmio_info_table, &info->node, info->offset);
  117. gvt->mmio.num_tracked_mmio++;
  118. }
  119. return 0;
  120. }
  121. /**
  122. * intel_gvt_render_mmio_to_ring_id - convert a mmio offset into ring id
  123. * @gvt: a GVT device
  124. * @offset: register offset
  125. *
  126. * Returns:
  127. * Ring ID on success, negative error code if failed.
  128. */
  129. int intel_gvt_render_mmio_to_ring_id(struct intel_gvt *gvt,
  130. unsigned int offset)
  131. {
  132. enum intel_engine_id id;
  133. struct intel_engine_cs *engine;
  134. offset &= ~GENMASK(11, 0);
  135. for_each_engine(engine, gvt->dev_priv, id) {
  136. if (engine->mmio_base == offset)
  137. return id;
  138. }
  139. return -ENODEV;
  140. }
  141. #define offset_to_fence_num(offset) \
  142. ((offset - i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0))) >> 3)
  143. #define fence_num_to_offset(num) \
  144. (num * 8 + i915_mmio_reg_offset(FENCE_REG_GEN6_LO(0)))
  145. void enter_failsafe_mode(struct intel_vgpu *vgpu, int reason)
  146. {
  147. switch (reason) {
  148. case GVT_FAILSAFE_UNSUPPORTED_GUEST:
  149. pr_err("Detected your guest driver doesn't support GVT-g.\n");
  150. break;
  151. case GVT_FAILSAFE_INSUFFICIENT_RESOURCE:
  152. pr_err("Graphics resource is not enough for the guest\n");
  153. break;
  154. case GVT_FAILSAFE_GUEST_ERR:
  155. pr_err("GVT Internal error for the guest\n");
  156. break;
  157. default:
  158. break;
  159. }
  160. pr_err("Now vgpu %d will enter failsafe mode.\n", vgpu->id);
  161. vgpu->failsafe = true;
  162. }
  163. static int sanitize_fence_mmio_access(struct intel_vgpu *vgpu,
  164. unsigned int fence_num, void *p_data, unsigned int bytes)
  165. {
  166. unsigned int max_fence = vgpu_fence_sz(vgpu);
  167. if (fence_num >= max_fence) {
  168. /* When guest access oob fence regs without access
  169. * pv_info first, we treat guest not supporting GVT,
  170. * and we will let vgpu enter failsafe mode.
  171. */
  172. if (!vgpu->pv_notified)
  173. enter_failsafe_mode(vgpu,
  174. GVT_FAILSAFE_UNSUPPORTED_GUEST);
  175. if (!vgpu->mmio.disable_warn_untrack) {
  176. gvt_vgpu_err("found oob fence register access\n");
  177. gvt_vgpu_err("total fence %d, access fence %d\n",
  178. max_fence, fence_num);
  179. }
  180. memset(p_data, 0, bytes);
  181. return -EINVAL;
  182. }
  183. return 0;
  184. }
  185. static int fence_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
  186. void *p_data, unsigned int bytes)
  187. {
  188. int ret;
  189. ret = sanitize_fence_mmio_access(vgpu, offset_to_fence_num(off),
  190. p_data, bytes);
  191. if (ret)
  192. return ret;
  193. read_vreg(vgpu, off, p_data, bytes);
  194. return 0;
  195. }
  196. static int fence_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
  197. void *p_data, unsigned int bytes)
  198. {
  199. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  200. unsigned int fence_num = offset_to_fence_num(off);
  201. int ret;
  202. ret = sanitize_fence_mmio_access(vgpu, fence_num, p_data, bytes);
  203. if (ret)
  204. return ret;
  205. write_vreg(vgpu, off, p_data, bytes);
  206. mmio_hw_access_pre(dev_priv);
  207. intel_vgpu_write_fence(vgpu, fence_num,
  208. vgpu_vreg64(vgpu, fence_num_to_offset(fence_num)));
  209. mmio_hw_access_post(dev_priv);
  210. return 0;
  211. }
  212. #define CALC_MODE_MASK_REG(old, new) \
  213. (((new) & GENMASK(31, 16)) \
  214. | ((((old) & GENMASK(15, 0)) & ~((new) >> 16)) \
  215. | ((new) & ((new) >> 16))))
  216. static int mul_force_wake_write(struct intel_vgpu *vgpu,
  217. unsigned int offset, void *p_data, unsigned int bytes)
  218. {
  219. u32 old, new;
  220. uint32_t ack_reg_offset;
  221. old = vgpu_vreg(vgpu, offset);
  222. new = CALC_MODE_MASK_REG(old, *(u32 *)p_data);
  223. if (IS_SKYLAKE(vgpu->gvt->dev_priv)
  224. || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
  225. switch (offset) {
  226. case FORCEWAKE_RENDER_GEN9_REG:
  227. ack_reg_offset = FORCEWAKE_ACK_RENDER_GEN9_REG;
  228. break;
  229. case FORCEWAKE_BLITTER_GEN9_REG:
  230. ack_reg_offset = FORCEWAKE_ACK_BLITTER_GEN9_REG;
  231. break;
  232. case FORCEWAKE_MEDIA_GEN9_REG:
  233. ack_reg_offset = FORCEWAKE_ACK_MEDIA_GEN9_REG;
  234. break;
  235. default:
  236. /*should not hit here*/
  237. gvt_vgpu_err("invalid forcewake offset 0x%x\n", offset);
  238. return -EINVAL;
  239. }
  240. } else {
  241. ack_reg_offset = FORCEWAKE_ACK_HSW_REG;
  242. }
  243. vgpu_vreg(vgpu, offset) = new;
  244. vgpu_vreg(vgpu, ack_reg_offset) = (new & GENMASK(15, 0));
  245. return 0;
  246. }
  247. static int gdrst_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  248. void *p_data, unsigned int bytes)
  249. {
  250. unsigned int engine_mask = 0;
  251. u32 data;
  252. write_vreg(vgpu, offset, p_data, bytes);
  253. data = vgpu_vreg(vgpu, offset);
  254. if (data & GEN6_GRDOM_FULL) {
  255. gvt_dbg_mmio("vgpu%d: request full GPU reset\n", vgpu->id);
  256. engine_mask = ALL_ENGINES;
  257. } else {
  258. if (data & GEN6_GRDOM_RENDER) {
  259. gvt_dbg_mmio("vgpu%d: request RCS reset\n", vgpu->id);
  260. engine_mask |= (1 << RCS);
  261. }
  262. if (data & GEN6_GRDOM_MEDIA) {
  263. gvt_dbg_mmio("vgpu%d: request VCS reset\n", vgpu->id);
  264. engine_mask |= (1 << VCS);
  265. }
  266. if (data & GEN6_GRDOM_BLT) {
  267. gvt_dbg_mmio("vgpu%d: request BCS Reset\n", vgpu->id);
  268. engine_mask |= (1 << BCS);
  269. }
  270. if (data & GEN6_GRDOM_VECS) {
  271. gvt_dbg_mmio("vgpu%d: request VECS Reset\n", vgpu->id);
  272. engine_mask |= (1 << VECS);
  273. }
  274. if (data & GEN8_GRDOM_MEDIA2) {
  275. gvt_dbg_mmio("vgpu%d: request VCS2 Reset\n", vgpu->id);
  276. if (HAS_BSD2(vgpu->gvt->dev_priv))
  277. engine_mask |= (1 << VCS2);
  278. }
  279. }
  280. intel_gvt_reset_vgpu_locked(vgpu, false, engine_mask);
  281. /* sw will wait for the device to ack the reset request */
  282. vgpu_vreg(vgpu, offset) = 0;
  283. return 0;
  284. }
  285. static int gmbus_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  286. void *p_data, unsigned int bytes)
  287. {
  288. return intel_gvt_i2c_handle_gmbus_read(vgpu, offset, p_data, bytes);
  289. }
  290. static int gmbus_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  291. void *p_data, unsigned int bytes)
  292. {
  293. return intel_gvt_i2c_handle_gmbus_write(vgpu, offset, p_data, bytes);
  294. }
  295. static int pch_pp_control_mmio_write(struct intel_vgpu *vgpu,
  296. unsigned int offset, void *p_data, unsigned int bytes)
  297. {
  298. write_vreg(vgpu, offset, p_data, bytes);
  299. if (vgpu_vreg(vgpu, offset) & PANEL_POWER_ON) {
  300. vgpu_vreg_t(vgpu, PCH_PP_STATUS) |= PP_ON;
  301. vgpu_vreg_t(vgpu, PCH_PP_STATUS) |= PP_SEQUENCE_STATE_ON_IDLE;
  302. vgpu_vreg_t(vgpu, PCH_PP_STATUS) &= ~PP_SEQUENCE_POWER_DOWN;
  303. vgpu_vreg_t(vgpu, PCH_PP_STATUS) &= ~PP_CYCLE_DELAY_ACTIVE;
  304. } else
  305. vgpu_vreg_t(vgpu, PCH_PP_STATUS) &=
  306. ~(PP_ON | PP_SEQUENCE_POWER_DOWN
  307. | PP_CYCLE_DELAY_ACTIVE);
  308. return 0;
  309. }
  310. static int transconf_mmio_write(struct intel_vgpu *vgpu,
  311. unsigned int offset, void *p_data, unsigned int bytes)
  312. {
  313. write_vreg(vgpu, offset, p_data, bytes);
  314. if (vgpu_vreg(vgpu, offset) & TRANS_ENABLE)
  315. vgpu_vreg(vgpu, offset) |= TRANS_STATE_ENABLE;
  316. else
  317. vgpu_vreg(vgpu, offset) &= ~TRANS_STATE_ENABLE;
  318. return 0;
  319. }
  320. static int lcpll_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  321. void *p_data, unsigned int bytes)
  322. {
  323. write_vreg(vgpu, offset, p_data, bytes);
  324. if (vgpu_vreg(vgpu, offset) & LCPLL_PLL_DISABLE)
  325. vgpu_vreg(vgpu, offset) &= ~LCPLL_PLL_LOCK;
  326. else
  327. vgpu_vreg(vgpu, offset) |= LCPLL_PLL_LOCK;
  328. if (vgpu_vreg(vgpu, offset) & LCPLL_CD_SOURCE_FCLK)
  329. vgpu_vreg(vgpu, offset) |= LCPLL_CD_SOURCE_FCLK_DONE;
  330. else
  331. vgpu_vreg(vgpu, offset) &= ~LCPLL_CD_SOURCE_FCLK_DONE;
  332. return 0;
  333. }
  334. static int dpy_reg_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  335. void *p_data, unsigned int bytes)
  336. {
  337. switch (offset) {
  338. case 0xe651c:
  339. case 0xe661c:
  340. case 0xe671c:
  341. case 0xe681c:
  342. vgpu_vreg(vgpu, offset) = 1 << 17;
  343. break;
  344. case 0xe6c04:
  345. vgpu_vreg(vgpu, offset) = 0x3;
  346. break;
  347. case 0xe6e1c:
  348. vgpu_vreg(vgpu, offset) = 0x2f << 16;
  349. break;
  350. default:
  351. return -EINVAL;
  352. }
  353. read_vreg(vgpu, offset, p_data, bytes);
  354. return 0;
  355. }
  356. static int pipeconf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  357. void *p_data, unsigned int bytes)
  358. {
  359. u32 data;
  360. write_vreg(vgpu, offset, p_data, bytes);
  361. data = vgpu_vreg(vgpu, offset);
  362. if (data & PIPECONF_ENABLE)
  363. vgpu_vreg(vgpu, offset) |= I965_PIPECONF_ACTIVE;
  364. else
  365. vgpu_vreg(vgpu, offset) &= ~I965_PIPECONF_ACTIVE;
  366. intel_gvt_check_vblank_emulation(vgpu->gvt);
  367. return 0;
  368. }
  369. /* ascendingly sorted */
  370. static i915_reg_t force_nonpriv_white_list[] = {
  371. GEN9_CS_DEBUG_MODE1, //_MMIO(0x20ec)
  372. GEN9_CTX_PREEMPT_REG,//_MMIO(0x2248)
  373. GEN8_CS_CHICKEN1,//_MMIO(0x2580)
  374. _MMIO(0x2690),
  375. _MMIO(0x2694),
  376. _MMIO(0x2698),
  377. _MMIO(0x4de0),
  378. _MMIO(0x4de4),
  379. _MMIO(0x4dfc),
  380. GEN7_COMMON_SLICE_CHICKEN1,//_MMIO(0x7010)
  381. _MMIO(0x7014),
  382. HDC_CHICKEN0,//_MMIO(0x7300)
  383. GEN8_HDC_CHICKEN1,//_MMIO(0x7304)
  384. _MMIO(0x7700),
  385. _MMIO(0x7704),
  386. _MMIO(0x7708),
  387. _MMIO(0x770c),
  388. _MMIO(0xb110),
  389. GEN8_L3SQCREG4,//_MMIO(0xb118)
  390. _MMIO(0xe100),
  391. _MMIO(0xe18c),
  392. _MMIO(0xe48c),
  393. _MMIO(0xe5f4),
  394. };
  395. /* a simple bsearch */
  396. static inline bool in_whitelist(unsigned int reg)
  397. {
  398. int left = 0, right = ARRAY_SIZE(force_nonpriv_white_list);
  399. i915_reg_t *array = force_nonpriv_white_list;
  400. while (left < right) {
  401. int mid = (left + right)/2;
  402. if (reg > array[mid].reg)
  403. left = mid + 1;
  404. else if (reg < array[mid].reg)
  405. right = mid;
  406. else
  407. return true;
  408. }
  409. return false;
  410. }
  411. static int force_nonpriv_write(struct intel_vgpu *vgpu,
  412. unsigned int offset, void *p_data, unsigned int bytes)
  413. {
  414. u32 reg_nonpriv = *(u32 *)p_data;
  415. int ret = -EINVAL;
  416. if ((bytes != 4) || ((offset & (bytes - 1)) != 0)) {
  417. gvt_err("vgpu(%d) Invalid FORCE_NONPRIV offset %x(%dB)\n",
  418. vgpu->id, offset, bytes);
  419. return ret;
  420. }
  421. if (in_whitelist(reg_nonpriv)) {
  422. ret = intel_vgpu_default_mmio_write(vgpu, offset, p_data,
  423. bytes);
  424. } else {
  425. gvt_err("vgpu(%d) Invalid FORCE_NONPRIV write %x\n",
  426. vgpu->id, reg_nonpriv);
  427. }
  428. return ret;
  429. }
  430. static int ddi_buf_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  431. void *p_data, unsigned int bytes)
  432. {
  433. write_vreg(vgpu, offset, p_data, bytes);
  434. if (vgpu_vreg(vgpu, offset) & DDI_BUF_CTL_ENABLE) {
  435. vgpu_vreg(vgpu, offset) &= ~DDI_BUF_IS_IDLE;
  436. } else {
  437. vgpu_vreg(vgpu, offset) |= DDI_BUF_IS_IDLE;
  438. if (offset == i915_mmio_reg_offset(DDI_BUF_CTL(PORT_E)))
  439. vgpu_vreg_t(vgpu, DP_TP_STATUS(PORT_E))
  440. &= ~DP_TP_STATUS_AUTOTRAIN_DONE;
  441. }
  442. return 0;
  443. }
  444. static int fdi_rx_iir_mmio_write(struct intel_vgpu *vgpu,
  445. unsigned int offset, void *p_data, unsigned int bytes)
  446. {
  447. vgpu_vreg(vgpu, offset) &= ~*(u32 *)p_data;
  448. return 0;
  449. }
  450. #define FDI_LINK_TRAIN_PATTERN1 0
  451. #define FDI_LINK_TRAIN_PATTERN2 1
  452. static int fdi_auto_training_started(struct intel_vgpu *vgpu)
  453. {
  454. u32 ddi_buf_ctl = vgpu_vreg_t(vgpu, DDI_BUF_CTL(PORT_E));
  455. u32 rx_ctl = vgpu_vreg(vgpu, _FDI_RXA_CTL);
  456. u32 tx_ctl = vgpu_vreg_t(vgpu, DP_TP_CTL(PORT_E));
  457. if ((ddi_buf_ctl & DDI_BUF_CTL_ENABLE) &&
  458. (rx_ctl & FDI_RX_ENABLE) &&
  459. (rx_ctl & FDI_AUTO_TRAINING) &&
  460. (tx_ctl & DP_TP_CTL_ENABLE) &&
  461. (tx_ctl & DP_TP_CTL_FDI_AUTOTRAIN))
  462. return 1;
  463. else
  464. return 0;
  465. }
  466. static int check_fdi_rx_train_status(struct intel_vgpu *vgpu,
  467. enum pipe pipe, unsigned int train_pattern)
  468. {
  469. i915_reg_t fdi_rx_imr, fdi_tx_ctl, fdi_rx_ctl;
  470. unsigned int fdi_rx_check_bits, fdi_tx_check_bits;
  471. unsigned int fdi_rx_train_bits, fdi_tx_train_bits;
  472. unsigned int fdi_iir_check_bits;
  473. fdi_rx_imr = FDI_RX_IMR(pipe);
  474. fdi_tx_ctl = FDI_TX_CTL(pipe);
  475. fdi_rx_ctl = FDI_RX_CTL(pipe);
  476. if (train_pattern == FDI_LINK_TRAIN_PATTERN1) {
  477. fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_1_CPT;
  478. fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_1;
  479. fdi_iir_check_bits = FDI_RX_BIT_LOCK;
  480. } else if (train_pattern == FDI_LINK_TRAIN_PATTERN2) {
  481. fdi_rx_train_bits = FDI_LINK_TRAIN_PATTERN_2_CPT;
  482. fdi_tx_train_bits = FDI_LINK_TRAIN_PATTERN_2;
  483. fdi_iir_check_bits = FDI_RX_SYMBOL_LOCK;
  484. } else {
  485. gvt_vgpu_err("Invalid train pattern %d\n", train_pattern);
  486. return -EINVAL;
  487. }
  488. fdi_rx_check_bits = FDI_RX_ENABLE | fdi_rx_train_bits;
  489. fdi_tx_check_bits = FDI_TX_ENABLE | fdi_tx_train_bits;
  490. /* If imr bit has been masked */
  491. if (vgpu_vreg_t(vgpu, fdi_rx_imr) & fdi_iir_check_bits)
  492. return 0;
  493. if (((vgpu_vreg_t(vgpu, fdi_tx_ctl) & fdi_tx_check_bits)
  494. == fdi_tx_check_bits)
  495. && ((vgpu_vreg_t(vgpu, fdi_rx_ctl) & fdi_rx_check_bits)
  496. == fdi_rx_check_bits))
  497. return 1;
  498. else
  499. return 0;
  500. }
  501. #define INVALID_INDEX (~0U)
  502. static unsigned int calc_index(unsigned int offset, unsigned int start,
  503. unsigned int next, unsigned int end, i915_reg_t i915_end)
  504. {
  505. unsigned int range = next - start;
  506. if (!end)
  507. end = i915_mmio_reg_offset(i915_end);
  508. if (offset < start || offset > end)
  509. return INVALID_INDEX;
  510. offset -= start;
  511. return offset / range;
  512. }
  513. #define FDI_RX_CTL_TO_PIPE(offset) \
  514. calc_index(offset, _FDI_RXA_CTL, _FDI_RXB_CTL, 0, FDI_RX_CTL(PIPE_C))
  515. #define FDI_TX_CTL_TO_PIPE(offset) \
  516. calc_index(offset, _FDI_TXA_CTL, _FDI_TXB_CTL, 0, FDI_TX_CTL(PIPE_C))
  517. #define FDI_RX_IMR_TO_PIPE(offset) \
  518. calc_index(offset, _FDI_RXA_IMR, _FDI_RXB_IMR, 0, FDI_RX_IMR(PIPE_C))
  519. static int update_fdi_rx_iir_status(struct intel_vgpu *vgpu,
  520. unsigned int offset, void *p_data, unsigned int bytes)
  521. {
  522. i915_reg_t fdi_rx_iir;
  523. unsigned int index;
  524. int ret;
  525. if (FDI_RX_CTL_TO_PIPE(offset) != INVALID_INDEX)
  526. index = FDI_RX_CTL_TO_PIPE(offset);
  527. else if (FDI_TX_CTL_TO_PIPE(offset) != INVALID_INDEX)
  528. index = FDI_TX_CTL_TO_PIPE(offset);
  529. else if (FDI_RX_IMR_TO_PIPE(offset) != INVALID_INDEX)
  530. index = FDI_RX_IMR_TO_PIPE(offset);
  531. else {
  532. gvt_vgpu_err("Unsupport registers %x\n", offset);
  533. return -EINVAL;
  534. }
  535. write_vreg(vgpu, offset, p_data, bytes);
  536. fdi_rx_iir = FDI_RX_IIR(index);
  537. ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN1);
  538. if (ret < 0)
  539. return ret;
  540. if (ret)
  541. vgpu_vreg_t(vgpu, fdi_rx_iir) |= FDI_RX_BIT_LOCK;
  542. ret = check_fdi_rx_train_status(vgpu, index, FDI_LINK_TRAIN_PATTERN2);
  543. if (ret < 0)
  544. return ret;
  545. if (ret)
  546. vgpu_vreg_t(vgpu, fdi_rx_iir) |= FDI_RX_SYMBOL_LOCK;
  547. if (offset == _FDI_RXA_CTL)
  548. if (fdi_auto_training_started(vgpu))
  549. vgpu_vreg_t(vgpu, DP_TP_STATUS(PORT_E)) |=
  550. DP_TP_STATUS_AUTOTRAIN_DONE;
  551. return 0;
  552. }
  553. #define DP_TP_CTL_TO_PORT(offset) \
  554. calc_index(offset, _DP_TP_CTL_A, _DP_TP_CTL_B, 0, DP_TP_CTL(PORT_E))
  555. static int dp_tp_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  556. void *p_data, unsigned int bytes)
  557. {
  558. i915_reg_t status_reg;
  559. unsigned int index;
  560. u32 data;
  561. write_vreg(vgpu, offset, p_data, bytes);
  562. index = DP_TP_CTL_TO_PORT(offset);
  563. data = (vgpu_vreg(vgpu, offset) & GENMASK(10, 8)) >> 8;
  564. if (data == 0x2) {
  565. status_reg = DP_TP_STATUS(index);
  566. vgpu_vreg_t(vgpu, status_reg) |= (1 << 25);
  567. }
  568. return 0;
  569. }
  570. static int dp_tp_status_mmio_write(struct intel_vgpu *vgpu,
  571. unsigned int offset, void *p_data, unsigned int bytes)
  572. {
  573. u32 reg_val;
  574. u32 sticky_mask;
  575. reg_val = *((u32 *)p_data);
  576. sticky_mask = GENMASK(27, 26) | (1 << 24);
  577. vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) |
  578. (vgpu_vreg(vgpu, offset) & sticky_mask);
  579. vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
  580. return 0;
  581. }
  582. static int pch_adpa_mmio_write(struct intel_vgpu *vgpu,
  583. unsigned int offset, void *p_data, unsigned int bytes)
  584. {
  585. u32 data;
  586. write_vreg(vgpu, offset, p_data, bytes);
  587. data = vgpu_vreg(vgpu, offset);
  588. if (data & ADPA_CRT_HOTPLUG_FORCE_TRIGGER)
  589. vgpu_vreg(vgpu, offset) &= ~ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  590. return 0;
  591. }
  592. static int south_chicken2_mmio_write(struct intel_vgpu *vgpu,
  593. unsigned int offset, void *p_data, unsigned int bytes)
  594. {
  595. u32 data;
  596. write_vreg(vgpu, offset, p_data, bytes);
  597. data = vgpu_vreg(vgpu, offset);
  598. if (data & FDI_MPHY_IOSFSB_RESET_CTL)
  599. vgpu_vreg(vgpu, offset) |= FDI_MPHY_IOSFSB_RESET_STATUS;
  600. else
  601. vgpu_vreg(vgpu, offset) &= ~FDI_MPHY_IOSFSB_RESET_STATUS;
  602. return 0;
  603. }
  604. #define DSPSURF_TO_PIPE(offset) \
  605. calc_index(offset, _DSPASURF, _DSPBSURF, 0, DSPSURF(PIPE_C))
  606. static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  607. void *p_data, unsigned int bytes)
  608. {
  609. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  610. unsigned int index = DSPSURF_TO_PIPE(offset);
  611. i915_reg_t surflive_reg = DSPSURFLIVE(index);
  612. int flip_event[] = {
  613. [PIPE_A] = PRIMARY_A_FLIP_DONE,
  614. [PIPE_B] = PRIMARY_B_FLIP_DONE,
  615. [PIPE_C] = PRIMARY_C_FLIP_DONE,
  616. };
  617. write_vreg(vgpu, offset, p_data, bytes);
  618. vgpu_vreg_t(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
  619. set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
  620. return 0;
  621. }
  622. #define SPRSURF_TO_PIPE(offset) \
  623. calc_index(offset, _SPRA_SURF, _SPRB_SURF, 0, SPRSURF(PIPE_C))
  624. static int spr_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  625. void *p_data, unsigned int bytes)
  626. {
  627. unsigned int index = SPRSURF_TO_PIPE(offset);
  628. i915_reg_t surflive_reg = SPRSURFLIVE(index);
  629. int flip_event[] = {
  630. [PIPE_A] = SPRITE_A_FLIP_DONE,
  631. [PIPE_B] = SPRITE_B_FLIP_DONE,
  632. [PIPE_C] = SPRITE_C_FLIP_DONE,
  633. };
  634. write_vreg(vgpu, offset, p_data, bytes);
  635. vgpu_vreg_t(vgpu, surflive_reg) = vgpu_vreg(vgpu, offset);
  636. set_bit(flip_event[index], vgpu->irq.flip_done_event[index]);
  637. return 0;
  638. }
  639. static int trigger_aux_channel_interrupt(struct intel_vgpu *vgpu,
  640. unsigned int reg)
  641. {
  642. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  643. enum intel_gvt_event_type event;
  644. if (reg == _DPA_AUX_CH_CTL)
  645. event = AUX_CHANNEL_A;
  646. else if (reg == _PCH_DPB_AUX_CH_CTL || reg == _DPB_AUX_CH_CTL)
  647. event = AUX_CHANNEL_B;
  648. else if (reg == _PCH_DPC_AUX_CH_CTL || reg == _DPC_AUX_CH_CTL)
  649. event = AUX_CHANNEL_C;
  650. else if (reg == _PCH_DPD_AUX_CH_CTL || reg == _DPD_AUX_CH_CTL)
  651. event = AUX_CHANNEL_D;
  652. else {
  653. WARN_ON(true);
  654. return -EINVAL;
  655. }
  656. intel_vgpu_trigger_virtual_event(vgpu, event);
  657. return 0;
  658. }
  659. static int dp_aux_ch_ctl_trans_done(struct intel_vgpu *vgpu, u32 value,
  660. unsigned int reg, int len, bool data_valid)
  661. {
  662. /* mark transaction done */
  663. value |= DP_AUX_CH_CTL_DONE;
  664. value &= ~DP_AUX_CH_CTL_SEND_BUSY;
  665. value &= ~DP_AUX_CH_CTL_RECEIVE_ERROR;
  666. if (data_valid)
  667. value &= ~DP_AUX_CH_CTL_TIME_OUT_ERROR;
  668. else
  669. value |= DP_AUX_CH_CTL_TIME_OUT_ERROR;
  670. /* message size */
  671. value &= ~(0xf << 20);
  672. value |= (len << 20);
  673. vgpu_vreg(vgpu, reg) = value;
  674. if (value & DP_AUX_CH_CTL_INTERRUPT)
  675. return trigger_aux_channel_interrupt(vgpu, reg);
  676. return 0;
  677. }
  678. static void dp_aux_ch_ctl_link_training(struct intel_vgpu_dpcd_data *dpcd,
  679. uint8_t t)
  680. {
  681. if ((t & DPCD_TRAINING_PATTERN_SET_MASK) == DPCD_TRAINING_PATTERN_1) {
  682. /* training pattern 1 for CR */
  683. /* set LANE0_CR_DONE, LANE1_CR_DONE */
  684. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_CR_DONE;
  685. /* set LANE2_CR_DONE, LANE3_CR_DONE */
  686. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_CR_DONE;
  687. } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
  688. DPCD_TRAINING_PATTERN_2) {
  689. /* training pattern 2 for EQ */
  690. /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane0_1 */
  691. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_LANES_EQ_DONE;
  692. dpcd->data[DPCD_LANE0_1_STATUS] |= DPCD_SYMBOL_LOCKED;
  693. /* Set CHANNEL_EQ_DONE and SYMBOL_LOCKED for Lane2_3 */
  694. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_LANES_EQ_DONE;
  695. dpcd->data[DPCD_LANE2_3_STATUS] |= DPCD_SYMBOL_LOCKED;
  696. /* set INTERLANE_ALIGN_DONE */
  697. dpcd->data[DPCD_LANE_ALIGN_STATUS_UPDATED] |=
  698. DPCD_INTERLANE_ALIGN_DONE;
  699. } else if ((t & DPCD_TRAINING_PATTERN_SET_MASK) ==
  700. DPCD_LINK_TRAINING_DISABLED) {
  701. /* finish link training */
  702. /* set sink status as synchronized */
  703. dpcd->data[DPCD_SINK_STATUS] = DPCD_SINK_IN_SYNC;
  704. }
  705. }
  706. #define _REG_HSW_DP_AUX_CH_CTL(dp) \
  707. ((dp) ? (_PCH_DPB_AUX_CH_CTL + ((dp)-1)*0x100) : 0x64010)
  708. #define _REG_SKL_DP_AUX_CH_CTL(dp) (0x64010 + (dp) * 0x100)
  709. #define OFFSET_TO_DP_AUX_PORT(offset) (((offset) & 0xF00) >> 8)
  710. #define dpy_is_valid_port(port) \
  711. (((port) >= PORT_A) && ((port) < I915_MAX_PORTS))
  712. static int dp_aux_ch_ctl_mmio_write(struct intel_vgpu *vgpu,
  713. unsigned int offset, void *p_data, unsigned int bytes)
  714. {
  715. struct intel_vgpu_display *display = &vgpu->display;
  716. int msg, addr, ctrl, op, len;
  717. int port_index = OFFSET_TO_DP_AUX_PORT(offset);
  718. struct intel_vgpu_dpcd_data *dpcd = NULL;
  719. struct intel_vgpu_port *port = NULL;
  720. u32 data;
  721. if (!dpy_is_valid_port(port_index)) {
  722. gvt_vgpu_err("Unsupported DP port access!\n");
  723. return 0;
  724. }
  725. write_vreg(vgpu, offset, p_data, bytes);
  726. data = vgpu_vreg(vgpu, offset);
  727. if ((IS_SKYLAKE(vgpu->gvt->dev_priv)
  728. || IS_KABYLAKE(vgpu->gvt->dev_priv))
  729. && offset != _REG_SKL_DP_AUX_CH_CTL(port_index)) {
  730. /* SKL DPB/C/D aux ctl register changed */
  731. return 0;
  732. } else if (IS_BROADWELL(vgpu->gvt->dev_priv) &&
  733. offset != _REG_HSW_DP_AUX_CH_CTL(port_index)) {
  734. /* write to the data registers */
  735. return 0;
  736. }
  737. if (!(data & DP_AUX_CH_CTL_SEND_BUSY)) {
  738. /* just want to clear the sticky bits */
  739. vgpu_vreg(vgpu, offset) = 0;
  740. return 0;
  741. }
  742. port = &display->ports[port_index];
  743. dpcd = port->dpcd;
  744. /* read out message from DATA1 register */
  745. msg = vgpu_vreg(vgpu, offset + 4);
  746. addr = (msg >> 8) & 0xffff;
  747. ctrl = (msg >> 24) & 0xff;
  748. len = msg & 0xff;
  749. op = ctrl >> 4;
  750. if (op == GVT_AUX_NATIVE_WRITE) {
  751. int t;
  752. uint8_t buf[16];
  753. if ((addr + len + 1) >= DPCD_SIZE) {
  754. /*
  755. * Write request exceeds what we supported,
  756. * DCPD spec: When a Source Device is writing a DPCD
  757. * address not supported by the Sink Device, the Sink
  758. * Device shall reply with AUX NACK and “M” equal to
  759. * zero.
  760. */
  761. /* NAK the write */
  762. vgpu_vreg(vgpu, offset + 4) = AUX_NATIVE_REPLY_NAK;
  763. dp_aux_ch_ctl_trans_done(vgpu, data, offset, 2, true);
  764. return 0;
  765. }
  766. /*
  767. * Write request format: (command + address) occupies
  768. * 3 bytes, followed by (len + 1) bytes of data.
  769. */
  770. if (WARN_ON((len + 4) > AUX_BURST_SIZE))
  771. return -EINVAL;
  772. /* unpack data from vreg to buf */
  773. for (t = 0; t < 4; t++) {
  774. u32 r = vgpu_vreg(vgpu, offset + 8 + t * 4);
  775. buf[t * 4] = (r >> 24) & 0xff;
  776. buf[t * 4 + 1] = (r >> 16) & 0xff;
  777. buf[t * 4 + 2] = (r >> 8) & 0xff;
  778. buf[t * 4 + 3] = r & 0xff;
  779. }
  780. /* write to virtual DPCD */
  781. if (dpcd && dpcd->data_valid) {
  782. for (t = 0; t <= len; t++) {
  783. int p = addr + t;
  784. dpcd->data[p] = buf[t];
  785. /* check for link training */
  786. if (p == DPCD_TRAINING_PATTERN_SET)
  787. dp_aux_ch_ctl_link_training(dpcd,
  788. buf[t]);
  789. }
  790. }
  791. /* ACK the write */
  792. vgpu_vreg(vgpu, offset + 4) = 0;
  793. dp_aux_ch_ctl_trans_done(vgpu, data, offset, 1,
  794. dpcd && dpcd->data_valid);
  795. return 0;
  796. }
  797. if (op == GVT_AUX_NATIVE_READ) {
  798. int idx, i, ret = 0;
  799. if ((addr + len + 1) >= DPCD_SIZE) {
  800. /*
  801. * read request exceeds what we supported
  802. * DPCD spec: A Sink Device receiving a Native AUX CH
  803. * read request for an unsupported DPCD address must
  804. * reply with an AUX ACK and read data set equal to
  805. * zero instead of replying with AUX NACK.
  806. */
  807. /* ACK the READ*/
  808. vgpu_vreg(vgpu, offset + 4) = 0;
  809. vgpu_vreg(vgpu, offset + 8) = 0;
  810. vgpu_vreg(vgpu, offset + 12) = 0;
  811. vgpu_vreg(vgpu, offset + 16) = 0;
  812. vgpu_vreg(vgpu, offset + 20) = 0;
  813. dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
  814. true);
  815. return 0;
  816. }
  817. for (idx = 1; idx <= 5; idx++) {
  818. /* clear the data registers */
  819. vgpu_vreg(vgpu, offset + 4 * idx) = 0;
  820. }
  821. /*
  822. * Read reply format: ACK (1 byte) plus (len + 1) bytes of data.
  823. */
  824. if (WARN_ON((len + 2) > AUX_BURST_SIZE))
  825. return -EINVAL;
  826. /* read from virtual DPCD to vreg */
  827. /* first 4 bytes: [ACK][addr][addr+1][addr+2] */
  828. if (dpcd && dpcd->data_valid) {
  829. for (i = 1; i <= (len + 1); i++) {
  830. int t;
  831. t = dpcd->data[addr + i - 1];
  832. t <<= (24 - 8 * (i % 4));
  833. ret |= t;
  834. if ((i % 4 == 3) || (i == (len + 1))) {
  835. vgpu_vreg(vgpu, offset +
  836. (i / 4 + 1) * 4) = ret;
  837. ret = 0;
  838. }
  839. }
  840. }
  841. dp_aux_ch_ctl_trans_done(vgpu, data, offset, len + 2,
  842. dpcd && dpcd->data_valid);
  843. return 0;
  844. }
  845. /* i2c transaction starts */
  846. intel_gvt_i2c_handle_aux_ch_write(vgpu, port_index, offset, p_data);
  847. if (data & DP_AUX_CH_CTL_INTERRUPT)
  848. trigger_aux_channel_interrupt(vgpu, offset);
  849. return 0;
  850. }
  851. static int mbctl_write(struct intel_vgpu *vgpu, unsigned int offset,
  852. void *p_data, unsigned int bytes)
  853. {
  854. *(u32 *)p_data &= (~GEN6_MBCTL_ENABLE_BOOT_FETCH);
  855. write_vreg(vgpu, offset, p_data, bytes);
  856. return 0;
  857. }
  858. static int vga_control_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  859. void *p_data, unsigned int bytes)
  860. {
  861. bool vga_disable;
  862. write_vreg(vgpu, offset, p_data, bytes);
  863. vga_disable = vgpu_vreg(vgpu, offset) & VGA_DISP_DISABLE;
  864. gvt_dbg_core("vgpu%d: %s VGA mode\n", vgpu->id,
  865. vga_disable ? "Disable" : "Enable");
  866. return 0;
  867. }
  868. static u32 read_virtual_sbi_register(struct intel_vgpu *vgpu,
  869. unsigned int sbi_offset)
  870. {
  871. struct intel_vgpu_display *display = &vgpu->display;
  872. int num = display->sbi.number;
  873. int i;
  874. for (i = 0; i < num; ++i)
  875. if (display->sbi.registers[i].offset == sbi_offset)
  876. break;
  877. if (i == num)
  878. return 0;
  879. return display->sbi.registers[i].value;
  880. }
  881. static void write_virtual_sbi_register(struct intel_vgpu *vgpu,
  882. unsigned int offset, u32 value)
  883. {
  884. struct intel_vgpu_display *display = &vgpu->display;
  885. int num = display->sbi.number;
  886. int i;
  887. for (i = 0; i < num; ++i) {
  888. if (display->sbi.registers[i].offset == offset)
  889. break;
  890. }
  891. if (i == num) {
  892. if (num == SBI_REG_MAX) {
  893. gvt_vgpu_err("SBI caching meets maximum limits\n");
  894. return;
  895. }
  896. display->sbi.number++;
  897. }
  898. display->sbi.registers[i].offset = offset;
  899. display->sbi.registers[i].value = value;
  900. }
  901. static int sbi_data_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  902. void *p_data, unsigned int bytes)
  903. {
  904. if (((vgpu_vreg_t(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
  905. SBI_OPCODE_SHIFT) == SBI_CMD_CRRD) {
  906. unsigned int sbi_offset = (vgpu_vreg_t(vgpu, SBI_ADDR) &
  907. SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
  908. vgpu_vreg(vgpu, offset) = read_virtual_sbi_register(vgpu,
  909. sbi_offset);
  910. }
  911. read_vreg(vgpu, offset, p_data, bytes);
  912. return 0;
  913. }
  914. static int sbi_ctl_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  915. void *p_data, unsigned int bytes)
  916. {
  917. u32 data;
  918. write_vreg(vgpu, offset, p_data, bytes);
  919. data = vgpu_vreg(vgpu, offset);
  920. data &= ~(SBI_STAT_MASK << SBI_STAT_SHIFT);
  921. data |= SBI_READY;
  922. data &= ~(SBI_RESPONSE_MASK << SBI_RESPONSE_SHIFT);
  923. data |= SBI_RESPONSE_SUCCESS;
  924. vgpu_vreg(vgpu, offset) = data;
  925. if (((vgpu_vreg_t(vgpu, SBI_CTL_STAT) & SBI_OPCODE_MASK) >>
  926. SBI_OPCODE_SHIFT) == SBI_CMD_CRWR) {
  927. unsigned int sbi_offset = (vgpu_vreg_t(vgpu, SBI_ADDR) &
  928. SBI_ADDR_OFFSET_MASK) >> SBI_ADDR_OFFSET_SHIFT;
  929. write_virtual_sbi_register(vgpu, sbi_offset,
  930. vgpu_vreg_t(vgpu, SBI_DATA));
  931. }
  932. return 0;
  933. }
  934. #define _vgtif_reg(x) \
  935. (VGT_PVINFO_PAGE + offsetof(struct vgt_if, x))
  936. static int pvinfo_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  937. void *p_data, unsigned int bytes)
  938. {
  939. bool invalid_read = false;
  940. read_vreg(vgpu, offset, p_data, bytes);
  941. switch (offset) {
  942. case _vgtif_reg(magic) ... _vgtif_reg(vgt_id):
  943. if (offset + bytes > _vgtif_reg(vgt_id) + 4)
  944. invalid_read = true;
  945. break;
  946. case _vgtif_reg(avail_rs.mappable_gmadr.base) ...
  947. _vgtif_reg(avail_rs.fence_num):
  948. if (offset + bytes >
  949. _vgtif_reg(avail_rs.fence_num) + 4)
  950. invalid_read = true;
  951. break;
  952. case 0x78010: /* vgt_caps */
  953. case 0x7881c:
  954. break;
  955. default:
  956. invalid_read = true;
  957. break;
  958. }
  959. if (invalid_read)
  960. gvt_vgpu_err("invalid pvinfo read: [%x:%x] = %x\n",
  961. offset, bytes, *(u32 *)p_data);
  962. vgpu->pv_notified = true;
  963. return 0;
  964. }
  965. static int handle_g2v_notification(struct intel_vgpu *vgpu, int notification)
  966. {
  967. intel_gvt_gtt_type_t root_entry_type = GTT_TYPE_PPGTT_ROOT_L4_ENTRY;
  968. struct intel_vgpu_mm *mm;
  969. u64 *pdps;
  970. pdps = (u64 *)&vgpu_vreg64_t(vgpu, vgtif_reg(pdp[0]));
  971. switch (notification) {
  972. case VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE:
  973. root_entry_type = GTT_TYPE_PPGTT_ROOT_L3_ENTRY;
  974. /* fall through */
  975. case VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE:
  976. mm = intel_vgpu_get_ppgtt_mm(vgpu, root_entry_type, pdps);
  977. return PTR_ERR_OR_ZERO(mm);
  978. case VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY:
  979. case VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY:
  980. return intel_vgpu_put_ppgtt_mm(vgpu, pdps);
  981. case VGT_G2V_EXECLIST_CONTEXT_CREATE:
  982. case VGT_G2V_EXECLIST_CONTEXT_DESTROY:
  983. case 1: /* Remove this in guest driver. */
  984. break;
  985. default:
  986. gvt_vgpu_err("Invalid PV notification %d\n", notification);
  987. }
  988. return 0;
  989. }
  990. static int send_display_ready_uevent(struct intel_vgpu *vgpu, int ready)
  991. {
  992. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  993. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  994. char *env[3] = {NULL, NULL, NULL};
  995. char vmid_str[20];
  996. char display_ready_str[20];
  997. snprintf(display_ready_str, 20, "GVT_DISPLAY_READY=%d", ready);
  998. env[0] = display_ready_str;
  999. snprintf(vmid_str, 20, "VMID=%d", vgpu->id);
  1000. env[1] = vmid_str;
  1001. return kobject_uevent_env(kobj, KOBJ_ADD, env);
  1002. }
  1003. static int pvinfo_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  1004. void *p_data, unsigned int bytes)
  1005. {
  1006. u32 data;
  1007. int ret;
  1008. write_vreg(vgpu, offset, p_data, bytes);
  1009. data = vgpu_vreg(vgpu, offset);
  1010. switch (offset) {
  1011. case _vgtif_reg(display_ready):
  1012. send_display_ready_uevent(vgpu, data ? 1 : 0);
  1013. break;
  1014. case _vgtif_reg(g2v_notify):
  1015. ret = handle_g2v_notification(vgpu, data);
  1016. break;
  1017. /* add xhot and yhot to handled list to avoid error log */
  1018. case 0x78830:
  1019. case 0x78834:
  1020. case _vgtif_reg(pdp[0].lo):
  1021. case _vgtif_reg(pdp[0].hi):
  1022. case _vgtif_reg(pdp[1].lo):
  1023. case _vgtif_reg(pdp[1].hi):
  1024. case _vgtif_reg(pdp[2].lo):
  1025. case _vgtif_reg(pdp[2].hi):
  1026. case _vgtif_reg(pdp[3].lo):
  1027. case _vgtif_reg(pdp[3].hi):
  1028. case _vgtif_reg(execlist_context_descriptor_lo):
  1029. case _vgtif_reg(execlist_context_descriptor_hi):
  1030. break;
  1031. case _vgtif_reg(rsv5[0])..._vgtif_reg(rsv5[3]):
  1032. enter_failsafe_mode(vgpu, GVT_FAILSAFE_INSUFFICIENT_RESOURCE);
  1033. break;
  1034. default:
  1035. gvt_vgpu_err("invalid pvinfo write offset %x bytes %x data %x\n",
  1036. offset, bytes, data);
  1037. break;
  1038. }
  1039. return 0;
  1040. }
  1041. static int pf_write(struct intel_vgpu *vgpu,
  1042. unsigned int offset, void *p_data, unsigned int bytes)
  1043. {
  1044. u32 val = *(u32 *)p_data;
  1045. if ((offset == _PS_1A_CTRL || offset == _PS_2A_CTRL ||
  1046. offset == _PS_1B_CTRL || offset == _PS_2B_CTRL ||
  1047. offset == _PS_1C_CTRL) && (val & PS_PLANE_SEL_MASK) != 0) {
  1048. WARN_ONCE(true, "VM(%d): guest is trying to scaling a plane\n",
  1049. vgpu->id);
  1050. return 0;
  1051. }
  1052. return intel_vgpu_default_mmio_write(vgpu, offset, p_data, bytes);
  1053. }
  1054. static int power_well_ctl_mmio_write(struct intel_vgpu *vgpu,
  1055. unsigned int offset, void *p_data, unsigned int bytes)
  1056. {
  1057. write_vreg(vgpu, offset, p_data, bytes);
  1058. if (vgpu_vreg(vgpu, offset) & HSW_PWR_WELL_CTL_REQ(HSW_DISP_PW_GLOBAL))
  1059. vgpu_vreg(vgpu, offset) |=
  1060. HSW_PWR_WELL_CTL_STATE(HSW_DISP_PW_GLOBAL);
  1061. else
  1062. vgpu_vreg(vgpu, offset) &=
  1063. ~HSW_PWR_WELL_CTL_STATE(HSW_DISP_PW_GLOBAL);
  1064. return 0;
  1065. }
  1066. static int fpga_dbg_mmio_write(struct intel_vgpu *vgpu,
  1067. unsigned int offset, void *p_data, unsigned int bytes)
  1068. {
  1069. write_vreg(vgpu, offset, p_data, bytes);
  1070. if (vgpu_vreg(vgpu, offset) & FPGA_DBG_RM_NOCLAIM)
  1071. vgpu_vreg(vgpu, offset) &= ~FPGA_DBG_RM_NOCLAIM;
  1072. return 0;
  1073. }
  1074. static int dma_ctrl_write(struct intel_vgpu *vgpu, unsigned int offset,
  1075. void *p_data, unsigned int bytes)
  1076. {
  1077. u32 mode;
  1078. write_vreg(vgpu, offset, p_data, bytes);
  1079. mode = vgpu_vreg(vgpu, offset);
  1080. if (GFX_MODE_BIT_SET_IN_MASK(mode, START_DMA)) {
  1081. WARN_ONCE(1, "VM(%d): iGVT-g doesn't support GuC\n",
  1082. vgpu->id);
  1083. return 0;
  1084. }
  1085. return 0;
  1086. }
  1087. static int gen9_trtte_write(struct intel_vgpu *vgpu, unsigned int offset,
  1088. void *p_data, unsigned int bytes)
  1089. {
  1090. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1091. u32 trtte = *(u32 *)p_data;
  1092. if ((trtte & 1) && (trtte & (1 << 1)) == 0) {
  1093. WARN(1, "VM(%d): Use physical address for TRTT!\n",
  1094. vgpu->id);
  1095. return -EINVAL;
  1096. }
  1097. write_vreg(vgpu, offset, p_data, bytes);
  1098. /* TRTTE is not per-context */
  1099. mmio_hw_access_pre(dev_priv);
  1100. I915_WRITE(_MMIO(offset), vgpu_vreg(vgpu, offset));
  1101. mmio_hw_access_post(dev_priv);
  1102. return 0;
  1103. }
  1104. static int gen9_trtt_chicken_write(struct intel_vgpu *vgpu, unsigned int offset,
  1105. void *p_data, unsigned int bytes)
  1106. {
  1107. struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
  1108. u32 val = *(u32 *)p_data;
  1109. if (val & 1) {
  1110. /* unblock hw logic */
  1111. mmio_hw_access_pre(dev_priv);
  1112. I915_WRITE(_MMIO(offset), val);
  1113. mmio_hw_access_post(dev_priv);
  1114. }
  1115. write_vreg(vgpu, offset, p_data, bytes);
  1116. return 0;
  1117. }
  1118. static int dpll_status_read(struct intel_vgpu *vgpu, unsigned int offset,
  1119. void *p_data, unsigned int bytes)
  1120. {
  1121. u32 v = 0;
  1122. if (vgpu_vreg(vgpu, 0x46010) & (1 << 31))
  1123. v |= (1 << 0);
  1124. if (vgpu_vreg(vgpu, 0x46014) & (1 << 31))
  1125. v |= (1 << 8);
  1126. if (vgpu_vreg(vgpu, 0x46040) & (1 << 31))
  1127. v |= (1 << 16);
  1128. if (vgpu_vreg(vgpu, 0x46060) & (1 << 31))
  1129. v |= (1 << 24);
  1130. vgpu_vreg(vgpu, offset) = v;
  1131. return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
  1132. }
  1133. static int mailbox_write(struct intel_vgpu *vgpu, unsigned int offset,
  1134. void *p_data, unsigned int bytes)
  1135. {
  1136. u32 value = *(u32 *)p_data;
  1137. u32 cmd = value & 0xff;
  1138. u32 *data0 = &vgpu_vreg_t(vgpu, GEN6_PCODE_DATA);
  1139. switch (cmd) {
  1140. case GEN9_PCODE_READ_MEM_LATENCY:
  1141. if (IS_SKYLAKE(vgpu->gvt->dev_priv)
  1142. || IS_KABYLAKE(vgpu->gvt->dev_priv)) {
  1143. /**
  1144. * "Read memory latency" command on gen9.
  1145. * Below memory latency values are read
  1146. * from skylake platform.
  1147. */
  1148. if (!*data0)
  1149. *data0 = 0x1e1a1100;
  1150. else
  1151. *data0 = 0x61514b3d;
  1152. }
  1153. break;
  1154. case SKL_PCODE_CDCLK_CONTROL:
  1155. if (IS_SKYLAKE(vgpu->gvt->dev_priv)
  1156. || IS_KABYLAKE(vgpu->gvt->dev_priv))
  1157. *data0 = SKL_CDCLK_READY_FOR_CHANGE;
  1158. break;
  1159. case GEN6_PCODE_READ_RC6VIDS:
  1160. *data0 |= 0x1;
  1161. break;
  1162. }
  1163. gvt_dbg_core("VM(%d) write %x to mailbox, return data0 %x\n",
  1164. vgpu->id, value, *data0);
  1165. /**
  1166. * PCODE_READY clear means ready for pcode read/write,
  1167. * PCODE_ERROR_MASK clear means no error happened. In GVT-g we
  1168. * always emulate as pcode read/write success and ready for access
  1169. * anytime, since we don't touch real physical registers here.
  1170. */
  1171. value &= ~(GEN6_PCODE_READY | GEN6_PCODE_ERROR_MASK);
  1172. return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
  1173. }
  1174. static int hws_pga_write(struct intel_vgpu *vgpu, unsigned int offset,
  1175. void *p_data, unsigned int bytes)
  1176. {
  1177. u32 value = *(u32 *)p_data;
  1178. int ring_id = intel_gvt_render_mmio_to_ring_id(vgpu->gvt, offset);
  1179. if (!intel_gvt_ggtt_validate_range(vgpu, value, I915_GTT_PAGE_SIZE)) {
  1180. gvt_vgpu_err("write invalid HWSP address, reg:0x%x, value:0x%x\n",
  1181. offset, value);
  1182. return -EINVAL;
  1183. }
  1184. /*
  1185. * Need to emulate all the HWSP register write to ensure host can
  1186. * update the VM CSB status correctly. Here listed registers can
  1187. * support BDW, SKL or other platforms with same HWSP registers.
  1188. */
  1189. if (unlikely(ring_id < 0 || ring_id >= I915_NUM_ENGINES)) {
  1190. gvt_vgpu_err("access unknown hardware status page register:0x%x\n",
  1191. offset);
  1192. return -EINVAL;
  1193. }
  1194. vgpu->hws_pga[ring_id] = value;
  1195. gvt_dbg_mmio("VM(%d) write: 0x%x to HWSP: 0x%x\n",
  1196. vgpu->id, value, offset);
  1197. return intel_vgpu_default_mmio_write(vgpu, offset, &value, bytes);
  1198. }
  1199. static int skl_power_well_ctl_write(struct intel_vgpu *vgpu,
  1200. unsigned int offset, void *p_data, unsigned int bytes)
  1201. {
  1202. u32 v = *(u32 *)p_data;
  1203. v &= (1 << 31) | (1 << 29) | (1 << 9) |
  1204. (1 << 7) | (1 << 5) | (1 << 3) | (1 << 1);
  1205. v |= (v >> 1);
  1206. return intel_vgpu_default_mmio_write(vgpu, offset, &v, bytes);
  1207. }
  1208. static int skl_lcpll_write(struct intel_vgpu *vgpu, unsigned int offset,
  1209. void *p_data, unsigned int bytes)
  1210. {
  1211. u32 v = *(u32 *)p_data;
  1212. /* other bits are MBZ. */
  1213. v &= (1 << 31) | (1 << 30);
  1214. v & (1 << 31) ? (v |= (1 << 30)) : (v &= ~(1 << 30));
  1215. vgpu_vreg(vgpu, offset) = v;
  1216. return 0;
  1217. }
  1218. static int mmio_read_from_hw(struct intel_vgpu *vgpu,
  1219. unsigned int offset, void *p_data, unsigned int bytes)
  1220. {
  1221. struct intel_gvt *gvt = vgpu->gvt;
  1222. struct drm_i915_private *dev_priv = gvt->dev_priv;
  1223. int ring_id;
  1224. u32 ring_base;
  1225. ring_id = intel_gvt_render_mmio_to_ring_id(gvt, offset);
  1226. /**
  1227. * Read HW reg in following case
  1228. * a. the offset isn't a ring mmio
  1229. * b. the offset's ring is running on hw.
  1230. * c. the offset is ring time stamp mmio
  1231. */
  1232. if (ring_id >= 0)
  1233. ring_base = dev_priv->engine[ring_id]->mmio_base;
  1234. if (ring_id < 0 || vgpu == gvt->scheduler.engine_owner[ring_id] ||
  1235. offset == i915_mmio_reg_offset(RING_TIMESTAMP(ring_base)) ||
  1236. offset == i915_mmio_reg_offset(RING_TIMESTAMP_UDW(ring_base))) {
  1237. mmio_hw_access_pre(dev_priv);
  1238. vgpu_vreg(vgpu, offset) = I915_READ(_MMIO(offset));
  1239. mmio_hw_access_post(dev_priv);
  1240. }
  1241. return intel_vgpu_default_mmio_read(vgpu, offset, p_data, bytes);
  1242. }
  1243. static int elsp_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  1244. void *p_data, unsigned int bytes)
  1245. {
  1246. int ring_id = intel_gvt_render_mmio_to_ring_id(vgpu->gvt, offset);
  1247. struct intel_vgpu_execlist *execlist;
  1248. u32 data = *(u32 *)p_data;
  1249. int ret = 0;
  1250. if (WARN_ON(ring_id < 0 || ring_id >= I915_NUM_ENGINES))
  1251. return -EINVAL;
  1252. execlist = &vgpu->submission.execlist[ring_id];
  1253. execlist->elsp_dwords.data[3 - execlist->elsp_dwords.index] = data;
  1254. if (execlist->elsp_dwords.index == 3) {
  1255. ret = intel_vgpu_submit_execlist(vgpu, ring_id);
  1256. if(ret)
  1257. gvt_vgpu_err("fail submit workload on ring %d\n",
  1258. ring_id);
  1259. }
  1260. ++execlist->elsp_dwords.index;
  1261. execlist->elsp_dwords.index &= 0x3;
  1262. return ret;
  1263. }
  1264. static int ring_mode_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  1265. void *p_data, unsigned int bytes)
  1266. {
  1267. u32 data = *(u32 *)p_data;
  1268. int ring_id = intel_gvt_render_mmio_to_ring_id(vgpu->gvt, offset);
  1269. bool enable_execlist;
  1270. int ret;
  1271. write_vreg(vgpu, offset, p_data, bytes);
  1272. /* when PPGTT mode enabled, we will check if guest has called
  1273. * pvinfo, if not, we will treat this guest as non-gvtg-aware
  1274. * guest, and stop emulating its cfg space, mmio, gtt, etc.
  1275. */
  1276. if (((data & _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE)) ||
  1277. (data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE)))
  1278. && !vgpu->pv_notified) {
  1279. enter_failsafe_mode(vgpu, GVT_FAILSAFE_UNSUPPORTED_GUEST);
  1280. return 0;
  1281. }
  1282. if ((data & _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE))
  1283. || (data & _MASKED_BIT_DISABLE(GFX_RUN_LIST_ENABLE))) {
  1284. enable_execlist = !!(data & GFX_RUN_LIST_ENABLE);
  1285. gvt_dbg_core("EXECLIST %s on ring %d\n",
  1286. (enable_execlist ? "enabling" : "disabling"),
  1287. ring_id);
  1288. if (!enable_execlist)
  1289. return 0;
  1290. ret = intel_vgpu_select_submission_ops(vgpu,
  1291. ENGINE_MASK(ring_id),
  1292. INTEL_VGPU_EXECLIST_SUBMISSION);
  1293. if (ret)
  1294. return ret;
  1295. intel_vgpu_start_schedule(vgpu);
  1296. }
  1297. return 0;
  1298. }
  1299. static int gvt_reg_tlb_control_handler(struct intel_vgpu *vgpu,
  1300. unsigned int offset, void *p_data, unsigned int bytes)
  1301. {
  1302. unsigned int id = 0;
  1303. write_vreg(vgpu, offset, p_data, bytes);
  1304. vgpu_vreg(vgpu, offset) = 0;
  1305. switch (offset) {
  1306. case 0x4260:
  1307. id = RCS;
  1308. break;
  1309. case 0x4264:
  1310. id = VCS;
  1311. break;
  1312. case 0x4268:
  1313. id = VCS2;
  1314. break;
  1315. case 0x426c:
  1316. id = BCS;
  1317. break;
  1318. case 0x4270:
  1319. id = VECS;
  1320. break;
  1321. default:
  1322. return -EINVAL;
  1323. }
  1324. set_bit(id, (void *)vgpu->submission.tlb_handle_pending);
  1325. return 0;
  1326. }
  1327. static int ring_reset_ctl_write(struct intel_vgpu *vgpu,
  1328. unsigned int offset, void *p_data, unsigned int bytes)
  1329. {
  1330. u32 data;
  1331. write_vreg(vgpu, offset, p_data, bytes);
  1332. data = vgpu_vreg(vgpu, offset);
  1333. if (data & _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET))
  1334. data |= RESET_CTL_READY_TO_RESET;
  1335. else if (data & _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET))
  1336. data &= ~RESET_CTL_READY_TO_RESET;
  1337. vgpu_vreg(vgpu, offset) = data;
  1338. return 0;
  1339. }
  1340. #define MMIO_F(reg, s, f, am, rm, d, r, w) do { \
  1341. ret = new_mmio_info(gvt, i915_mmio_reg_offset(reg), \
  1342. f, s, am, rm, d, r, w); \
  1343. if (ret) \
  1344. return ret; \
  1345. } while (0)
  1346. #define MMIO_D(reg, d) \
  1347. MMIO_F(reg, 4, 0, 0, 0, d, NULL, NULL)
  1348. #define MMIO_DH(reg, d, r, w) \
  1349. MMIO_F(reg, 4, 0, 0, 0, d, r, w)
  1350. #define MMIO_DFH(reg, d, f, r, w) \
  1351. MMIO_F(reg, 4, f, 0, 0, d, r, w)
  1352. #define MMIO_GM(reg, d, r, w) \
  1353. MMIO_F(reg, 4, F_GMADR, 0xFFFFF000, 0, d, r, w)
  1354. #define MMIO_GM_RDR(reg, d, r, w) \
  1355. MMIO_F(reg, 4, F_GMADR | F_CMD_ACCESS, 0xFFFFF000, 0, d, r, w)
  1356. #define MMIO_RO(reg, d, f, rm, r, w) \
  1357. MMIO_F(reg, 4, F_RO | f, 0, rm, d, r, w)
  1358. #define MMIO_RING_F(prefix, s, f, am, rm, d, r, w) do { \
  1359. MMIO_F(prefix(RENDER_RING_BASE), s, f, am, rm, d, r, w); \
  1360. MMIO_F(prefix(BLT_RING_BASE), s, f, am, rm, d, r, w); \
  1361. MMIO_F(prefix(GEN6_BSD_RING_BASE), s, f, am, rm, d, r, w); \
  1362. MMIO_F(prefix(VEBOX_RING_BASE), s, f, am, rm, d, r, w); \
  1363. if (HAS_BSD2(dev_priv)) \
  1364. MMIO_F(prefix(GEN8_BSD2_RING_BASE), s, f, am, rm, d, r, w); \
  1365. } while (0)
  1366. #define MMIO_RING_D(prefix, d) \
  1367. MMIO_RING_F(prefix, 4, 0, 0, 0, d, NULL, NULL)
  1368. #define MMIO_RING_DFH(prefix, d, f, r, w) \
  1369. MMIO_RING_F(prefix, 4, f, 0, 0, d, r, w)
  1370. #define MMIO_RING_GM(prefix, d, r, w) \
  1371. MMIO_RING_F(prefix, 4, F_GMADR, 0xFFFF0000, 0, d, r, w)
  1372. #define MMIO_RING_GM_RDR(prefix, d, r, w) \
  1373. MMIO_RING_F(prefix, 4, F_GMADR | F_CMD_ACCESS, 0xFFFF0000, 0, d, r, w)
  1374. #define MMIO_RING_RO(prefix, d, f, rm, r, w) \
  1375. MMIO_RING_F(prefix, 4, F_RO | f, 0, rm, d, r, w)
  1376. static int init_generic_mmio_info(struct intel_gvt *gvt)
  1377. {
  1378. struct drm_i915_private *dev_priv = gvt->dev_priv;
  1379. int ret;
  1380. MMIO_RING_DFH(RING_IMR, D_ALL, F_CMD_ACCESS, NULL,
  1381. intel_vgpu_reg_imr_handler);
  1382. MMIO_DFH(SDEIMR, D_ALL, 0, NULL, intel_vgpu_reg_imr_handler);
  1383. MMIO_DFH(SDEIER, D_ALL, 0, NULL, intel_vgpu_reg_ier_handler);
  1384. MMIO_DFH(SDEIIR, D_ALL, 0, NULL, intel_vgpu_reg_iir_handler);
  1385. MMIO_D(SDEISR, D_ALL);
  1386. MMIO_RING_DFH(RING_HWSTAM, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1387. MMIO_GM_RDR(RENDER_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1388. MMIO_GM_RDR(BSD_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1389. MMIO_GM_RDR(BLT_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1390. MMIO_GM_RDR(VEBOX_HWS_PGA_GEN7, D_ALL, NULL, NULL);
  1391. #define RING_REG(base) _MMIO((base) + 0x28)
  1392. MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1393. #undef RING_REG
  1394. #define RING_REG(base) _MMIO((base) + 0x134)
  1395. MMIO_RING_DFH(RING_REG, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1396. #undef RING_REG
  1397. #define RING_REG(base) _MMIO((base) + 0x6c)
  1398. MMIO_RING_DFH(RING_REG, D_ALL, 0, mmio_read_from_hw, NULL);
  1399. #undef RING_REG
  1400. MMIO_DH(GEN7_SC_INSTDONE, D_BDW_PLUS, mmio_read_from_hw, NULL);
  1401. MMIO_GM_RDR(_MMIO(0x2148), D_ALL, NULL, NULL);
  1402. MMIO_GM_RDR(CCID, D_ALL, NULL, NULL);
  1403. MMIO_GM_RDR(_MMIO(0x12198), D_ALL, NULL, NULL);
  1404. MMIO_D(GEN7_CXT_SIZE, D_ALL);
  1405. MMIO_RING_DFH(RING_TAIL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1406. MMIO_RING_DFH(RING_HEAD, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1407. MMIO_RING_DFH(RING_CTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1408. MMIO_RING_DFH(RING_ACTHD, D_ALL, F_CMD_ACCESS, mmio_read_from_hw, NULL);
  1409. MMIO_RING_GM_RDR(RING_START, D_ALL, NULL, NULL);
  1410. /* RING MODE */
  1411. #define RING_REG(base) _MMIO((base) + 0x29c)
  1412. MMIO_RING_DFH(RING_REG, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL,
  1413. ring_mode_mmio_write);
  1414. #undef RING_REG
  1415. MMIO_RING_DFH(RING_MI_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1416. NULL, NULL);
  1417. MMIO_RING_DFH(RING_INSTPM, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1418. NULL, NULL);
  1419. MMIO_RING_DFH(RING_TIMESTAMP, D_ALL, F_CMD_ACCESS,
  1420. mmio_read_from_hw, NULL);
  1421. MMIO_RING_DFH(RING_TIMESTAMP_UDW, D_ALL, F_CMD_ACCESS,
  1422. mmio_read_from_hw, NULL);
  1423. MMIO_DFH(GEN7_GT_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1424. MMIO_DFH(CACHE_MODE_0_GEN7, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1425. NULL, NULL);
  1426. MMIO_DFH(CACHE_MODE_1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1427. MMIO_DFH(CACHE_MODE_0, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1428. MMIO_DFH(_MMIO(0x2124), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1429. MMIO_DFH(_MMIO(0x20dc), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1430. MMIO_DFH(_3D_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1431. MMIO_DFH(_MMIO(0x2088), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1432. MMIO_DFH(_MMIO(0x20e4), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1433. MMIO_DFH(_MMIO(0x2470), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1434. MMIO_DFH(GAM_ECOCHK, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1435. MMIO_DFH(GEN7_COMMON_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1436. NULL, NULL);
  1437. MMIO_DFH(COMMON_SLICE_CHICKEN2, D_ALL, F_MODE_MASK | F_CMD_ACCESS,
  1438. NULL, NULL);
  1439. MMIO_DFH(_MMIO(0x9030), D_ALL, F_CMD_ACCESS, NULL, NULL);
  1440. MMIO_DFH(_MMIO(0x20a0), D_ALL, F_CMD_ACCESS, NULL, NULL);
  1441. MMIO_DFH(_MMIO(0x2420), D_ALL, F_CMD_ACCESS, NULL, NULL);
  1442. MMIO_DFH(_MMIO(0x2430), D_ALL, F_CMD_ACCESS, NULL, NULL);
  1443. MMIO_DFH(_MMIO(0x2434), D_ALL, F_CMD_ACCESS, NULL, NULL);
  1444. MMIO_DFH(_MMIO(0x2438), D_ALL, F_CMD_ACCESS, NULL, NULL);
  1445. MMIO_DFH(_MMIO(0x243c), D_ALL, F_CMD_ACCESS, NULL, NULL);
  1446. MMIO_DFH(_MMIO(0x7018), D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1447. MMIO_DFH(HALF_SLICE_CHICKEN3, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1448. MMIO_DFH(GEN7_HALF_SLICE_CHICKEN1, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  1449. /* display */
  1450. MMIO_F(_MMIO(0x60220), 0x20, 0, 0, 0, D_ALL, NULL, NULL);
  1451. MMIO_D(_MMIO(0x602a0), D_ALL);
  1452. MMIO_D(_MMIO(0x65050), D_ALL);
  1453. MMIO_D(_MMIO(0x650b4), D_ALL);
  1454. MMIO_D(_MMIO(0xc4040), D_ALL);
  1455. MMIO_D(DERRMR, D_ALL);
  1456. MMIO_D(PIPEDSL(PIPE_A), D_ALL);
  1457. MMIO_D(PIPEDSL(PIPE_B), D_ALL);
  1458. MMIO_D(PIPEDSL(PIPE_C), D_ALL);
  1459. MMIO_D(PIPEDSL(_PIPE_EDP), D_ALL);
  1460. MMIO_DH(PIPECONF(PIPE_A), D_ALL, NULL, pipeconf_mmio_write);
  1461. MMIO_DH(PIPECONF(PIPE_B), D_ALL, NULL, pipeconf_mmio_write);
  1462. MMIO_DH(PIPECONF(PIPE_C), D_ALL, NULL, pipeconf_mmio_write);
  1463. MMIO_DH(PIPECONF(_PIPE_EDP), D_ALL, NULL, pipeconf_mmio_write);
  1464. MMIO_D(PIPESTAT(PIPE_A), D_ALL);
  1465. MMIO_D(PIPESTAT(PIPE_B), D_ALL);
  1466. MMIO_D(PIPESTAT(PIPE_C), D_ALL);
  1467. MMIO_D(PIPESTAT(_PIPE_EDP), D_ALL);
  1468. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A), D_ALL);
  1469. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B), D_ALL);
  1470. MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C), D_ALL);
  1471. MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP), D_ALL);
  1472. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_A), D_ALL);
  1473. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_B), D_ALL);
  1474. MMIO_D(PIPE_FRMCOUNT_G4X(PIPE_C), D_ALL);
  1475. MMIO_D(PIPE_FRMCOUNT_G4X(_PIPE_EDP), D_ALL);
  1476. MMIO_D(CURCNTR(PIPE_A), D_ALL);
  1477. MMIO_D(CURCNTR(PIPE_B), D_ALL);
  1478. MMIO_D(CURCNTR(PIPE_C), D_ALL);
  1479. MMIO_D(CURPOS(PIPE_A), D_ALL);
  1480. MMIO_D(CURPOS(PIPE_B), D_ALL);
  1481. MMIO_D(CURPOS(PIPE_C), D_ALL);
  1482. MMIO_D(CURBASE(PIPE_A), D_ALL);
  1483. MMIO_D(CURBASE(PIPE_B), D_ALL);
  1484. MMIO_D(CURBASE(PIPE_C), D_ALL);
  1485. MMIO_D(CUR_FBC_CTL(PIPE_A), D_ALL);
  1486. MMIO_D(CUR_FBC_CTL(PIPE_B), D_ALL);
  1487. MMIO_D(CUR_FBC_CTL(PIPE_C), D_ALL);
  1488. MMIO_D(_MMIO(0x700ac), D_ALL);
  1489. MMIO_D(_MMIO(0x710ac), D_ALL);
  1490. MMIO_D(_MMIO(0x720ac), D_ALL);
  1491. MMIO_D(_MMIO(0x70090), D_ALL);
  1492. MMIO_D(_MMIO(0x70094), D_ALL);
  1493. MMIO_D(_MMIO(0x70098), D_ALL);
  1494. MMIO_D(_MMIO(0x7009c), D_ALL);
  1495. MMIO_D(DSPCNTR(PIPE_A), D_ALL);
  1496. MMIO_D(DSPADDR(PIPE_A), D_ALL);
  1497. MMIO_D(DSPSTRIDE(PIPE_A), D_ALL);
  1498. MMIO_D(DSPPOS(PIPE_A), D_ALL);
  1499. MMIO_D(DSPSIZE(PIPE_A), D_ALL);
  1500. MMIO_DH(DSPSURF(PIPE_A), D_ALL, NULL, pri_surf_mmio_write);
  1501. MMIO_D(DSPOFFSET(PIPE_A), D_ALL);
  1502. MMIO_D(DSPSURFLIVE(PIPE_A), D_ALL);
  1503. MMIO_D(DSPCNTR(PIPE_B), D_ALL);
  1504. MMIO_D(DSPADDR(PIPE_B), D_ALL);
  1505. MMIO_D(DSPSTRIDE(PIPE_B), D_ALL);
  1506. MMIO_D(DSPPOS(PIPE_B), D_ALL);
  1507. MMIO_D(DSPSIZE(PIPE_B), D_ALL);
  1508. MMIO_DH(DSPSURF(PIPE_B), D_ALL, NULL, pri_surf_mmio_write);
  1509. MMIO_D(DSPOFFSET(PIPE_B), D_ALL);
  1510. MMIO_D(DSPSURFLIVE(PIPE_B), D_ALL);
  1511. MMIO_D(DSPCNTR(PIPE_C), D_ALL);
  1512. MMIO_D(DSPADDR(PIPE_C), D_ALL);
  1513. MMIO_D(DSPSTRIDE(PIPE_C), D_ALL);
  1514. MMIO_D(DSPPOS(PIPE_C), D_ALL);
  1515. MMIO_D(DSPSIZE(PIPE_C), D_ALL);
  1516. MMIO_DH(DSPSURF(PIPE_C), D_ALL, NULL, pri_surf_mmio_write);
  1517. MMIO_D(DSPOFFSET(PIPE_C), D_ALL);
  1518. MMIO_D(DSPSURFLIVE(PIPE_C), D_ALL);
  1519. MMIO_D(SPRCTL(PIPE_A), D_ALL);
  1520. MMIO_D(SPRLINOFF(PIPE_A), D_ALL);
  1521. MMIO_D(SPRSTRIDE(PIPE_A), D_ALL);
  1522. MMIO_D(SPRPOS(PIPE_A), D_ALL);
  1523. MMIO_D(SPRSIZE(PIPE_A), D_ALL);
  1524. MMIO_D(SPRKEYVAL(PIPE_A), D_ALL);
  1525. MMIO_D(SPRKEYMSK(PIPE_A), D_ALL);
  1526. MMIO_DH(SPRSURF(PIPE_A), D_ALL, NULL, spr_surf_mmio_write);
  1527. MMIO_D(SPRKEYMAX(PIPE_A), D_ALL);
  1528. MMIO_D(SPROFFSET(PIPE_A), D_ALL);
  1529. MMIO_D(SPRSCALE(PIPE_A), D_ALL);
  1530. MMIO_D(SPRSURFLIVE(PIPE_A), D_ALL);
  1531. MMIO_D(SPRCTL(PIPE_B), D_ALL);
  1532. MMIO_D(SPRLINOFF(PIPE_B), D_ALL);
  1533. MMIO_D(SPRSTRIDE(PIPE_B), D_ALL);
  1534. MMIO_D(SPRPOS(PIPE_B), D_ALL);
  1535. MMIO_D(SPRSIZE(PIPE_B), D_ALL);
  1536. MMIO_D(SPRKEYVAL(PIPE_B), D_ALL);
  1537. MMIO_D(SPRKEYMSK(PIPE_B), D_ALL);
  1538. MMIO_DH(SPRSURF(PIPE_B), D_ALL, NULL, spr_surf_mmio_write);
  1539. MMIO_D(SPRKEYMAX(PIPE_B), D_ALL);
  1540. MMIO_D(SPROFFSET(PIPE_B), D_ALL);
  1541. MMIO_D(SPRSCALE(PIPE_B), D_ALL);
  1542. MMIO_D(SPRSURFLIVE(PIPE_B), D_ALL);
  1543. MMIO_D(SPRCTL(PIPE_C), D_ALL);
  1544. MMIO_D(SPRLINOFF(PIPE_C), D_ALL);
  1545. MMIO_D(SPRSTRIDE(PIPE_C), D_ALL);
  1546. MMIO_D(SPRPOS(PIPE_C), D_ALL);
  1547. MMIO_D(SPRSIZE(PIPE_C), D_ALL);
  1548. MMIO_D(SPRKEYVAL(PIPE_C), D_ALL);
  1549. MMIO_D(SPRKEYMSK(PIPE_C), D_ALL);
  1550. MMIO_DH(SPRSURF(PIPE_C), D_ALL, NULL, spr_surf_mmio_write);
  1551. MMIO_D(SPRKEYMAX(PIPE_C), D_ALL);
  1552. MMIO_D(SPROFFSET(PIPE_C), D_ALL);
  1553. MMIO_D(SPRSCALE(PIPE_C), D_ALL);
  1554. MMIO_D(SPRSURFLIVE(PIPE_C), D_ALL);
  1555. MMIO_D(HTOTAL(TRANSCODER_A), D_ALL);
  1556. MMIO_D(HBLANK(TRANSCODER_A), D_ALL);
  1557. MMIO_D(HSYNC(TRANSCODER_A), D_ALL);
  1558. MMIO_D(VTOTAL(TRANSCODER_A), D_ALL);
  1559. MMIO_D(VBLANK(TRANSCODER_A), D_ALL);
  1560. MMIO_D(VSYNC(TRANSCODER_A), D_ALL);
  1561. MMIO_D(BCLRPAT(TRANSCODER_A), D_ALL);
  1562. MMIO_D(VSYNCSHIFT(TRANSCODER_A), D_ALL);
  1563. MMIO_D(PIPESRC(TRANSCODER_A), D_ALL);
  1564. MMIO_D(HTOTAL(TRANSCODER_B), D_ALL);
  1565. MMIO_D(HBLANK(TRANSCODER_B), D_ALL);
  1566. MMIO_D(HSYNC(TRANSCODER_B), D_ALL);
  1567. MMIO_D(VTOTAL(TRANSCODER_B), D_ALL);
  1568. MMIO_D(VBLANK(TRANSCODER_B), D_ALL);
  1569. MMIO_D(VSYNC(TRANSCODER_B), D_ALL);
  1570. MMIO_D(BCLRPAT(TRANSCODER_B), D_ALL);
  1571. MMIO_D(VSYNCSHIFT(TRANSCODER_B), D_ALL);
  1572. MMIO_D(PIPESRC(TRANSCODER_B), D_ALL);
  1573. MMIO_D(HTOTAL(TRANSCODER_C), D_ALL);
  1574. MMIO_D(HBLANK(TRANSCODER_C), D_ALL);
  1575. MMIO_D(HSYNC(TRANSCODER_C), D_ALL);
  1576. MMIO_D(VTOTAL(TRANSCODER_C), D_ALL);
  1577. MMIO_D(VBLANK(TRANSCODER_C), D_ALL);
  1578. MMIO_D(VSYNC(TRANSCODER_C), D_ALL);
  1579. MMIO_D(BCLRPAT(TRANSCODER_C), D_ALL);
  1580. MMIO_D(VSYNCSHIFT(TRANSCODER_C), D_ALL);
  1581. MMIO_D(PIPESRC(TRANSCODER_C), D_ALL);
  1582. MMIO_D(HTOTAL(TRANSCODER_EDP), D_ALL);
  1583. MMIO_D(HBLANK(TRANSCODER_EDP), D_ALL);
  1584. MMIO_D(HSYNC(TRANSCODER_EDP), D_ALL);
  1585. MMIO_D(VTOTAL(TRANSCODER_EDP), D_ALL);
  1586. MMIO_D(VBLANK(TRANSCODER_EDP), D_ALL);
  1587. MMIO_D(VSYNC(TRANSCODER_EDP), D_ALL);
  1588. MMIO_D(BCLRPAT(TRANSCODER_EDP), D_ALL);
  1589. MMIO_D(VSYNCSHIFT(TRANSCODER_EDP), D_ALL);
  1590. MMIO_D(PIPE_DATA_M1(TRANSCODER_A), D_ALL);
  1591. MMIO_D(PIPE_DATA_N1(TRANSCODER_A), D_ALL);
  1592. MMIO_D(PIPE_DATA_M2(TRANSCODER_A), D_ALL);
  1593. MMIO_D(PIPE_DATA_N2(TRANSCODER_A), D_ALL);
  1594. MMIO_D(PIPE_LINK_M1(TRANSCODER_A), D_ALL);
  1595. MMIO_D(PIPE_LINK_N1(TRANSCODER_A), D_ALL);
  1596. MMIO_D(PIPE_LINK_M2(TRANSCODER_A), D_ALL);
  1597. MMIO_D(PIPE_LINK_N2(TRANSCODER_A), D_ALL);
  1598. MMIO_D(PIPE_DATA_M1(TRANSCODER_B), D_ALL);
  1599. MMIO_D(PIPE_DATA_N1(TRANSCODER_B), D_ALL);
  1600. MMIO_D(PIPE_DATA_M2(TRANSCODER_B), D_ALL);
  1601. MMIO_D(PIPE_DATA_N2(TRANSCODER_B), D_ALL);
  1602. MMIO_D(PIPE_LINK_M1(TRANSCODER_B), D_ALL);
  1603. MMIO_D(PIPE_LINK_N1(TRANSCODER_B), D_ALL);
  1604. MMIO_D(PIPE_LINK_M2(TRANSCODER_B), D_ALL);
  1605. MMIO_D(PIPE_LINK_N2(TRANSCODER_B), D_ALL);
  1606. MMIO_D(PIPE_DATA_M1(TRANSCODER_C), D_ALL);
  1607. MMIO_D(PIPE_DATA_N1(TRANSCODER_C), D_ALL);
  1608. MMIO_D(PIPE_DATA_M2(TRANSCODER_C), D_ALL);
  1609. MMIO_D(PIPE_DATA_N2(TRANSCODER_C), D_ALL);
  1610. MMIO_D(PIPE_LINK_M1(TRANSCODER_C), D_ALL);
  1611. MMIO_D(PIPE_LINK_N1(TRANSCODER_C), D_ALL);
  1612. MMIO_D(PIPE_LINK_M2(TRANSCODER_C), D_ALL);
  1613. MMIO_D(PIPE_LINK_N2(TRANSCODER_C), D_ALL);
  1614. MMIO_D(PIPE_DATA_M1(TRANSCODER_EDP), D_ALL);
  1615. MMIO_D(PIPE_DATA_N1(TRANSCODER_EDP), D_ALL);
  1616. MMIO_D(PIPE_DATA_M2(TRANSCODER_EDP), D_ALL);
  1617. MMIO_D(PIPE_DATA_N2(TRANSCODER_EDP), D_ALL);
  1618. MMIO_D(PIPE_LINK_M1(TRANSCODER_EDP), D_ALL);
  1619. MMIO_D(PIPE_LINK_N1(TRANSCODER_EDP), D_ALL);
  1620. MMIO_D(PIPE_LINK_M2(TRANSCODER_EDP), D_ALL);
  1621. MMIO_D(PIPE_LINK_N2(TRANSCODER_EDP), D_ALL);
  1622. MMIO_D(PF_CTL(PIPE_A), D_ALL);
  1623. MMIO_D(PF_WIN_SZ(PIPE_A), D_ALL);
  1624. MMIO_D(PF_WIN_POS(PIPE_A), D_ALL);
  1625. MMIO_D(PF_VSCALE(PIPE_A), D_ALL);
  1626. MMIO_D(PF_HSCALE(PIPE_A), D_ALL);
  1627. MMIO_D(PF_CTL(PIPE_B), D_ALL);
  1628. MMIO_D(PF_WIN_SZ(PIPE_B), D_ALL);
  1629. MMIO_D(PF_WIN_POS(PIPE_B), D_ALL);
  1630. MMIO_D(PF_VSCALE(PIPE_B), D_ALL);
  1631. MMIO_D(PF_HSCALE(PIPE_B), D_ALL);
  1632. MMIO_D(PF_CTL(PIPE_C), D_ALL);
  1633. MMIO_D(PF_WIN_SZ(PIPE_C), D_ALL);
  1634. MMIO_D(PF_WIN_POS(PIPE_C), D_ALL);
  1635. MMIO_D(PF_VSCALE(PIPE_C), D_ALL);
  1636. MMIO_D(PF_HSCALE(PIPE_C), D_ALL);
  1637. MMIO_D(WM0_PIPEA_ILK, D_ALL);
  1638. MMIO_D(WM0_PIPEB_ILK, D_ALL);
  1639. MMIO_D(WM0_PIPEC_IVB, D_ALL);
  1640. MMIO_D(WM1_LP_ILK, D_ALL);
  1641. MMIO_D(WM2_LP_ILK, D_ALL);
  1642. MMIO_D(WM3_LP_ILK, D_ALL);
  1643. MMIO_D(WM1S_LP_ILK, D_ALL);
  1644. MMIO_D(WM2S_LP_IVB, D_ALL);
  1645. MMIO_D(WM3S_LP_IVB, D_ALL);
  1646. MMIO_D(BLC_PWM_CPU_CTL2, D_ALL);
  1647. MMIO_D(BLC_PWM_CPU_CTL, D_ALL);
  1648. MMIO_D(BLC_PWM_PCH_CTL1, D_ALL);
  1649. MMIO_D(BLC_PWM_PCH_CTL2, D_ALL);
  1650. MMIO_D(_MMIO(0x48268), D_ALL);
  1651. MMIO_F(PCH_GMBUS0, 4 * 4, 0, 0, 0, D_ALL, gmbus_mmio_read,
  1652. gmbus_mmio_write);
  1653. MMIO_F(PCH_GPIOA, 6 * 4, F_UNALIGN, 0, 0, D_ALL, NULL, NULL);
  1654. MMIO_F(_MMIO(0xe4f00), 0x28, 0, 0, 0, D_ALL, NULL, NULL);
  1655. MMIO_F(_MMIO(_PCH_DPB_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1656. dp_aux_ch_ctl_mmio_write);
  1657. MMIO_F(_MMIO(_PCH_DPC_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1658. dp_aux_ch_ctl_mmio_write);
  1659. MMIO_F(_MMIO(_PCH_DPD_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_PRE_SKL, NULL,
  1660. dp_aux_ch_ctl_mmio_write);
  1661. MMIO_DH(PCH_ADPA, D_PRE_SKL, NULL, pch_adpa_mmio_write);
  1662. MMIO_DH(_MMIO(_PCH_TRANSACONF), D_ALL, NULL, transconf_mmio_write);
  1663. MMIO_DH(_MMIO(_PCH_TRANSBCONF), D_ALL, NULL, transconf_mmio_write);
  1664. MMIO_DH(FDI_RX_IIR(PIPE_A), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1665. MMIO_DH(FDI_RX_IIR(PIPE_B), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1666. MMIO_DH(FDI_RX_IIR(PIPE_C), D_ALL, NULL, fdi_rx_iir_mmio_write);
  1667. MMIO_DH(FDI_RX_IMR(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
  1668. MMIO_DH(FDI_RX_IMR(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
  1669. MMIO_DH(FDI_RX_IMR(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
  1670. MMIO_DH(FDI_RX_CTL(PIPE_A), D_ALL, NULL, update_fdi_rx_iir_status);
  1671. MMIO_DH(FDI_RX_CTL(PIPE_B), D_ALL, NULL, update_fdi_rx_iir_status);
  1672. MMIO_DH(FDI_RX_CTL(PIPE_C), D_ALL, NULL, update_fdi_rx_iir_status);
  1673. MMIO_D(_MMIO(_PCH_TRANS_HTOTAL_A), D_ALL);
  1674. MMIO_D(_MMIO(_PCH_TRANS_HBLANK_A), D_ALL);
  1675. MMIO_D(_MMIO(_PCH_TRANS_HSYNC_A), D_ALL);
  1676. MMIO_D(_MMIO(_PCH_TRANS_VTOTAL_A), D_ALL);
  1677. MMIO_D(_MMIO(_PCH_TRANS_VBLANK_A), D_ALL);
  1678. MMIO_D(_MMIO(_PCH_TRANS_VSYNC_A), D_ALL);
  1679. MMIO_D(_MMIO(_PCH_TRANS_VSYNCSHIFT_A), D_ALL);
  1680. MMIO_D(_MMIO(_PCH_TRANS_HTOTAL_B), D_ALL);
  1681. MMIO_D(_MMIO(_PCH_TRANS_HBLANK_B), D_ALL);
  1682. MMIO_D(_MMIO(_PCH_TRANS_HSYNC_B), D_ALL);
  1683. MMIO_D(_MMIO(_PCH_TRANS_VTOTAL_B), D_ALL);
  1684. MMIO_D(_MMIO(_PCH_TRANS_VBLANK_B), D_ALL);
  1685. MMIO_D(_MMIO(_PCH_TRANS_VSYNC_B), D_ALL);
  1686. MMIO_D(_MMIO(_PCH_TRANS_VSYNCSHIFT_B), D_ALL);
  1687. MMIO_D(_MMIO(_PCH_TRANSA_DATA_M1), D_ALL);
  1688. MMIO_D(_MMIO(_PCH_TRANSA_DATA_N1), D_ALL);
  1689. MMIO_D(_MMIO(_PCH_TRANSA_DATA_M2), D_ALL);
  1690. MMIO_D(_MMIO(_PCH_TRANSA_DATA_N2), D_ALL);
  1691. MMIO_D(_MMIO(_PCH_TRANSA_LINK_M1), D_ALL);
  1692. MMIO_D(_MMIO(_PCH_TRANSA_LINK_N1), D_ALL);
  1693. MMIO_D(_MMIO(_PCH_TRANSA_LINK_M2), D_ALL);
  1694. MMIO_D(_MMIO(_PCH_TRANSA_LINK_N2), D_ALL);
  1695. MMIO_D(TRANS_DP_CTL(PIPE_A), D_ALL);
  1696. MMIO_D(TRANS_DP_CTL(PIPE_B), D_ALL);
  1697. MMIO_D(TRANS_DP_CTL(PIPE_C), D_ALL);
  1698. MMIO_D(TVIDEO_DIP_CTL(PIPE_A), D_ALL);
  1699. MMIO_D(TVIDEO_DIP_DATA(PIPE_A), D_ALL);
  1700. MMIO_D(TVIDEO_DIP_GCP(PIPE_A), D_ALL);
  1701. MMIO_D(TVIDEO_DIP_CTL(PIPE_B), D_ALL);
  1702. MMIO_D(TVIDEO_DIP_DATA(PIPE_B), D_ALL);
  1703. MMIO_D(TVIDEO_DIP_GCP(PIPE_B), D_ALL);
  1704. MMIO_D(TVIDEO_DIP_CTL(PIPE_C), D_ALL);
  1705. MMIO_D(TVIDEO_DIP_DATA(PIPE_C), D_ALL);
  1706. MMIO_D(TVIDEO_DIP_GCP(PIPE_C), D_ALL);
  1707. MMIO_D(_MMIO(_FDI_RXA_MISC), D_ALL);
  1708. MMIO_D(_MMIO(_FDI_RXB_MISC), D_ALL);
  1709. MMIO_D(_MMIO(_FDI_RXA_TUSIZE1), D_ALL);
  1710. MMIO_D(_MMIO(_FDI_RXA_TUSIZE2), D_ALL);
  1711. MMIO_D(_MMIO(_FDI_RXB_TUSIZE1), D_ALL);
  1712. MMIO_D(_MMIO(_FDI_RXB_TUSIZE2), D_ALL);
  1713. MMIO_DH(PCH_PP_CONTROL, D_ALL, NULL, pch_pp_control_mmio_write);
  1714. MMIO_D(PCH_PP_DIVISOR, D_ALL);
  1715. MMIO_D(PCH_PP_STATUS, D_ALL);
  1716. MMIO_D(PCH_LVDS, D_ALL);
  1717. MMIO_D(_MMIO(_PCH_DPLL_A), D_ALL);
  1718. MMIO_D(_MMIO(_PCH_DPLL_B), D_ALL);
  1719. MMIO_D(_MMIO(_PCH_FPA0), D_ALL);
  1720. MMIO_D(_MMIO(_PCH_FPA1), D_ALL);
  1721. MMIO_D(_MMIO(_PCH_FPB0), D_ALL);
  1722. MMIO_D(_MMIO(_PCH_FPB1), D_ALL);
  1723. MMIO_D(PCH_DREF_CONTROL, D_ALL);
  1724. MMIO_D(PCH_RAWCLK_FREQ, D_ALL);
  1725. MMIO_D(PCH_DPLL_SEL, D_ALL);
  1726. MMIO_D(_MMIO(0x61208), D_ALL);
  1727. MMIO_D(_MMIO(0x6120c), D_ALL);
  1728. MMIO_D(PCH_PP_ON_DELAYS, D_ALL);
  1729. MMIO_D(PCH_PP_OFF_DELAYS, D_ALL);
  1730. MMIO_DH(_MMIO(0xe651c), D_ALL, dpy_reg_mmio_read, NULL);
  1731. MMIO_DH(_MMIO(0xe661c), D_ALL, dpy_reg_mmio_read, NULL);
  1732. MMIO_DH(_MMIO(0xe671c), D_ALL, dpy_reg_mmio_read, NULL);
  1733. MMIO_DH(_MMIO(0xe681c), D_ALL, dpy_reg_mmio_read, NULL);
  1734. MMIO_DH(_MMIO(0xe6c04), D_ALL, dpy_reg_mmio_read, NULL);
  1735. MMIO_DH(_MMIO(0xe6e1c), D_ALL, dpy_reg_mmio_read, NULL);
  1736. MMIO_RO(PCH_PORT_HOTPLUG, D_ALL, 0,
  1737. PORTA_HOTPLUG_STATUS_MASK
  1738. | PORTB_HOTPLUG_STATUS_MASK
  1739. | PORTC_HOTPLUG_STATUS_MASK
  1740. | PORTD_HOTPLUG_STATUS_MASK,
  1741. NULL, NULL);
  1742. MMIO_DH(LCPLL_CTL, D_ALL, NULL, lcpll_ctl_mmio_write);
  1743. MMIO_D(FUSE_STRAP, D_ALL);
  1744. MMIO_D(DIGITAL_PORT_HOTPLUG_CNTRL, D_ALL);
  1745. MMIO_D(DISP_ARB_CTL, D_ALL);
  1746. MMIO_D(DISP_ARB_CTL2, D_ALL);
  1747. MMIO_D(ILK_DISPLAY_CHICKEN1, D_ALL);
  1748. MMIO_D(ILK_DISPLAY_CHICKEN2, D_ALL);
  1749. MMIO_D(ILK_DSPCLK_GATE_D, D_ALL);
  1750. MMIO_D(SOUTH_CHICKEN1, D_ALL);
  1751. MMIO_DH(SOUTH_CHICKEN2, D_ALL, NULL, south_chicken2_mmio_write);
  1752. MMIO_D(_MMIO(_TRANSA_CHICKEN1), D_ALL);
  1753. MMIO_D(_MMIO(_TRANSB_CHICKEN1), D_ALL);
  1754. MMIO_D(SOUTH_DSPCLK_GATE_D, D_ALL);
  1755. MMIO_D(_MMIO(_TRANSA_CHICKEN2), D_ALL);
  1756. MMIO_D(_MMIO(_TRANSB_CHICKEN2), D_ALL);
  1757. MMIO_D(ILK_DPFC_CB_BASE, D_ALL);
  1758. MMIO_D(ILK_DPFC_CONTROL, D_ALL);
  1759. MMIO_D(ILK_DPFC_RECOMP_CTL, D_ALL);
  1760. MMIO_D(ILK_DPFC_STATUS, D_ALL);
  1761. MMIO_D(ILK_DPFC_FENCE_YOFF, D_ALL);
  1762. MMIO_D(ILK_DPFC_CHICKEN, D_ALL);
  1763. MMIO_D(ILK_FBC_RT_BASE, D_ALL);
  1764. MMIO_D(IPS_CTL, D_ALL);
  1765. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_A), D_ALL);
  1766. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_A), D_ALL);
  1767. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_A), D_ALL);
  1768. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_A), D_ALL);
  1769. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_A), D_ALL);
  1770. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_A), D_ALL);
  1771. MMIO_D(PIPE_CSC_MODE(PIPE_A), D_ALL);
  1772. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_A), D_ALL);
  1773. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_A), D_ALL);
  1774. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_A), D_ALL);
  1775. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_A), D_ALL);
  1776. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_A), D_ALL);
  1777. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_A), D_ALL);
  1778. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_B), D_ALL);
  1779. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_B), D_ALL);
  1780. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_B), D_ALL);
  1781. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_B), D_ALL);
  1782. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_B), D_ALL);
  1783. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_B), D_ALL);
  1784. MMIO_D(PIPE_CSC_MODE(PIPE_B), D_ALL);
  1785. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_B), D_ALL);
  1786. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_B), D_ALL);
  1787. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_B), D_ALL);
  1788. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_B), D_ALL);
  1789. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_B), D_ALL);
  1790. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_B), D_ALL);
  1791. MMIO_D(PIPE_CSC_COEFF_RY_GY(PIPE_C), D_ALL);
  1792. MMIO_D(PIPE_CSC_COEFF_BY(PIPE_C), D_ALL);
  1793. MMIO_D(PIPE_CSC_COEFF_RU_GU(PIPE_C), D_ALL);
  1794. MMIO_D(PIPE_CSC_COEFF_BU(PIPE_C), D_ALL);
  1795. MMIO_D(PIPE_CSC_COEFF_RV_GV(PIPE_C), D_ALL);
  1796. MMIO_D(PIPE_CSC_COEFF_BV(PIPE_C), D_ALL);
  1797. MMIO_D(PIPE_CSC_MODE(PIPE_C), D_ALL);
  1798. MMIO_D(PIPE_CSC_PREOFF_HI(PIPE_C), D_ALL);
  1799. MMIO_D(PIPE_CSC_PREOFF_ME(PIPE_C), D_ALL);
  1800. MMIO_D(PIPE_CSC_PREOFF_LO(PIPE_C), D_ALL);
  1801. MMIO_D(PIPE_CSC_POSTOFF_HI(PIPE_C), D_ALL);
  1802. MMIO_D(PIPE_CSC_POSTOFF_ME(PIPE_C), D_ALL);
  1803. MMIO_D(PIPE_CSC_POSTOFF_LO(PIPE_C), D_ALL);
  1804. MMIO_D(PREC_PAL_INDEX(PIPE_A), D_ALL);
  1805. MMIO_D(PREC_PAL_DATA(PIPE_A), D_ALL);
  1806. MMIO_F(PREC_PAL_GC_MAX(PIPE_A, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1807. MMIO_D(PREC_PAL_INDEX(PIPE_B), D_ALL);
  1808. MMIO_D(PREC_PAL_DATA(PIPE_B), D_ALL);
  1809. MMIO_F(PREC_PAL_GC_MAX(PIPE_B, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1810. MMIO_D(PREC_PAL_INDEX(PIPE_C), D_ALL);
  1811. MMIO_D(PREC_PAL_DATA(PIPE_C), D_ALL);
  1812. MMIO_F(PREC_PAL_GC_MAX(PIPE_C, 0), 4 * 3, 0, 0, 0, D_ALL, NULL, NULL);
  1813. MMIO_D(_MMIO(0x60110), D_ALL);
  1814. MMIO_D(_MMIO(0x61110), D_ALL);
  1815. MMIO_F(_MMIO(0x70400), 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1816. MMIO_F(_MMIO(0x71400), 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1817. MMIO_F(_MMIO(0x72400), 0x40, 0, 0, 0, D_ALL, NULL, NULL);
  1818. MMIO_F(_MMIO(0x70440), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1819. MMIO_F(_MMIO(0x71440), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1820. MMIO_F(_MMIO(0x72440), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1821. MMIO_F(_MMIO(0x7044c), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1822. MMIO_F(_MMIO(0x7144c), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1823. MMIO_F(_MMIO(0x7244c), 0xc, 0, 0, 0, D_PRE_SKL, NULL, NULL);
  1824. MMIO_D(PIPE_WM_LINETIME(PIPE_A), D_ALL);
  1825. MMIO_D(PIPE_WM_LINETIME(PIPE_B), D_ALL);
  1826. MMIO_D(PIPE_WM_LINETIME(PIPE_C), D_ALL);
  1827. MMIO_D(SPLL_CTL, D_ALL);
  1828. MMIO_D(_MMIO(_WRPLL_CTL1), D_ALL);
  1829. MMIO_D(_MMIO(_WRPLL_CTL2), D_ALL);
  1830. MMIO_D(PORT_CLK_SEL(PORT_A), D_ALL);
  1831. MMIO_D(PORT_CLK_SEL(PORT_B), D_ALL);
  1832. MMIO_D(PORT_CLK_SEL(PORT_C), D_ALL);
  1833. MMIO_D(PORT_CLK_SEL(PORT_D), D_ALL);
  1834. MMIO_D(PORT_CLK_SEL(PORT_E), D_ALL);
  1835. MMIO_D(TRANS_CLK_SEL(TRANSCODER_A), D_ALL);
  1836. MMIO_D(TRANS_CLK_SEL(TRANSCODER_B), D_ALL);
  1837. MMIO_D(TRANS_CLK_SEL(TRANSCODER_C), D_ALL);
  1838. MMIO_D(HSW_NDE_RSTWRN_OPT, D_ALL);
  1839. MMIO_D(_MMIO(0x46508), D_ALL);
  1840. MMIO_D(_MMIO(0x49080), D_ALL);
  1841. MMIO_D(_MMIO(0x49180), D_ALL);
  1842. MMIO_D(_MMIO(0x49280), D_ALL);
  1843. MMIO_F(_MMIO(0x49090), 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1844. MMIO_F(_MMIO(0x49190), 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1845. MMIO_F(_MMIO(0x49290), 0x14, 0, 0, 0, D_ALL, NULL, NULL);
  1846. MMIO_D(GAMMA_MODE(PIPE_A), D_ALL);
  1847. MMIO_D(GAMMA_MODE(PIPE_B), D_ALL);
  1848. MMIO_D(GAMMA_MODE(PIPE_C), D_ALL);
  1849. MMIO_D(PIPE_MULT(PIPE_A), D_ALL);
  1850. MMIO_D(PIPE_MULT(PIPE_B), D_ALL);
  1851. MMIO_D(PIPE_MULT(PIPE_C), D_ALL);
  1852. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_A), D_ALL);
  1853. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_B), D_ALL);
  1854. MMIO_D(HSW_TVIDEO_DIP_CTL(TRANSCODER_C), D_ALL);
  1855. MMIO_DH(SFUSE_STRAP, D_ALL, NULL, NULL);
  1856. MMIO_D(SBI_ADDR, D_ALL);
  1857. MMIO_DH(SBI_DATA, D_ALL, sbi_data_mmio_read, NULL);
  1858. MMIO_DH(SBI_CTL_STAT, D_ALL, NULL, sbi_ctl_mmio_write);
  1859. MMIO_D(PIXCLK_GATE, D_ALL);
  1860. MMIO_F(_MMIO(_DPA_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_ALL, NULL,
  1861. dp_aux_ch_ctl_mmio_write);
  1862. MMIO_DH(DDI_BUF_CTL(PORT_A), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1863. MMIO_DH(DDI_BUF_CTL(PORT_B), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1864. MMIO_DH(DDI_BUF_CTL(PORT_C), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1865. MMIO_DH(DDI_BUF_CTL(PORT_D), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1866. MMIO_DH(DDI_BUF_CTL(PORT_E), D_ALL, NULL, ddi_buf_ctl_mmio_write);
  1867. MMIO_DH(DP_TP_CTL(PORT_A), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1868. MMIO_DH(DP_TP_CTL(PORT_B), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1869. MMIO_DH(DP_TP_CTL(PORT_C), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1870. MMIO_DH(DP_TP_CTL(PORT_D), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1871. MMIO_DH(DP_TP_CTL(PORT_E), D_ALL, NULL, dp_tp_ctl_mmio_write);
  1872. MMIO_DH(DP_TP_STATUS(PORT_A), D_ALL, NULL, dp_tp_status_mmio_write);
  1873. MMIO_DH(DP_TP_STATUS(PORT_B), D_ALL, NULL, dp_tp_status_mmio_write);
  1874. MMIO_DH(DP_TP_STATUS(PORT_C), D_ALL, NULL, dp_tp_status_mmio_write);
  1875. MMIO_DH(DP_TP_STATUS(PORT_D), D_ALL, NULL, dp_tp_status_mmio_write);
  1876. MMIO_DH(DP_TP_STATUS(PORT_E), D_ALL, NULL, NULL);
  1877. MMIO_F(_MMIO(_DDI_BUF_TRANS_A), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1878. MMIO_F(_MMIO(0x64e60), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1879. MMIO_F(_MMIO(0x64eC0), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1880. MMIO_F(_MMIO(0x64f20), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1881. MMIO_F(_MMIO(0x64f80), 0x50, 0, 0, 0, D_ALL, NULL, NULL);
  1882. MMIO_D(HSW_AUD_CFG(PIPE_A), D_ALL);
  1883. MMIO_D(HSW_AUD_PIN_ELD_CP_VLD, D_ALL);
  1884. MMIO_D(HSW_AUD_MISC_CTRL(PIPE_A), D_ALL);
  1885. MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_A), D_ALL, NULL, NULL);
  1886. MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_B), D_ALL, NULL, NULL);
  1887. MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_C), D_ALL, NULL, NULL);
  1888. MMIO_DH(_MMIO(_TRANS_DDI_FUNC_CTL_EDP), D_ALL, NULL, NULL);
  1889. MMIO_D(_MMIO(_TRANSA_MSA_MISC), D_ALL);
  1890. MMIO_D(_MMIO(_TRANSB_MSA_MISC), D_ALL);
  1891. MMIO_D(_MMIO(_TRANSC_MSA_MISC), D_ALL);
  1892. MMIO_D(_MMIO(_TRANS_EDP_MSA_MISC), D_ALL);
  1893. MMIO_DH(FORCEWAKE, D_ALL, NULL, NULL);
  1894. MMIO_D(FORCEWAKE_ACK, D_ALL);
  1895. MMIO_D(GEN6_GT_CORE_STATUS, D_ALL);
  1896. MMIO_D(GEN6_GT_THREAD_STATUS_REG, D_ALL);
  1897. MMIO_DFH(GTFIFODBG, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1898. MMIO_DFH(GTFIFOCTL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1899. MMIO_DH(FORCEWAKE_MT, D_PRE_SKL, NULL, mul_force_wake_write);
  1900. MMIO_DH(FORCEWAKE_ACK_HSW, D_BDW, NULL, NULL);
  1901. MMIO_D(ECOBUS, D_ALL);
  1902. MMIO_DH(GEN6_RC_CONTROL, D_ALL, NULL, NULL);
  1903. MMIO_DH(GEN6_RC_STATE, D_ALL, NULL, NULL);
  1904. MMIO_D(GEN6_RPNSWREQ, D_ALL);
  1905. MMIO_D(GEN6_RC_VIDEO_FREQ, D_ALL);
  1906. MMIO_D(GEN6_RP_DOWN_TIMEOUT, D_ALL);
  1907. MMIO_D(GEN6_RP_INTERRUPT_LIMITS, D_ALL);
  1908. MMIO_D(GEN6_RPSTAT1, D_ALL);
  1909. MMIO_D(GEN6_RP_CONTROL, D_ALL);
  1910. MMIO_D(GEN6_RP_UP_THRESHOLD, D_ALL);
  1911. MMIO_D(GEN6_RP_DOWN_THRESHOLD, D_ALL);
  1912. MMIO_D(GEN6_RP_CUR_UP_EI, D_ALL);
  1913. MMIO_D(GEN6_RP_CUR_UP, D_ALL);
  1914. MMIO_D(GEN6_RP_PREV_UP, D_ALL);
  1915. MMIO_D(GEN6_RP_CUR_DOWN_EI, D_ALL);
  1916. MMIO_D(GEN6_RP_CUR_DOWN, D_ALL);
  1917. MMIO_D(GEN6_RP_PREV_DOWN, D_ALL);
  1918. MMIO_D(GEN6_RP_UP_EI, D_ALL);
  1919. MMIO_D(GEN6_RP_DOWN_EI, D_ALL);
  1920. MMIO_D(GEN6_RP_IDLE_HYSTERSIS, D_ALL);
  1921. MMIO_D(GEN6_RC1_WAKE_RATE_LIMIT, D_ALL);
  1922. MMIO_D(GEN6_RC6_WAKE_RATE_LIMIT, D_ALL);
  1923. MMIO_D(GEN6_RC6pp_WAKE_RATE_LIMIT, D_ALL);
  1924. MMIO_D(GEN6_RC_EVALUATION_INTERVAL, D_ALL);
  1925. MMIO_D(GEN6_RC_IDLE_HYSTERSIS, D_ALL);
  1926. MMIO_D(GEN6_RC_SLEEP, D_ALL);
  1927. MMIO_D(GEN6_RC1e_THRESHOLD, D_ALL);
  1928. MMIO_D(GEN6_RC6_THRESHOLD, D_ALL);
  1929. MMIO_D(GEN6_RC6p_THRESHOLD, D_ALL);
  1930. MMIO_D(GEN6_RC6pp_THRESHOLD, D_ALL);
  1931. MMIO_D(GEN6_PMINTRMSK, D_ALL);
  1932. /*
  1933. * Use an arbitrary power well controlled by the PWR_WELL_CTL
  1934. * register.
  1935. */
  1936. MMIO_DH(HSW_PWR_WELL_CTL_BIOS(HSW_DISP_PW_GLOBAL), D_BDW, NULL,
  1937. power_well_ctl_mmio_write);
  1938. MMIO_DH(HSW_PWR_WELL_CTL_DRIVER(HSW_DISP_PW_GLOBAL), D_BDW, NULL,
  1939. power_well_ctl_mmio_write);
  1940. MMIO_DH(HSW_PWR_WELL_CTL_KVMR, D_BDW, NULL, power_well_ctl_mmio_write);
  1941. MMIO_DH(HSW_PWR_WELL_CTL_DEBUG(HSW_DISP_PW_GLOBAL), D_BDW, NULL,
  1942. power_well_ctl_mmio_write);
  1943. MMIO_DH(HSW_PWR_WELL_CTL5, D_BDW, NULL, power_well_ctl_mmio_write);
  1944. MMIO_DH(HSW_PWR_WELL_CTL6, D_BDW, NULL, power_well_ctl_mmio_write);
  1945. MMIO_D(RSTDBYCTL, D_ALL);
  1946. MMIO_DH(GEN6_GDRST, D_ALL, NULL, gdrst_mmio_write);
  1947. MMIO_F(FENCE_REG_GEN6_LO(0), 0x80, 0, 0, 0, D_ALL, fence_mmio_read, fence_mmio_write);
  1948. MMIO_DH(CPU_VGACNTRL, D_ALL, NULL, vga_control_mmio_write);
  1949. MMIO_D(TILECTL, D_ALL);
  1950. MMIO_D(GEN6_UCGCTL1, D_ALL);
  1951. MMIO_D(GEN6_UCGCTL2, D_ALL);
  1952. MMIO_F(_MMIO(0x4f000), 0x90, 0, 0, 0, D_ALL, NULL, NULL);
  1953. MMIO_D(GEN6_PCODE_DATA, D_ALL);
  1954. MMIO_D(_MMIO(0x13812c), D_ALL);
  1955. MMIO_DH(GEN7_ERR_INT, D_ALL, NULL, NULL);
  1956. MMIO_D(HSW_EDRAM_CAP, D_ALL);
  1957. MMIO_D(HSW_IDICR, D_ALL);
  1958. MMIO_DH(GFX_FLSH_CNTL_GEN6, D_ALL, NULL, NULL);
  1959. MMIO_D(_MMIO(0x3c), D_ALL);
  1960. MMIO_D(_MMIO(0x860), D_ALL);
  1961. MMIO_D(ECOSKPD, D_ALL);
  1962. MMIO_D(_MMIO(0x121d0), D_ALL);
  1963. MMIO_D(GEN6_BLITTER_ECOSKPD, D_ALL);
  1964. MMIO_D(_MMIO(0x41d0), D_ALL);
  1965. MMIO_D(GAC_ECO_BITS, D_ALL);
  1966. MMIO_D(_MMIO(0x6200), D_ALL);
  1967. MMIO_D(_MMIO(0x6204), D_ALL);
  1968. MMIO_D(_MMIO(0x6208), D_ALL);
  1969. MMIO_D(_MMIO(0x7118), D_ALL);
  1970. MMIO_D(_MMIO(0x7180), D_ALL);
  1971. MMIO_D(_MMIO(0x7408), D_ALL);
  1972. MMIO_D(_MMIO(0x7c00), D_ALL);
  1973. MMIO_DH(GEN6_MBCTL, D_ALL, NULL, mbctl_write);
  1974. MMIO_D(_MMIO(0x911c), D_ALL);
  1975. MMIO_D(_MMIO(0x9120), D_ALL);
  1976. MMIO_DFH(GEN7_UCGCTL4, D_ALL, F_CMD_ACCESS, NULL, NULL);
  1977. MMIO_D(GAB_CTL, D_ALL);
  1978. MMIO_D(_MMIO(0x48800), D_ALL);
  1979. MMIO_D(_MMIO(0xce044), D_ALL);
  1980. MMIO_D(_MMIO(0xe6500), D_ALL);
  1981. MMIO_D(_MMIO(0xe6504), D_ALL);
  1982. MMIO_D(_MMIO(0xe6600), D_ALL);
  1983. MMIO_D(_MMIO(0xe6604), D_ALL);
  1984. MMIO_D(_MMIO(0xe6700), D_ALL);
  1985. MMIO_D(_MMIO(0xe6704), D_ALL);
  1986. MMIO_D(_MMIO(0xe6800), D_ALL);
  1987. MMIO_D(_MMIO(0xe6804), D_ALL);
  1988. MMIO_D(PCH_GMBUS4, D_ALL);
  1989. MMIO_D(PCH_GMBUS5, D_ALL);
  1990. MMIO_D(_MMIO(0x902c), D_ALL);
  1991. MMIO_D(_MMIO(0xec008), D_ALL);
  1992. MMIO_D(_MMIO(0xec00c), D_ALL);
  1993. MMIO_D(_MMIO(0xec008 + 0x18), D_ALL);
  1994. MMIO_D(_MMIO(0xec00c + 0x18), D_ALL);
  1995. MMIO_D(_MMIO(0xec008 + 0x18 * 2), D_ALL);
  1996. MMIO_D(_MMIO(0xec00c + 0x18 * 2), D_ALL);
  1997. MMIO_D(_MMIO(0xec008 + 0x18 * 3), D_ALL);
  1998. MMIO_D(_MMIO(0xec00c + 0x18 * 3), D_ALL);
  1999. MMIO_D(_MMIO(0xec408), D_ALL);
  2000. MMIO_D(_MMIO(0xec40c), D_ALL);
  2001. MMIO_D(_MMIO(0xec408 + 0x18), D_ALL);
  2002. MMIO_D(_MMIO(0xec40c + 0x18), D_ALL);
  2003. MMIO_D(_MMIO(0xec408 + 0x18 * 2), D_ALL);
  2004. MMIO_D(_MMIO(0xec40c + 0x18 * 2), D_ALL);
  2005. MMIO_D(_MMIO(0xec408 + 0x18 * 3), D_ALL);
  2006. MMIO_D(_MMIO(0xec40c + 0x18 * 3), D_ALL);
  2007. MMIO_D(_MMIO(0xfc810), D_ALL);
  2008. MMIO_D(_MMIO(0xfc81c), D_ALL);
  2009. MMIO_D(_MMIO(0xfc828), D_ALL);
  2010. MMIO_D(_MMIO(0xfc834), D_ALL);
  2011. MMIO_D(_MMIO(0xfcc00), D_ALL);
  2012. MMIO_D(_MMIO(0xfcc0c), D_ALL);
  2013. MMIO_D(_MMIO(0xfcc18), D_ALL);
  2014. MMIO_D(_MMIO(0xfcc24), D_ALL);
  2015. MMIO_D(_MMIO(0xfd000), D_ALL);
  2016. MMIO_D(_MMIO(0xfd00c), D_ALL);
  2017. MMIO_D(_MMIO(0xfd018), D_ALL);
  2018. MMIO_D(_MMIO(0xfd024), D_ALL);
  2019. MMIO_D(_MMIO(0xfd034), D_ALL);
  2020. MMIO_DH(FPGA_DBG, D_ALL, NULL, fpga_dbg_mmio_write);
  2021. MMIO_D(_MMIO(0x2054), D_ALL);
  2022. MMIO_D(_MMIO(0x12054), D_ALL);
  2023. MMIO_D(_MMIO(0x22054), D_ALL);
  2024. MMIO_D(_MMIO(0x1a054), D_ALL);
  2025. MMIO_D(_MMIO(0x44070), D_ALL);
  2026. MMIO_DFH(_MMIO(0x215c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2027. MMIO_DFH(_MMIO(0x2178), D_ALL, F_CMD_ACCESS, NULL, NULL);
  2028. MMIO_DFH(_MMIO(0x217c), D_ALL, F_CMD_ACCESS, NULL, NULL);
  2029. MMIO_DFH(_MMIO(0x12178), D_ALL, F_CMD_ACCESS, NULL, NULL);
  2030. MMIO_DFH(_MMIO(0x1217c), D_ALL, F_CMD_ACCESS, NULL, NULL);
  2031. MMIO_F(_MMIO(0x2290), 8, F_CMD_ACCESS, 0, 0, D_BDW_PLUS, NULL, NULL);
  2032. MMIO_D(_MMIO(0x2b00), D_BDW_PLUS);
  2033. MMIO_D(_MMIO(0x2360), D_BDW_PLUS);
  2034. MMIO_F(_MMIO(0x5200), 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2035. MMIO_F(_MMIO(0x5240), 32, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2036. MMIO_F(_MMIO(0x5280), 16, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2037. MMIO_DFH(_MMIO(0x1c17c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2038. MMIO_DFH(_MMIO(0x1c178), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2039. MMIO_DFH(BCS_SWCTRL, D_ALL, F_CMD_ACCESS, NULL, NULL);
  2040. MMIO_F(HS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2041. MMIO_F(DS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2042. MMIO_F(IA_VERTICES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2043. MMIO_F(IA_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2044. MMIO_F(VS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2045. MMIO_F(GS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2046. MMIO_F(GS_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2047. MMIO_F(CL_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2048. MMIO_F(CL_PRIMITIVES_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2049. MMIO_F(PS_INVOCATION_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2050. MMIO_F(PS_DEPTH_COUNT, 8, F_CMD_ACCESS, 0, 0, D_ALL, NULL, NULL);
  2051. MMIO_DH(_MMIO(0x4260), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  2052. MMIO_DH(_MMIO(0x4264), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  2053. MMIO_DH(_MMIO(0x4268), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  2054. MMIO_DH(_MMIO(0x426c), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  2055. MMIO_DH(_MMIO(0x4270), D_BDW_PLUS, NULL, gvt_reg_tlb_control_handler);
  2056. MMIO_DFH(_MMIO(0x4094), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2057. MMIO_DFH(ARB_MODE, D_ALL, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2058. MMIO_RING_GM_RDR(RING_BBADDR, D_ALL, NULL, NULL);
  2059. MMIO_DFH(_MMIO(0x2220), D_ALL, F_CMD_ACCESS, NULL, NULL);
  2060. MMIO_DFH(_MMIO(0x12220), D_ALL, F_CMD_ACCESS, NULL, NULL);
  2061. MMIO_DFH(_MMIO(0x22220), D_ALL, F_CMD_ACCESS, NULL, NULL);
  2062. MMIO_RING_DFH(RING_SYNC_1, D_ALL, F_CMD_ACCESS, NULL, NULL);
  2063. MMIO_RING_DFH(RING_SYNC_0, D_ALL, F_CMD_ACCESS, NULL, NULL);
  2064. MMIO_DFH(_MMIO(0x22178), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2065. MMIO_DFH(_MMIO(0x1a178), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2066. MMIO_DFH(_MMIO(0x1a17c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2067. MMIO_DFH(_MMIO(0x2217c), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2068. return 0;
  2069. }
  2070. static int init_broadwell_mmio_info(struct intel_gvt *gvt)
  2071. {
  2072. struct drm_i915_private *dev_priv = gvt->dev_priv;
  2073. int ret;
  2074. MMIO_DH(GEN8_GT_IMR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2075. MMIO_DH(GEN8_GT_IER(0), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2076. MMIO_DH(GEN8_GT_IIR(0), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2077. MMIO_D(GEN8_GT_ISR(0), D_BDW_PLUS);
  2078. MMIO_DH(GEN8_GT_IMR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2079. MMIO_DH(GEN8_GT_IER(1), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2080. MMIO_DH(GEN8_GT_IIR(1), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2081. MMIO_D(GEN8_GT_ISR(1), D_BDW_PLUS);
  2082. MMIO_DH(GEN8_GT_IMR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2083. MMIO_DH(GEN8_GT_IER(2), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2084. MMIO_DH(GEN8_GT_IIR(2), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2085. MMIO_D(GEN8_GT_ISR(2), D_BDW_PLUS);
  2086. MMIO_DH(GEN8_GT_IMR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2087. MMIO_DH(GEN8_GT_IER(3), D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2088. MMIO_DH(GEN8_GT_IIR(3), D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2089. MMIO_D(GEN8_GT_ISR(3), D_BDW_PLUS);
  2090. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_A), D_BDW_PLUS, NULL,
  2091. intel_vgpu_reg_imr_handler);
  2092. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_A), D_BDW_PLUS, NULL,
  2093. intel_vgpu_reg_ier_handler);
  2094. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_A), D_BDW_PLUS, NULL,
  2095. intel_vgpu_reg_iir_handler);
  2096. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_A), D_BDW_PLUS);
  2097. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_B), D_BDW_PLUS, NULL,
  2098. intel_vgpu_reg_imr_handler);
  2099. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_B), D_BDW_PLUS, NULL,
  2100. intel_vgpu_reg_ier_handler);
  2101. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_B), D_BDW_PLUS, NULL,
  2102. intel_vgpu_reg_iir_handler);
  2103. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_B), D_BDW_PLUS);
  2104. MMIO_DH(GEN8_DE_PIPE_IMR(PIPE_C), D_BDW_PLUS, NULL,
  2105. intel_vgpu_reg_imr_handler);
  2106. MMIO_DH(GEN8_DE_PIPE_IER(PIPE_C), D_BDW_PLUS, NULL,
  2107. intel_vgpu_reg_ier_handler);
  2108. MMIO_DH(GEN8_DE_PIPE_IIR(PIPE_C), D_BDW_PLUS, NULL,
  2109. intel_vgpu_reg_iir_handler);
  2110. MMIO_D(GEN8_DE_PIPE_ISR(PIPE_C), D_BDW_PLUS);
  2111. MMIO_DH(GEN8_DE_PORT_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2112. MMIO_DH(GEN8_DE_PORT_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2113. MMIO_DH(GEN8_DE_PORT_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2114. MMIO_D(GEN8_DE_PORT_ISR, D_BDW_PLUS);
  2115. MMIO_DH(GEN8_DE_MISC_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2116. MMIO_DH(GEN8_DE_MISC_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2117. MMIO_DH(GEN8_DE_MISC_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2118. MMIO_D(GEN8_DE_MISC_ISR, D_BDW_PLUS);
  2119. MMIO_DH(GEN8_PCU_IMR, D_BDW_PLUS, NULL, intel_vgpu_reg_imr_handler);
  2120. MMIO_DH(GEN8_PCU_IER, D_BDW_PLUS, NULL, intel_vgpu_reg_ier_handler);
  2121. MMIO_DH(GEN8_PCU_IIR, D_BDW_PLUS, NULL, intel_vgpu_reg_iir_handler);
  2122. MMIO_D(GEN8_PCU_ISR, D_BDW_PLUS);
  2123. MMIO_DH(GEN8_MASTER_IRQ, D_BDW_PLUS, NULL,
  2124. intel_vgpu_reg_master_irq_handler);
  2125. MMIO_RING_DFH(RING_ACTHD_UDW, D_BDW_PLUS, F_CMD_ACCESS,
  2126. mmio_read_from_hw, NULL);
  2127. #define RING_REG(base) _MMIO((base) + 0xd0)
  2128. MMIO_RING_F(RING_REG, 4, F_RO, 0,
  2129. ~_MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET), D_BDW_PLUS, NULL,
  2130. ring_reset_ctl_write);
  2131. #undef RING_REG
  2132. #define RING_REG(base) _MMIO((base) + 0x230)
  2133. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, 0, NULL, elsp_mmio_write);
  2134. #undef RING_REG
  2135. #define RING_REG(base) _MMIO((base) + 0x234)
  2136. MMIO_RING_F(RING_REG, 8, F_RO | F_CMD_ACCESS, 0, ~0, D_BDW_PLUS,
  2137. NULL, NULL);
  2138. #undef RING_REG
  2139. #define RING_REG(base) _MMIO((base) + 0x244)
  2140. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2141. #undef RING_REG
  2142. #define RING_REG(base) _MMIO((base) + 0x370)
  2143. MMIO_RING_F(RING_REG, 48, F_RO, 0, ~0, D_BDW_PLUS, NULL, NULL);
  2144. #undef RING_REG
  2145. #define RING_REG(base) _MMIO((base) + 0x3a0)
  2146. MMIO_RING_DFH(RING_REG, D_BDW_PLUS, F_MODE_MASK, NULL, NULL);
  2147. #undef RING_REG
  2148. MMIO_D(PIPEMISC(PIPE_A), D_BDW_PLUS);
  2149. MMIO_D(PIPEMISC(PIPE_B), D_BDW_PLUS);
  2150. MMIO_D(PIPEMISC(PIPE_C), D_BDW_PLUS);
  2151. MMIO_D(_MMIO(0x1c1d0), D_BDW_PLUS);
  2152. MMIO_D(GEN6_MBCUNIT_SNPCR, D_BDW_PLUS);
  2153. MMIO_D(GEN7_MISCCPCTL, D_BDW_PLUS);
  2154. MMIO_D(_MMIO(0x1c054), D_BDW_PLUS);
  2155. MMIO_DH(GEN6_PCODE_MAILBOX, D_BDW_PLUS, NULL, mailbox_write);
  2156. MMIO_D(GEN8_PRIVATE_PAT_LO, D_BDW_PLUS);
  2157. MMIO_D(GEN8_PRIVATE_PAT_HI, D_BDW_PLUS);
  2158. MMIO_D(GAMTARBMODE, D_BDW_PLUS);
  2159. #define RING_REG(base) _MMIO((base) + 0x270)
  2160. MMIO_RING_F(RING_REG, 32, 0, 0, 0, D_BDW_PLUS, NULL, NULL);
  2161. #undef RING_REG
  2162. MMIO_RING_GM_RDR(RING_HWS_PGA, D_BDW_PLUS, NULL, hws_pga_write);
  2163. MMIO_DFH(HDC_CHICKEN0, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2164. MMIO_D(CHICKEN_PIPESL_1(PIPE_A), D_BDW_PLUS);
  2165. MMIO_D(CHICKEN_PIPESL_1(PIPE_B), D_BDW_PLUS);
  2166. MMIO_D(CHICKEN_PIPESL_1(PIPE_C), D_BDW_PLUS);
  2167. MMIO_D(WM_MISC, D_BDW);
  2168. MMIO_D(_MMIO(BDW_EDP_PSR_BASE), D_BDW);
  2169. MMIO_D(_MMIO(0x6671c), D_BDW_PLUS);
  2170. MMIO_D(_MMIO(0x66c00), D_BDW_PLUS);
  2171. MMIO_D(_MMIO(0x66c04), D_BDW_PLUS);
  2172. MMIO_D(HSW_GTT_CACHE_EN, D_BDW_PLUS);
  2173. MMIO_D(GEN8_EU_DISABLE0, D_BDW_PLUS);
  2174. MMIO_D(GEN8_EU_DISABLE1, D_BDW_PLUS);
  2175. MMIO_D(GEN8_EU_DISABLE2, D_BDW_PLUS);
  2176. MMIO_D(_MMIO(0xfdc), D_BDW_PLUS);
  2177. MMIO_DFH(GEN8_ROW_CHICKEN, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
  2178. NULL, NULL);
  2179. MMIO_DFH(GEN7_ROW_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS,
  2180. NULL, NULL);
  2181. MMIO_DFH(GEN8_UCGCTL6, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2182. MMIO_DFH(_MMIO(0xb1f0), D_BDW, F_CMD_ACCESS, NULL, NULL);
  2183. MMIO_DFH(_MMIO(0xb1c0), D_BDW, F_CMD_ACCESS, NULL, NULL);
  2184. MMIO_DFH(GEN8_L3SQCREG4, D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2185. MMIO_DFH(_MMIO(0xb100), D_BDW, F_CMD_ACCESS, NULL, NULL);
  2186. MMIO_DFH(_MMIO(0xb10c), D_BDW, F_CMD_ACCESS, NULL, NULL);
  2187. MMIO_D(_MMIO(0xb110), D_BDW);
  2188. MMIO_F(_MMIO(0x24d0), 48, F_CMD_ACCESS, 0, 0, D_BDW_PLUS,
  2189. NULL, force_nonpriv_write);
  2190. MMIO_D(_MMIO(0x44484), D_BDW_PLUS);
  2191. MMIO_D(_MMIO(0x4448c), D_BDW_PLUS);
  2192. MMIO_DFH(_MMIO(0x83a4), D_BDW, F_CMD_ACCESS, NULL, NULL);
  2193. MMIO_D(GEN8_L3_LRA_1_GPGPU, D_BDW_PLUS);
  2194. MMIO_DFH(_MMIO(0x8430), D_BDW, F_CMD_ACCESS, NULL, NULL);
  2195. MMIO_D(_MMIO(0x110000), D_BDW_PLUS);
  2196. MMIO_D(_MMIO(0x48400), D_BDW_PLUS);
  2197. MMIO_D(_MMIO(0x6e570), D_BDW_PLUS);
  2198. MMIO_D(_MMIO(0x65f10), D_BDW_PLUS);
  2199. MMIO_DFH(_MMIO(0xe194), D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2200. MMIO_DFH(_MMIO(0xe188), D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2201. MMIO_DFH(HALF_SLICE_CHICKEN2, D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2202. MMIO_DFH(_MMIO(0x2580), D_BDW_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2203. MMIO_DFH(_MMIO(0x2248), D_BDW, F_CMD_ACCESS, NULL, NULL);
  2204. MMIO_DFH(_MMIO(0xe220), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2205. MMIO_DFH(_MMIO(0xe230), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2206. MMIO_DFH(_MMIO(0xe240), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2207. MMIO_DFH(_MMIO(0xe260), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2208. MMIO_DFH(_MMIO(0xe270), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2209. MMIO_DFH(_MMIO(0xe280), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2210. MMIO_DFH(_MMIO(0xe2a0), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2211. MMIO_DFH(_MMIO(0xe2b0), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2212. MMIO_DFH(_MMIO(0xe2c0), D_BDW_PLUS, F_CMD_ACCESS, NULL, NULL);
  2213. return 0;
  2214. }
  2215. static int init_skl_mmio_info(struct intel_gvt *gvt)
  2216. {
  2217. struct drm_i915_private *dev_priv = gvt->dev_priv;
  2218. int ret;
  2219. MMIO_DH(FORCEWAKE_RENDER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2220. MMIO_DH(FORCEWAKE_ACK_RENDER_GEN9, D_SKL_PLUS, NULL, NULL);
  2221. MMIO_DH(FORCEWAKE_BLITTER_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2222. MMIO_DH(FORCEWAKE_ACK_BLITTER_GEN9, D_SKL_PLUS, NULL, NULL);
  2223. MMIO_DH(FORCEWAKE_MEDIA_GEN9, D_SKL_PLUS, NULL, mul_force_wake_write);
  2224. MMIO_DH(FORCEWAKE_ACK_MEDIA_GEN9, D_SKL_PLUS, NULL, NULL);
  2225. MMIO_F(_MMIO(_DPB_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
  2226. dp_aux_ch_ctl_mmio_write);
  2227. MMIO_F(_MMIO(_DPC_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
  2228. dp_aux_ch_ctl_mmio_write);
  2229. MMIO_F(_MMIO(_DPD_AUX_CH_CTL), 6 * 4, 0, 0, 0, D_SKL_PLUS, NULL,
  2230. dp_aux_ch_ctl_mmio_write);
  2231. /*
  2232. * Use an arbitrary power well controlled by the PWR_WELL_CTL
  2233. * register.
  2234. */
  2235. MMIO_D(HSW_PWR_WELL_CTL_BIOS(SKL_DISP_PW_MISC_IO), D_SKL_PLUS);
  2236. MMIO_DH(HSW_PWR_WELL_CTL_DRIVER(SKL_DISP_PW_MISC_IO), D_SKL_PLUS, NULL,
  2237. skl_power_well_ctl_write);
  2238. MMIO_D(_MMIO(0xa210), D_SKL_PLUS);
  2239. MMIO_D(GEN9_MEDIA_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
  2240. MMIO_D(GEN9_RENDER_PG_IDLE_HYSTERESIS, D_SKL_PLUS);
  2241. MMIO_DFH(GEN9_GAMT_ECO_REG_RW_IA, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
  2242. MMIO_DH(_MMIO(0x4ddc), D_SKL_PLUS, NULL, NULL);
  2243. MMIO_DH(_MMIO(0x42080), D_SKL_PLUS, NULL, NULL);
  2244. MMIO_D(_MMIO(0x45504), D_SKL_PLUS);
  2245. MMIO_D(_MMIO(0x45520), D_SKL_PLUS);
  2246. MMIO_D(_MMIO(0x46000), D_SKL_PLUS);
  2247. MMIO_DH(_MMIO(0x46010), D_SKL | D_KBL, NULL, skl_lcpll_write);
  2248. MMIO_DH(_MMIO(0x46014), D_SKL | D_KBL, NULL, skl_lcpll_write);
  2249. MMIO_D(_MMIO(0x6C040), D_SKL | D_KBL);
  2250. MMIO_D(_MMIO(0x6C048), D_SKL | D_KBL);
  2251. MMIO_D(_MMIO(0x6C050), D_SKL | D_KBL);
  2252. MMIO_D(_MMIO(0x6C044), D_SKL | D_KBL);
  2253. MMIO_D(_MMIO(0x6C04C), D_SKL | D_KBL);
  2254. MMIO_D(_MMIO(0x6C054), D_SKL | D_KBL);
  2255. MMIO_D(_MMIO(0x6c058), D_SKL | D_KBL);
  2256. MMIO_D(_MMIO(0x6c05c), D_SKL | D_KBL);
  2257. MMIO_DH(_MMIO(0x6c060), D_SKL | D_KBL, dpll_status_read, NULL);
  2258. MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
  2259. MMIO_DH(SKL_PS_WIN_POS(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
  2260. MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
  2261. MMIO_DH(SKL_PS_WIN_POS(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
  2262. MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
  2263. MMIO_DH(SKL_PS_WIN_POS(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
  2264. MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
  2265. MMIO_DH(SKL_PS_WIN_SZ(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
  2266. MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
  2267. MMIO_DH(SKL_PS_WIN_SZ(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
  2268. MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
  2269. MMIO_DH(SKL_PS_WIN_SZ(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
  2270. MMIO_DH(SKL_PS_CTRL(PIPE_A, 0), D_SKL_PLUS, NULL, pf_write);
  2271. MMIO_DH(SKL_PS_CTRL(PIPE_A, 1), D_SKL_PLUS, NULL, pf_write);
  2272. MMIO_DH(SKL_PS_CTRL(PIPE_B, 0), D_SKL_PLUS, NULL, pf_write);
  2273. MMIO_DH(SKL_PS_CTRL(PIPE_B, 1), D_SKL_PLUS, NULL, pf_write);
  2274. MMIO_DH(SKL_PS_CTRL(PIPE_C, 0), D_SKL_PLUS, NULL, pf_write);
  2275. MMIO_DH(SKL_PS_CTRL(PIPE_C, 1), D_SKL_PLUS, NULL, pf_write);
  2276. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
  2277. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
  2278. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
  2279. MMIO_DH(PLANE_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
  2280. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
  2281. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
  2282. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
  2283. MMIO_DH(PLANE_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
  2284. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
  2285. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
  2286. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
  2287. MMIO_DH(PLANE_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
  2288. MMIO_DH(CUR_BUF_CFG(PIPE_A), D_SKL_PLUS, NULL, NULL);
  2289. MMIO_DH(CUR_BUF_CFG(PIPE_B), D_SKL_PLUS, NULL, NULL);
  2290. MMIO_DH(CUR_BUF_CFG(PIPE_C), D_SKL_PLUS, NULL, NULL);
  2291. MMIO_F(PLANE_WM(PIPE_A, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2292. MMIO_F(PLANE_WM(PIPE_A, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2293. MMIO_F(PLANE_WM(PIPE_A, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2294. MMIO_F(PLANE_WM(PIPE_B, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2295. MMIO_F(PLANE_WM(PIPE_B, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2296. MMIO_F(PLANE_WM(PIPE_B, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2297. MMIO_F(PLANE_WM(PIPE_C, 0, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2298. MMIO_F(PLANE_WM(PIPE_C, 1, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2299. MMIO_F(PLANE_WM(PIPE_C, 2, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2300. MMIO_F(CUR_WM(PIPE_A, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2301. MMIO_F(CUR_WM(PIPE_B, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2302. MMIO_F(CUR_WM(PIPE_C, 0), 4 * 8, 0, 0, 0, D_SKL_PLUS, NULL, NULL);
  2303. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
  2304. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
  2305. MMIO_DH(PLANE_WM_TRANS(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
  2306. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
  2307. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
  2308. MMIO_DH(PLANE_WM_TRANS(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
  2309. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
  2310. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
  2311. MMIO_DH(PLANE_WM_TRANS(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
  2312. MMIO_DH(CUR_WM_TRANS(PIPE_A), D_SKL_PLUS, NULL, NULL);
  2313. MMIO_DH(CUR_WM_TRANS(PIPE_B), D_SKL_PLUS, NULL, NULL);
  2314. MMIO_DH(CUR_WM_TRANS(PIPE_C), D_SKL_PLUS, NULL, NULL);
  2315. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 0), D_SKL_PLUS, NULL, NULL);
  2316. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 1), D_SKL_PLUS, NULL, NULL);
  2317. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 2), D_SKL_PLUS, NULL, NULL);
  2318. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_A, 3), D_SKL_PLUS, NULL, NULL);
  2319. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 0), D_SKL_PLUS, NULL, NULL);
  2320. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 1), D_SKL_PLUS, NULL, NULL);
  2321. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 2), D_SKL_PLUS, NULL, NULL);
  2322. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_B, 3), D_SKL_PLUS, NULL, NULL);
  2323. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 0), D_SKL_PLUS, NULL, NULL);
  2324. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 1), D_SKL_PLUS, NULL, NULL);
  2325. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 2), D_SKL_PLUS, NULL, NULL);
  2326. MMIO_DH(PLANE_NV12_BUF_CFG(PIPE_C, 3), D_SKL_PLUS, NULL, NULL);
  2327. MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 1)), D_SKL_PLUS, NULL, NULL);
  2328. MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 2)), D_SKL_PLUS, NULL, NULL);
  2329. MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 3)), D_SKL_PLUS, NULL, NULL);
  2330. MMIO_DH(_MMIO(_REG_701C0(PIPE_A, 4)), D_SKL_PLUS, NULL, NULL);
  2331. MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 1)), D_SKL_PLUS, NULL, NULL);
  2332. MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 2)), D_SKL_PLUS, NULL, NULL);
  2333. MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 3)), D_SKL_PLUS, NULL, NULL);
  2334. MMIO_DH(_MMIO(_REG_701C0(PIPE_B, 4)), D_SKL_PLUS, NULL, NULL);
  2335. MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 1)), D_SKL_PLUS, NULL, NULL);
  2336. MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 2)), D_SKL_PLUS, NULL, NULL);
  2337. MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 3)), D_SKL_PLUS, NULL, NULL);
  2338. MMIO_DH(_MMIO(_REG_701C0(PIPE_C, 4)), D_SKL_PLUS, NULL, NULL);
  2339. MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 1)), D_SKL_PLUS, NULL, NULL);
  2340. MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 2)), D_SKL_PLUS, NULL, NULL);
  2341. MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 3)), D_SKL_PLUS, NULL, NULL);
  2342. MMIO_DH(_MMIO(_REG_701C4(PIPE_A, 4)), D_SKL_PLUS, NULL, NULL);
  2343. MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 1)), D_SKL_PLUS, NULL, NULL);
  2344. MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 2)), D_SKL_PLUS, NULL, NULL);
  2345. MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 3)), D_SKL_PLUS, NULL, NULL);
  2346. MMIO_DH(_MMIO(_REG_701C4(PIPE_B, 4)), D_SKL_PLUS, NULL, NULL);
  2347. MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 1)), D_SKL_PLUS, NULL, NULL);
  2348. MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 2)), D_SKL_PLUS, NULL, NULL);
  2349. MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 3)), D_SKL_PLUS, NULL, NULL);
  2350. MMIO_DH(_MMIO(_REG_701C4(PIPE_C, 4)), D_SKL_PLUS, NULL, NULL);
  2351. MMIO_D(_MMIO(0x70380), D_SKL_PLUS);
  2352. MMIO_D(_MMIO(0x71380), D_SKL_PLUS);
  2353. MMIO_D(_MMIO(0x72380), D_SKL_PLUS);
  2354. MMIO_D(_MMIO(0x7239c), D_SKL_PLUS);
  2355. MMIO_D(_MMIO(0x7039c), D_SKL_PLUS);
  2356. MMIO_D(_MMIO(0x8f074), D_SKL | D_KBL);
  2357. MMIO_D(_MMIO(0x8f004), D_SKL | D_KBL);
  2358. MMIO_D(_MMIO(0x8f034), D_SKL | D_KBL);
  2359. MMIO_D(_MMIO(0xb11c), D_SKL | D_KBL);
  2360. MMIO_D(_MMIO(0x51000), D_SKL | D_KBL);
  2361. MMIO_D(_MMIO(0x6c00c), D_SKL_PLUS);
  2362. MMIO_F(_MMIO(0xc800), 0x7f8, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
  2363. MMIO_F(_MMIO(0xb020), 0x80, F_CMD_ACCESS, 0, 0, D_SKL | D_KBL, NULL, NULL);
  2364. MMIO_D(RPM_CONFIG0, D_SKL_PLUS);
  2365. MMIO_D(_MMIO(0xd08), D_SKL_PLUS);
  2366. MMIO_D(RC6_LOCATION, D_SKL_PLUS);
  2367. MMIO_DFH(_MMIO(0x20e0), D_SKL_PLUS, F_MODE_MASK, NULL, NULL);
  2368. MMIO_DFH(_MMIO(0x20ec), D_SKL_PLUS, F_MODE_MASK | F_CMD_ACCESS, NULL, NULL);
  2369. /* TRTT */
  2370. MMIO_DFH(_MMIO(0x4de0), D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
  2371. MMIO_DFH(_MMIO(0x4de4), D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
  2372. MMIO_DFH(_MMIO(0x4de8), D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
  2373. MMIO_DFH(_MMIO(0x4dec), D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
  2374. MMIO_DFH(_MMIO(0x4df0), D_SKL | D_KBL, F_CMD_ACCESS, NULL, NULL);
  2375. MMIO_DFH(_MMIO(0x4df4), D_SKL | D_KBL, F_CMD_ACCESS, NULL, gen9_trtte_write);
  2376. MMIO_DH(_MMIO(0x4dfc), D_SKL | D_KBL, NULL, gen9_trtt_chicken_write);
  2377. MMIO_D(_MMIO(0x45008), D_SKL | D_KBL);
  2378. MMIO_D(_MMIO(0x46430), D_SKL | D_KBL);
  2379. MMIO_D(_MMIO(0x46520), D_SKL | D_KBL);
  2380. MMIO_D(_MMIO(0xc403c), D_SKL | D_KBL);
  2381. MMIO_D(_MMIO(0xb004), D_SKL_PLUS);
  2382. MMIO_DH(DMA_CTRL, D_SKL_PLUS, NULL, dma_ctrl_write);
  2383. MMIO_D(_MMIO(0x65900), D_SKL_PLUS);
  2384. MMIO_D(_MMIO(0x1082c0), D_SKL | D_KBL);
  2385. MMIO_D(_MMIO(0x4068), D_SKL | D_KBL);
  2386. MMIO_D(_MMIO(0x67054), D_SKL | D_KBL);
  2387. MMIO_D(_MMIO(0x6e560), D_SKL | D_KBL);
  2388. MMIO_D(_MMIO(0x6e554), D_SKL | D_KBL);
  2389. MMIO_D(_MMIO(0x2b20), D_SKL | D_KBL);
  2390. MMIO_D(_MMIO(0x65f00), D_SKL | D_KBL);
  2391. MMIO_D(_MMIO(0x65f08), D_SKL | D_KBL);
  2392. MMIO_D(_MMIO(0x320f0), D_SKL | D_KBL);
  2393. MMIO_D(_MMIO(0x70034), D_SKL_PLUS);
  2394. MMIO_D(_MMIO(0x71034), D_SKL_PLUS);
  2395. MMIO_D(_MMIO(0x72034), D_SKL_PLUS);
  2396. MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_A)), D_SKL_PLUS);
  2397. MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_B)), D_SKL_PLUS);
  2398. MMIO_D(_MMIO(_PLANE_KEYVAL_1(PIPE_C)), D_SKL_PLUS);
  2399. MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_A)), D_SKL_PLUS);
  2400. MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_B)), D_SKL_PLUS);
  2401. MMIO_D(_MMIO(_PLANE_KEYMAX_1(PIPE_C)), D_SKL_PLUS);
  2402. MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_A)), D_SKL_PLUS);
  2403. MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_B)), D_SKL_PLUS);
  2404. MMIO_D(_MMIO(_PLANE_KEYMSK_1(PIPE_C)), D_SKL_PLUS);
  2405. MMIO_D(_MMIO(0x44500), D_SKL_PLUS);
  2406. MMIO_DFH(GEN9_CSFE_CHICKEN1_RCS, D_SKL_PLUS, F_CMD_ACCESS, NULL, NULL);
  2407. MMIO_DFH(GEN8_HDC_CHICKEN1, D_SKL | D_KBL, F_MODE_MASK | F_CMD_ACCESS,
  2408. NULL, NULL);
  2409. MMIO_D(_MMIO(0x4ab8), D_KBL);
  2410. MMIO_D(_MMIO(0x2248), D_SKL_PLUS | D_KBL);
  2411. return 0;
  2412. }
  2413. static struct gvt_mmio_block *find_mmio_block(struct intel_gvt *gvt,
  2414. unsigned int offset)
  2415. {
  2416. unsigned long device = intel_gvt_get_device_type(gvt);
  2417. struct gvt_mmio_block *block = gvt->mmio.mmio_block;
  2418. int num = gvt->mmio.num_mmio_block;
  2419. int i;
  2420. for (i = 0; i < num; i++, block++) {
  2421. if (!(device & block->device))
  2422. continue;
  2423. if (offset >= i915_mmio_reg_offset(block->offset) &&
  2424. offset < i915_mmio_reg_offset(block->offset) + block->size)
  2425. return block;
  2426. }
  2427. return NULL;
  2428. }
  2429. /**
  2430. * intel_gvt_clean_mmio_info - clean up MMIO information table for GVT device
  2431. * @gvt: GVT device
  2432. *
  2433. * This function is called at the driver unloading stage, to clean up the MMIO
  2434. * information table of GVT device
  2435. *
  2436. */
  2437. void intel_gvt_clean_mmio_info(struct intel_gvt *gvt)
  2438. {
  2439. struct hlist_node *tmp;
  2440. struct intel_gvt_mmio_info *e;
  2441. int i;
  2442. hash_for_each_safe(gvt->mmio.mmio_info_table, i, tmp, e, node)
  2443. kfree(e);
  2444. vfree(gvt->mmio.mmio_attribute);
  2445. gvt->mmio.mmio_attribute = NULL;
  2446. }
  2447. /* Special MMIO blocks. */
  2448. static struct gvt_mmio_block mmio_blocks[] = {
  2449. {D_SKL_PLUS, _MMIO(CSR_MMIO_START_RANGE), 0x3000, NULL, NULL},
  2450. {D_ALL, _MMIO(MCHBAR_MIRROR_BASE_SNB), 0x40000, NULL, NULL},
  2451. {D_ALL, _MMIO(VGT_PVINFO_PAGE), VGT_PVINFO_SIZE,
  2452. pvinfo_mmio_read, pvinfo_mmio_write},
  2453. {D_ALL, LGC_PALETTE(PIPE_A, 0), 1024, NULL, NULL},
  2454. {D_ALL, LGC_PALETTE(PIPE_B, 0), 1024, NULL, NULL},
  2455. {D_ALL, LGC_PALETTE(PIPE_C, 0), 1024, NULL, NULL},
  2456. };
  2457. /**
  2458. * intel_gvt_setup_mmio_info - setup MMIO information table for GVT device
  2459. * @gvt: GVT device
  2460. *
  2461. * This function is called at the initialization stage, to setup the MMIO
  2462. * information table for GVT device
  2463. *
  2464. * Returns:
  2465. * zero on success, negative if failed.
  2466. */
  2467. int intel_gvt_setup_mmio_info(struct intel_gvt *gvt)
  2468. {
  2469. struct intel_gvt_device_info *info = &gvt->device_info;
  2470. struct drm_i915_private *dev_priv = gvt->dev_priv;
  2471. int size = info->mmio_size / 4 * sizeof(*gvt->mmio.mmio_attribute);
  2472. int ret;
  2473. gvt->mmio.mmio_attribute = vzalloc(size);
  2474. if (!gvt->mmio.mmio_attribute)
  2475. return -ENOMEM;
  2476. ret = init_generic_mmio_info(gvt);
  2477. if (ret)
  2478. goto err;
  2479. if (IS_BROADWELL(dev_priv)) {
  2480. ret = init_broadwell_mmio_info(gvt);
  2481. if (ret)
  2482. goto err;
  2483. } else if (IS_SKYLAKE(dev_priv)
  2484. || IS_KABYLAKE(dev_priv)) {
  2485. ret = init_broadwell_mmio_info(gvt);
  2486. if (ret)
  2487. goto err;
  2488. ret = init_skl_mmio_info(gvt);
  2489. if (ret)
  2490. goto err;
  2491. }
  2492. gvt->mmio.mmio_block = mmio_blocks;
  2493. gvt->mmio.num_mmio_block = ARRAY_SIZE(mmio_blocks);
  2494. return 0;
  2495. err:
  2496. intel_gvt_clean_mmio_info(gvt);
  2497. return ret;
  2498. }
  2499. /**
  2500. * intel_gvt_for_each_tracked_mmio - iterate each tracked mmio
  2501. * @gvt: a GVT device
  2502. * @handler: the handler
  2503. * @data: private data given to handler
  2504. *
  2505. * Returns:
  2506. * Zero on success, negative error code if failed.
  2507. */
  2508. int intel_gvt_for_each_tracked_mmio(struct intel_gvt *gvt,
  2509. int (*handler)(struct intel_gvt *gvt, u32 offset, void *data),
  2510. void *data)
  2511. {
  2512. struct gvt_mmio_block *block = gvt->mmio.mmio_block;
  2513. struct intel_gvt_mmio_info *e;
  2514. int i, j, ret;
  2515. hash_for_each(gvt->mmio.mmio_info_table, i, e, node) {
  2516. ret = handler(gvt, e->offset, data);
  2517. if (ret)
  2518. return ret;
  2519. }
  2520. for (i = 0; i < gvt->mmio.num_mmio_block; i++, block++) {
  2521. for (j = 0; j < block->size; j += 4) {
  2522. ret = handler(gvt,
  2523. i915_mmio_reg_offset(block->offset) + j,
  2524. data);
  2525. if (ret)
  2526. return ret;
  2527. }
  2528. }
  2529. return 0;
  2530. }
  2531. /**
  2532. * intel_vgpu_default_mmio_read - default MMIO read handler
  2533. * @vgpu: a vGPU
  2534. * @offset: access offset
  2535. * @p_data: data return buffer
  2536. * @bytes: access data length
  2537. *
  2538. * Returns:
  2539. * Zero on success, negative error code if failed.
  2540. */
  2541. int intel_vgpu_default_mmio_read(struct intel_vgpu *vgpu, unsigned int offset,
  2542. void *p_data, unsigned int bytes)
  2543. {
  2544. read_vreg(vgpu, offset, p_data, bytes);
  2545. return 0;
  2546. }
  2547. /**
  2548. * intel_t_default_mmio_write - default MMIO write handler
  2549. * @vgpu: a vGPU
  2550. * @offset: access offset
  2551. * @p_data: write data buffer
  2552. * @bytes: access data length
  2553. *
  2554. * Returns:
  2555. * Zero on success, negative error code if failed.
  2556. */
  2557. int intel_vgpu_default_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
  2558. void *p_data, unsigned int bytes)
  2559. {
  2560. write_vreg(vgpu, offset, p_data, bytes);
  2561. return 0;
  2562. }
  2563. /**
  2564. * intel_gvt_in_force_nonpriv_whitelist - if a mmio is in whitelist to be
  2565. * force-nopriv register
  2566. *
  2567. * @gvt: a GVT device
  2568. * @offset: register offset
  2569. *
  2570. * Returns:
  2571. * True if the register is in force-nonpriv whitelist;
  2572. * False if outside;
  2573. */
  2574. bool intel_gvt_in_force_nonpriv_whitelist(struct intel_gvt *gvt,
  2575. unsigned int offset)
  2576. {
  2577. return in_whitelist(offset);
  2578. }
  2579. /**
  2580. * intel_vgpu_mmio_reg_rw - emulate tracked mmio registers
  2581. * @vgpu: a vGPU
  2582. * @offset: register offset
  2583. * @pdata: data buffer
  2584. * @bytes: data length
  2585. *
  2586. * Returns:
  2587. * Zero on success, negative error code if failed.
  2588. */
  2589. int intel_vgpu_mmio_reg_rw(struct intel_vgpu *vgpu, unsigned int offset,
  2590. void *pdata, unsigned int bytes, bool is_read)
  2591. {
  2592. struct intel_gvt *gvt = vgpu->gvt;
  2593. struct intel_gvt_mmio_info *mmio_info;
  2594. struct gvt_mmio_block *mmio_block;
  2595. gvt_mmio_func func;
  2596. int ret;
  2597. if (WARN_ON(bytes > 8))
  2598. return -EINVAL;
  2599. /*
  2600. * Handle special MMIO blocks.
  2601. */
  2602. mmio_block = find_mmio_block(gvt, offset);
  2603. if (mmio_block) {
  2604. func = is_read ? mmio_block->read : mmio_block->write;
  2605. if (func)
  2606. return func(vgpu, offset, pdata, bytes);
  2607. goto default_rw;
  2608. }
  2609. /*
  2610. * Normal tracked MMIOs.
  2611. */
  2612. mmio_info = find_mmio_info(gvt, offset);
  2613. if (!mmio_info) {
  2614. if (!vgpu->mmio.disable_warn_untrack)
  2615. gvt_vgpu_err("untracked MMIO %08x len %d\n",
  2616. offset, bytes);
  2617. goto default_rw;
  2618. }
  2619. if (is_read)
  2620. return mmio_info->read(vgpu, offset, pdata, bytes);
  2621. else {
  2622. u64 ro_mask = mmio_info->ro_mask;
  2623. u32 old_vreg = 0, old_sreg = 0;
  2624. u64 data = 0;
  2625. if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
  2626. old_vreg = vgpu_vreg(vgpu, offset);
  2627. old_sreg = vgpu_sreg(vgpu, offset);
  2628. }
  2629. if (likely(!ro_mask))
  2630. ret = mmio_info->write(vgpu, offset, pdata, bytes);
  2631. else if (!~ro_mask) {
  2632. gvt_vgpu_err("try to write RO reg %x\n", offset);
  2633. return 0;
  2634. } else {
  2635. /* keep the RO bits in the virtual register */
  2636. memcpy(&data, pdata, bytes);
  2637. data &= ~ro_mask;
  2638. data |= vgpu_vreg(vgpu, offset) & ro_mask;
  2639. ret = mmio_info->write(vgpu, offset, &data, bytes);
  2640. }
  2641. /* higher 16bits of mode ctl regs are mask bits for change */
  2642. if (intel_gvt_mmio_has_mode_mask(gvt, mmio_info->offset)) {
  2643. u32 mask = vgpu_vreg(vgpu, offset) >> 16;
  2644. vgpu_vreg(vgpu, offset) = (old_vreg & ~mask)
  2645. | (vgpu_vreg(vgpu, offset) & mask);
  2646. vgpu_sreg(vgpu, offset) = (old_sreg & ~mask)
  2647. | (vgpu_sreg(vgpu, offset) & mask);
  2648. }
  2649. }
  2650. return ret;
  2651. default_rw:
  2652. return is_read ?
  2653. intel_vgpu_default_mmio_read(vgpu, offset, pdata, bytes) :
  2654. intel_vgpu_default_mmio_write(vgpu, offset, pdata, bytes);
  2655. }