smu72.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * Copyright 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SMU72_H
  24. #define SMU72_H
  25. #if !defined(SMC_MICROCODE)
  26. #pragma pack(push, 1)
  27. #endif
  28. #define SMU__NUM_SCLK_DPM_STATE 8
  29. #define SMU__NUM_MCLK_DPM_LEVELS 4
  30. #define SMU__NUM_LCLK_DPM_LEVELS 8
  31. #define SMU__NUM_PCIE_DPM_LEVELS 8
  32. enum SID_OPTION {
  33. SID_OPTION_HI,
  34. SID_OPTION_LO,
  35. SID_OPTION_COUNT
  36. };
  37. enum Poly3rdOrderCoeff {
  38. LEAKAGE_TEMPERATURE_SCALAR,
  39. LEAKAGE_VOLTAGE_SCALAR,
  40. DYNAMIC_VOLTAGE_SCALAR,
  41. POLY_3RD_ORDER_COUNT
  42. };
  43. struct SMU7_Poly3rdOrder_Data {
  44. int32_t a;
  45. int32_t b;
  46. int32_t c;
  47. int32_t d;
  48. uint8_t a_shift;
  49. uint8_t b_shift;
  50. uint8_t c_shift;
  51. uint8_t x_shift;
  52. };
  53. typedef struct SMU7_Poly3rdOrder_Data SMU7_Poly3rdOrder_Data;
  54. struct Power_Calculator_Data {
  55. uint16_t NoLoadVoltage;
  56. uint16_t LoadVoltage;
  57. uint16_t Resistance;
  58. uint16_t Temperature;
  59. uint16_t BaseLeakage;
  60. uint16_t LkgTempScalar;
  61. uint16_t LkgVoltScalar;
  62. uint16_t LkgAreaScalar;
  63. uint16_t LkgPower;
  64. uint16_t DynVoltScalar;
  65. uint32_t Cac;
  66. uint32_t DynPower;
  67. uint32_t TotalCurrent;
  68. uint32_t TotalPower;
  69. };
  70. typedef struct Power_Calculator_Data PowerCalculatorData_t;
  71. struct Gc_Cac_Weight_Data {
  72. uint8_t index;
  73. uint32_t value;
  74. };
  75. typedef struct Gc_Cac_Weight_Data GcCacWeight_Data;
  76. typedef struct {
  77. uint32_t high;
  78. uint32_t low;
  79. } data_64_t;
  80. typedef struct {
  81. data_64_t high;
  82. data_64_t low;
  83. } data_128_t;
  84. #define SMU7_CONTEXT_ID_SMC 1
  85. #define SMU7_CONTEXT_ID_VBIOS 2
  86. #define SMU72_MAX_LEVELS_VDDC 16
  87. #define SMU72_MAX_LEVELS_VDDGFX 16
  88. #define SMU72_MAX_LEVELS_VDDCI 8
  89. #define SMU72_MAX_LEVELS_MVDD 4
  90. #define SMU_MAX_SMIO_LEVELS 4
  91. #define SMU72_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE /* SCLK + SQ DPM + ULV */
  92. #define SMU72_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS /* MCLK Levels DPM */
  93. #define SMU72_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS /* LCLK Levels */
  94. #define SMU72_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS /* PCIe speed and number of lanes. */
  95. #define SMU72_MAX_LEVELS_UVD 8 /* VCLK/DCLK levels for UVD. */
  96. #define SMU72_MAX_LEVELS_VCE 8 /* ECLK levels for VCE. */
  97. #define SMU72_MAX_LEVELS_ACP 8 /* ACLK levels for ACP. */
  98. #define SMU72_MAX_LEVELS_SAMU 8 /* SAMCLK levels for SAMU. */
  99. #define SMU72_MAX_ENTRIES_SMIO 32 /* Number of entries in SMIO table. */
  100. #define DPM_NO_LIMIT 0
  101. #define DPM_NO_UP 1
  102. #define DPM_GO_DOWN 2
  103. #define DPM_GO_UP 3
  104. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  105. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  106. #define GPIO_CLAMP_MODE_VRHOT 1
  107. #define GPIO_CLAMP_MODE_THERM 2
  108. #define GPIO_CLAMP_MODE_DC 4
  109. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  110. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  111. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  112. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  113. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  114. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  115. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  116. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  117. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  118. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  119. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  120. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  121. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  122. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  123. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  124. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  125. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  126. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  127. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  128. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  129. /* Virtualization Defines */
  130. #define CG_XDMA_MASK 0x1
  131. #define CG_XDMA_SHIFT 0
  132. #define CG_UVD_MASK 0x2
  133. #define CG_UVD_SHIFT 1
  134. #define CG_VCE_MASK 0x4
  135. #define CG_VCE_SHIFT 2
  136. #define CG_SAMU_MASK 0x8
  137. #define CG_SAMU_SHIFT 3
  138. #define CG_GFX_MASK 0x10
  139. #define CG_GFX_SHIFT 4
  140. #define CG_SDMA_MASK 0x20
  141. #define CG_SDMA_SHIFT 5
  142. #define CG_HDP_MASK 0x40
  143. #define CG_HDP_SHIFT 6
  144. #define CG_MC_MASK 0x80
  145. #define CG_MC_SHIFT 7
  146. #define CG_DRM_MASK 0x100
  147. #define CG_DRM_SHIFT 8
  148. #define CG_ROM_MASK 0x200
  149. #define CG_ROM_SHIFT 9
  150. #define CG_BIF_MASK 0x400
  151. #define CG_BIF_SHIFT 10
  152. #define SMU72_DTE_ITERATIONS 5
  153. #define SMU72_DTE_SOURCES 3
  154. #define SMU72_DTE_SINKS 1
  155. #define SMU72_NUM_CPU_TES 0
  156. #define SMU72_NUM_GPU_TES 1
  157. #define SMU72_NUM_NON_TES 2
  158. #define SMU72_DTE_FAN_SCALAR_MIN 0x100
  159. #define SMU72_DTE_FAN_SCALAR_MAX 0x166
  160. #define SMU72_DTE_FAN_TEMP_MAX 93
  161. #define SMU72_DTE_FAN_TEMP_MIN 83
  162. #if defined SMU__FUSION_ONLY
  163. #define SMU7_DTE_ITERATIONS 5
  164. #define SMU7_DTE_SOURCES 5
  165. #define SMU7_DTE_SINKS 3
  166. #define SMU7_NUM_CPU_TES 2
  167. #define SMU7_NUM_GPU_TES 1
  168. #define SMU7_NUM_NON_TES 2
  169. #endif
  170. struct SMU7_HystController_Data {
  171. uint8_t waterfall_up;
  172. uint8_t waterfall_down;
  173. uint8_t waterfall_limit;
  174. uint8_t spare;
  175. uint16_t release_cnt;
  176. uint16_t release_limit;
  177. };
  178. typedef struct SMU7_HystController_Data SMU7_HystController_Data;
  179. struct SMU72_PIDController {
  180. uint32_t Ki;
  181. int32_t LFWindupUpperLim;
  182. int32_t LFWindupLowerLim;
  183. uint32_t StatePrecision;
  184. uint32_t LfPrecision;
  185. uint32_t LfOffset;
  186. uint32_t MaxState;
  187. uint32_t MaxLfFraction;
  188. uint32_t StateShift;
  189. };
  190. typedef struct SMU72_PIDController SMU72_PIDController;
  191. struct SMU7_LocalDpmScoreboard {
  192. uint32_t PercentageBusy;
  193. int32_t PIDError;
  194. int32_t PIDIntegral;
  195. int32_t PIDOutput;
  196. uint32_t SigmaDeltaAccum;
  197. uint32_t SigmaDeltaOutput;
  198. uint32_t SigmaDeltaLevel;
  199. uint32_t UtilizationSetpoint;
  200. uint8_t TdpClampMode;
  201. uint8_t TdcClampMode;
  202. uint8_t ThermClampMode;
  203. uint8_t VoltageBusy;
  204. int8_t CurrLevel;
  205. int8_t TargLevel;
  206. uint8_t LevelChangeInProgress;
  207. uint8_t UpHyst;
  208. uint8_t DownHyst;
  209. uint8_t VoltageDownHyst;
  210. uint8_t DpmEnable;
  211. uint8_t DpmRunning;
  212. uint8_t DpmForce;
  213. uint8_t DpmForceLevel;
  214. uint8_t DisplayWatermark;
  215. uint8_t McArbIndex;
  216. uint32_t MinimumPerfSclk;
  217. uint8_t AcpiReq;
  218. uint8_t AcpiAck;
  219. uint8_t GfxClkSlow;
  220. uint8_t GpioClampMode; /* bit0 = VRHOT: bit1 = THERM: bit2 = DC */
  221. uint8_t FpsFilterWeight;
  222. uint8_t EnabledLevelsChange;
  223. uint8_t DteClampMode;
  224. uint8_t FpsClampMode;
  225. uint16_t LevelResidencyCounters[SMU72_MAX_LEVELS_GRAPHICS];
  226. uint16_t LevelSwitchCounters[SMU72_MAX_LEVELS_GRAPHICS];
  227. void (*TargetStateCalculator)(uint8_t);
  228. void (*SavedTargetStateCalculator)(uint8_t);
  229. uint16_t AutoDpmInterval;
  230. uint16_t AutoDpmRange;
  231. uint8_t FpsEnabled;
  232. uint8_t MaxPerfLevel;
  233. uint8_t AllowLowClkInterruptToHost;
  234. uint8_t FpsRunning;
  235. uint32_t MaxAllowedFrequency;
  236. uint32_t FilteredSclkFrequency;
  237. uint32_t LastSclkFrequency;
  238. uint32_t FilteredSclkFrequencyCnt;
  239. };
  240. typedef struct SMU7_LocalDpmScoreboard SMU7_LocalDpmScoreboard;
  241. #define SMU7_MAX_VOLTAGE_CLIENTS 12
  242. typedef uint8_t (*VoltageChangeHandler_t)(uint16_t, uint8_t);
  243. struct SMU_VoltageLevel {
  244. uint8_t Vddc;
  245. uint8_t Vddci;
  246. uint8_t VddGfx;
  247. uint8_t Phases;
  248. };
  249. typedef struct SMU_VoltageLevel SMU_VoltageLevel;
  250. struct SMU7_VoltageScoreboard {
  251. SMU_VoltageLevel CurrentVoltage;
  252. SMU_VoltageLevel TargetVoltage;
  253. uint16_t MaxVid;
  254. uint8_t HighestVidOffset;
  255. uint8_t CurrentVidOffset;
  256. uint8_t ControllerBusy;
  257. uint8_t CurrentVid;
  258. uint8_t CurrentVddciVid;
  259. uint8_t VddGfxShutdown; /* 0 = normal mode, 1 = shut down */
  260. SMU_VoltageLevel RequestedVoltage[SMU7_MAX_VOLTAGE_CLIENTS];
  261. uint8_t EnabledRequest[SMU7_MAX_VOLTAGE_CLIENTS];
  262. uint8_t TargetIndex;
  263. uint8_t Delay;
  264. uint8_t ControllerEnable;
  265. uint8_t ControllerRunning;
  266. uint16_t CurrentStdVoltageHiSidd;
  267. uint16_t CurrentStdVoltageLoSidd;
  268. uint8_t OverrideVoltage;
  269. uint8_t VddcUseUlvOffset;
  270. uint8_t VddGfxUseUlvOffset;
  271. uint8_t padding;
  272. VoltageChangeHandler_t ChangeVddc;
  273. VoltageChangeHandler_t ChangeVddGfx;
  274. VoltageChangeHandler_t ChangeVddci;
  275. VoltageChangeHandler_t ChangePhase;
  276. VoltageChangeHandler_t ChangeMvdd;
  277. VoltageChangeHandler_t functionLinks[6];
  278. uint8_t *VddcFollower1;
  279. uint8_t *VddcFollower2;
  280. int16_t Driver_OD_RequestedVidOffset1;
  281. int16_t Driver_OD_RequestedVidOffset2;
  282. };
  283. typedef struct SMU7_VoltageScoreboard SMU7_VoltageScoreboard;
  284. #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
  285. struct SMU7_PCIeLinkSpeedScoreboard {
  286. uint8_t DpmEnable;
  287. uint8_t DpmRunning;
  288. uint8_t DpmForce;
  289. uint8_t DpmForceLevel;
  290. uint8_t CurrentLinkSpeed;
  291. uint8_t EnabledLevelsChange;
  292. uint16_t AutoDpmInterval;
  293. uint16_t AutoDpmRange;
  294. uint16_t AutoDpmCount;
  295. uint8_t DpmMode;
  296. uint8_t AcpiReq;
  297. uint8_t AcpiAck;
  298. uint8_t CurrentLinkLevel;
  299. };
  300. typedef struct SMU7_PCIeLinkSpeedScoreboard SMU7_PCIeLinkSpeedScoreboard;
  301. /* -------------------------------------------------------- CAC table ------------------------------------------------------ */
  302. #define SMU7_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
  303. #define SMU7_LKGE_LUT_NUM_OF_VOLT_ENTRIES 16
  304. #define SMU7_SCALE_I 7
  305. #define SMU7_SCALE_R 12
  306. struct SMU7_PowerScoreboard {
  307. PowerCalculatorData_t VddGfxPowerData[SID_OPTION_COUNT];
  308. PowerCalculatorData_t VddcPowerData[SID_OPTION_COUNT];
  309. uint32_t TotalGpuPower;
  310. uint32_t TdcCurrent;
  311. uint16_t VddciTotalPower;
  312. uint16_t sparesasfsdfd;
  313. uint16_t Vddr1Power;
  314. uint16_t RocPower;
  315. uint16_t CalcMeasPowerBlend;
  316. uint8_t SidOptionPower;
  317. uint8_t SidOptionCurrent;
  318. uint32_t WinTime;
  319. uint16_t Telemetry_1_slope;
  320. uint16_t Telemetry_2_slope;
  321. int32_t Telemetry_1_offset;
  322. int32_t Telemetry_2_offset;
  323. uint32_t VddcCurrentTelemetry;
  324. uint32_t VddGfxCurrentTelemetry;
  325. uint32_t VddcPowerTelemetry;
  326. uint32_t VddGfxPowerTelemetry;
  327. uint32_t VddciPowerTelemetry;
  328. uint32_t VddcPower;
  329. uint32_t VddGfxPower;
  330. uint32_t VddciPower;
  331. uint32_t TelemetryCurrent[2];
  332. uint32_t TelemetryVoltage[2];
  333. uint32_t TelemetryPower[2];
  334. };
  335. typedef struct SMU7_PowerScoreboard SMU7_PowerScoreboard;
  336. struct SMU7_ThermalScoreboard {
  337. int16_t GpuLimit;
  338. int16_t GpuHyst;
  339. uint16_t CurrGnbTemp;
  340. uint16_t FilteredGnbTemp;
  341. uint8_t ControllerEnable;
  342. uint8_t ControllerRunning;
  343. uint8_t AutoTmonCalInterval;
  344. uint8_t AutoTmonCalEnable;
  345. uint8_t ThermalDpmEnabled;
  346. uint8_t SclkEnabledMask;
  347. uint8_t spare[2];
  348. int32_t temperature_gradient;
  349. SMU7_HystController_Data HystControllerData;
  350. int32_t WeightedSensorTemperature;
  351. uint16_t TemperatureLimit[SMU72_MAX_LEVELS_GRAPHICS];
  352. uint32_t Alpha;
  353. };
  354. typedef struct SMU7_ThermalScoreboard SMU7_ThermalScoreboard;
  355. /* For FeatureEnables: */
  356. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  357. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  358. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  359. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  360. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  361. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  362. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  363. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  364. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  365. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  366. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  367. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  368. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  369. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  370. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  371. /* All 'soft registers' should be uint32_t. */
  372. struct SMU72_SoftRegisters {
  373. uint32_t RefClockFrequency;
  374. uint32_t PmTimerPeriod;
  375. uint32_t FeatureEnables;
  376. uint32_t PreVBlankGap;
  377. uint32_t VBlankTimeout;
  378. uint32_t TrainTimeGap;
  379. uint32_t MvddSwitchTime;
  380. uint32_t LongestAcpiTrainTime;
  381. uint32_t AcpiDelay;
  382. uint32_t G5TrainTime;
  383. uint32_t DelayMpllPwron;
  384. uint32_t VoltageChangeTimeout;
  385. uint32_t HandshakeDisables;
  386. uint8_t DisplayPhy1Config;
  387. uint8_t DisplayPhy2Config;
  388. uint8_t DisplayPhy3Config;
  389. uint8_t DisplayPhy4Config;
  390. uint8_t DisplayPhy5Config;
  391. uint8_t DisplayPhy6Config;
  392. uint8_t DisplayPhy7Config;
  393. uint8_t DisplayPhy8Config;
  394. uint32_t AverageGraphicsActivity;
  395. uint32_t AverageMemoryActivity;
  396. uint32_t AverageGioActivity;
  397. uint8_t SClkDpmEnabledLevels;
  398. uint8_t MClkDpmEnabledLevels;
  399. uint8_t LClkDpmEnabledLevels;
  400. uint8_t PCIeDpmEnabledLevels;
  401. uint8_t UVDDpmEnabledLevels;
  402. uint8_t SAMUDpmEnabledLevels;
  403. uint8_t ACPDpmEnabledLevels;
  404. uint8_t VCEDpmEnabledLevels;
  405. uint32_t DRAM_LOG_ADDR_H;
  406. uint32_t DRAM_LOG_ADDR_L;
  407. uint32_t DRAM_LOG_PHY_ADDR_H;
  408. uint32_t DRAM_LOG_PHY_ADDR_L;
  409. uint32_t DRAM_LOG_BUFF_SIZE;
  410. uint32_t UlvEnterCount;
  411. uint32_t UlvTime;
  412. uint32_t UcodeLoadStatus;
  413. uint32_t Reserved[2];
  414. };
  415. typedef struct SMU72_SoftRegisters SMU72_SoftRegisters;
  416. struct SMU72_Firmware_Header {
  417. uint32_t Digest[5];
  418. uint32_t Version;
  419. uint32_t HeaderSize;
  420. uint32_t Flags;
  421. uint32_t EntryPoint;
  422. uint32_t CodeSize;
  423. uint32_t ImageSize;
  424. uint32_t Rtos;
  425. uint32_t SoftRegisters;
  426. uint32_t DpmTable;
  427. uint32_t FanTable;
  428. uint32_t CacConfigTable;
  429. uint32_t CacStatusTable;
  430. uint32_t mcRegisterTable;
  431. uint32_t mcArbDramTimingTable;
  432. uint32_t PmFuseTable;
  433. uint32_t Globals;
  434. uint32_t ClockStretcherTable;
  435. uint32_t Reserved[41];
  436. uint32_t Signature;
  437. };
  438. typedef struct SMU72_Firmware_Header SMU72_Firmware_Header;
  439. #define SMU72_FIRMWARE_HEADER_LOCATION 0x20000
  440. enum DisplayConfig {
  441. PowerDown = 1,
  442. DP54x4,
  443. DP54x2,
  444. DP54x1,
  445. DP27x4,
  446. DP27x2,
  447. DP27x1,
  448. HDMI297,
  449. HDMI162,
  450. LVDS,
  451. DP324x4,
  452. DP324x2,
  453. DP324x1
  454. };
  455. #define MC_BLOCK_COUNT 1
  456. #define CPL_BLOCK_COUNT 5
  457. #define SE_BLOCK_COUNT 15
  458. #define GC_BLOCK_COUNT 24
  459. struct SMU7_Local_Cac {
  460. uint8_t BlockId;
  461. uint8_t SignalId;
  462. uint8_t Threshold;
  463. uint8_t Padding;
  464. };
  465. typedef struct SMU7_Local_Cac SMU7_Local_Cac;
  466. struct SMU7_Local_Cac_Table {
  467. SMU7_Local_Cac CplLocalCac[CPL_BLOCK_COUNT];
  468. SMU7_Local_Cac McLocalCac[MC_BLOCK_COUNT];
  469. SMU7_Local_Cac SeLocalCac[SE_BLOCK_COUNT];
  470. SMU7_Local_Cac GcLocalCac[GC_BLOCK_COUNT];
  471. };
  472. typedef struct SMU7_Local_Cac_Table SMU7_Local_Cac_Table;
  473. #if !defined(SMC_MICROCODE)
  474. #pragma pack(pop)
  475. #endif
  476. /* Description of Clock Gating bitmask for Tonga: */
  477. /* System Clock Gating */
  478. #define CG_SYS_BITMASK_FIRST_BIT 0 /* First bit of Sys CG bitmask */
  479. #define CG_SYS_BITMASK_LAST_BIT 9 /* Last bit of Sys CG bitmask */
  480. #define CG_SYS_BIF_MGLS_SHIFT 0
  481. #define CG_SYS_ROM_SHIFT 1
  482. #define CG_SYS_MC_MGCG_SHIFT 2
  483. #define CG_SYS_MC_MGLS_SHIFT 3
  484. #define CG_SYS_SDMA_MGCG_SHIFT 4
  485. #define CG_SYS_SDMA_MGLS_SHIFT 5
  486. #define CG_SYS_DRM_MGCG_SHIFT 6
  487. #define CG_SYS_HDP_MGCG_SHIFT 7
  488. #define CG_SYS_HDP_MGLS_SHIFT 8
  489. #define CG_SYS_DRM_MGLS_SHIFT 9
  490. #define CG_SYS_BIF_MGLS_MASK 0x1
  491. #define CG_SYS_ROM_MASK 0x2
  492. #define CG_SYS_MC_MGCG_MASK 0x4
  493. #define CG_SYS_MC_MGLS_MASK 0x8
  494. #define CG_SYS_SDMA_MGCG_MASK 0x10
  495. #define CG_SYS_SDMA_MGLS_MASK 0x20
  496. #define CG_SYS_DRM_MGCG_MASK 0x40
  497. #define CG_SYS_HDP_MGCG_MASK 0x80
  498. #define CG_SYS_HDP_MGLS_MASK 0x100
  499. #define CG_SYS_DRM_MGLS_MASK 0x200
  500. /* Graphics Clock Gating */
  501. #define CG_GFX_BITMASK_FIRST_BIT 16 /* First bit of Gfx CG bitmask */
  502. #define CG_GFX_BITMASK_LAST_BIT 20 /* Last bit of Gfx CG bitmask */
  503. #define CG_GFX_CGCG_SHIFT 16
  504. #define CG_GFX_CGLS_SHIFT 17
  505. #define CG_CPF_MGCG_SHIFT 18
  506. #define CG_RLC_MGCG_SHIFT 19
  507. #define CG_GFX_OTHERS_MGCG_SHIFT 20
  508. #define CG_GFX_CGCG_MASK 0x00010000
  509. #define CG_GFX_CGLS_MASK 0x00020000
  510. #define CG_CPF_MGCG_MASK 0x00040000
  511. #define CG_RLC_MGCG_MASK 0x00080000
  512. #define CG_GFX_OTHERS_MGCG_MASK 0x00100000
  513. /* Voltage Regulator Configuration */
  514. /* VR Config info is contained in dpmTable.VRConfig */
  515. #define VRCONF_VDDC_MASK 0x000000FF
  516. #define VRCONF_VDDC_SHIFT 0
  517. #define VRCONF_VDDGFX_MASK 0x0000FF00
  518. #define VRCONF_VDDGFX_SHIFT 8
  519. #define VRCONF_VDDCI_MASK 0x00FF0000
  520. #define VRCONF_VDDCI_SHIFT 16
  521. #define VRCONF_MVDD_MASK 0xFF000000
  522. #define VRCONF_MVDD_SHIFT 24
  523. #define VR_MERGED_WITH_VDDC 0
  524. #define VR_SVI2_PLANE_1 1
  525. #define VR_SVI2_PLANE_2 2
  526. #define VR_SMIO_PATTERN_1 3
  527. #define VR_SMIO_PATTERN_2 4
  528. #define VR_STATIC_VOLTAGE 5
  529. /* Clock Stretcher Configuration */
  530. #define CLOCK_STRETCHER_MAX_ENTRIES 0x4
  531. #define CKS_LOOKUPTable_MAX_ENTRIES 0x4
  532. /* The 'settings' field is subdivided in the following way: */
  533. #define CLOCK_STRETCHER_SETTING_DDT_MASK 0x01
  534. #define CLOCK_STRETCHER_SETTING_DDT_SHIFT 0x0
  535. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_MASK 0x1E
  536. #define CLOCK_STRETCHER_SETTING_STRETCH_AMOUNT_SHIFT 0x1
  537. #define CLOCK_STRETCHER_SETTING_ENABLE_MASK 0x80
  538. #define CLOCK_STRETCHER_SETTING_ENABLE_SHIFT 0x7
  539. struct SMU_ClockStretcherDataTableEntry {
  540. uint8_t minVID;
  541. uint8_t maxVID;
  542. uint16_t setting;
  543. };
  544. typedef struct SMU_ClockStretcherDataTableEntry SMU_ClockStretcherDataTableEntry;
  545. struct SMU_ClockStretcherDataTable {
  546. SMU_ClockStretcherDataTableEntry ClockStretcherDataTableEntry[CLOCK_STRETCHER_MAX_ENTRIES];
  547. };
  548. typedef struct SMU_ClockStretcherDataTable SMU_ClockStretcherDataTable;
  549. struct SMU_CKS_LOOKUPTableEntry {
  550. uint16_t minFreq;
  551. uint16_t maxFreq;
  552. uint8_t setting;
  553. uint8_t padding[3];
  554. };
  555. typedef struct SMU_CKS_LOOKUPTableEntry SMU_CKS_LOOKUPTableEntry;
  556. struct SMU_CKS_LOOKUPTable {
  557. SMU_CKS_LOOKUPTableEntry CKS_LOOKUPTableEntry[CKS_LOOKUPTable_MAX_ENTRIES];
  558. };
  559. typedef struct SMU_CKS_LOOKUPTable SMU_CKS_LOOKUPTable;
  560. #endif