smu7.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SMU7_H
  24. #define SMU7_H
  25. #pragma pack(push, 1)
  26. #define SMU7_CONTEXT_ID_SMC 1
  27. #define SMU7_CONTEXT_ID_VBIOS 2
  28. #define SMU7_CONTEXT_ID_SMC 1
  29. #define SMU7_CONTEXT_ID_VBIOS 2
  30. #define SMU7_MAX_LEVELS_VDDC 8
  31. #define SMU7_MAX_LEVELS_VDDCI 4
  32. #define SMU7_MAX_LEVELS_MVDD 4
  33. #define SMU7_MAX_LEVELS_VDDNB 8
  34. #define SMU7_MAX_LEVELS_GRAPHICS SMU__NUM_SCLK_DPM_STATE // SCLK + SQ DPM + ULV
  35. #define SMU7_MAX_LEVELS_MEMORY SMU__NUM_MCLK_DPM_LEVELS // MCLK Levels DPM
  36. #define SMU7_MAX_LEVELS_GIO SMU__NUM_LCLK_DPM_LEVELS // LCLK Levels
  37. #define SMU7_MAX_LEVELS_LINK SMU__NUM_PCIE_DPM_LEVELS // PCIe speed and number of lanes.
  38. #define SMU7_MAX_LEVELS_UVD 8 // VCLK/DCLK levels for UVD.
  39. #define SMU7_MAX_LEVELS_VCE 8 // ECLK levels for VCE.
  40. #define SMU7_MAX_LEVELS_ACP 8 // ACLK levels for ACP.
  41. #define SMU7_MAX_LEVELS_SAMU 8 // SAMCLK levels for SAMU.
  42. #define SMU7_MAX_ENTRIES_SMIO 32 // Number of entries in SMIO table.
  43. #define DPM_NO_LIMIT 0
  44. #define DPM_NO_UP 1
  45. #define DPM_GO_DOWN 2
  46. #define DPM_GO_UP 3
  47. #define SMU7_FIRST_DPM_GRAPHICS_LEVEL 0
  48. #define SMU7_FIRST_DPM_MEMORY_LEVEL 0
  49. #define GPIO_CLAMP_MODE_VRHOT 1
  50. #define GPIO_CLAMP_MODE_THERM 2
  51. #define GPIO_CLAMP_MODE_DC 4
  52. #define SCRATCH_B_TARG_PCIE_INDEX_SHIFT 0
  53. #define SCRATCH_B_TARG_PCIE_INDEX_MASK (0x7<<SCRATCH_B_TARG_PCIE_INDEX_SHIFT)
  54. #define SCRATCH_B_CURR_PCIE_INDEX_SHIFT 3
  55. #define SCRATCH_B_CURR_PCIE_INDEX_MASK (0x7<<SCRATCH_B_CURR_PCIE_INDEX_SHIFT)
  56. #define SCRATCH_B_TARG_UVD_INDEX_SHIFT 6
  57. #define SCRATCH_B_TARG_UVD_INDEX_MASK (0x7<<SCRATCH_B_TARG_UVD_INDEX_SHIFT)
  58. #define SCRATCH_B_CURR_UVD_INDEX_SHIFT 9
  59. #define SCRATCH_B_CURR_UVD_INDEX_MASK (0x7<<SCRATCH_B_CURR_UVD_INDEX_SHIFT)
  60. #define SCRATCH_B_TARG_VCE_INDEX_SHIFT 12
  61. #define SCRATCH_B_TARG_VCE_INDEX_MASK (0x7<<SCRATCH_B_TARG_VCE_INDEX_SHIFT)
  62. #define SCRATCH_B_CURR_VCE_INDEX_SHIFT 15
  63. #define SCRATCH_B_CURR_VCE_INDEX_MASK (0x7<<SCRATCH_B_CURR_VCE_INDEX_SHIFT)
  64. #define SCRATCH_B_TARG_ACP_INDEX_SHIFT 18
  65. #define SCRATCH_B_TARG_ACP_INDEX_MASK (0x7<<SCRATCH_B_TARG_ACP_INDEX_SHIFT)
  66. #define SCRATCH_B_CURR_ACP_INDEX_SHIFT 21
  67. #define SCRATCH_B_CURR_ACP_INDEX_MASK (0x7<<SCRATCH_B_CURR_ACP_INDEX_SHIFT)
  68. #define SCRATCH_B_TARG_SAMU_INDEX_SHIFT 24
  69. #define SCRATCH_B_TARG_SAMU_INDEX_MASK (0x7<<SCRATCH_B_TARG_SAMU_INDEX_SHIFT)
  70. #define SCRATCH_B_CURR_SAMU_INDEX_SHIFT 27
  71. #define SCRATCH_B_CURR_SAMU_INDEX_MASK (0x7<<SCRATCH_B_CURR_SAMU_INDEX_SHIFT)
  72. /* Voltage Regulator Configuration */
  73. /* VR Config info is contained in dpmTable */
  74. #define VRCONF_VDDC_MASK 0x000000FF
  75. #define VRCONF_VDDC_SHIFT 0
  76. #define VRCONF_VDDGFX_MASK 0x0000FF00
  77. #define VRCONF_VDDGFX_SHIFT 8
  78. #define VRCONF_VDDCI_MASK 0x00FF0000
  79. #define VRCONF_VDDCI_SHIFT 16
  80. #define VRCONF_MVDD_MASK 0xFF000000
  81. #define VRCONF_MVDD_SHIFT 24
  82. #define VR_MERGED_WITH_VDDC 0
  83. #define VR_SVI2_PLANE_1 1
  84. #define VR_SVI2_PLANE_2 2
  85. #define VR_SMIO_PATTERN_1 3
  86. #define VR_SMIO_PATTERN_2 4
  87. #define VR_STATIC_VOLTAGE 5
  88. struct SMU7_PIDController
  89. {
  90. uint32_t Ki;
  91. int32_t LFWindupUL;
  92. int32_t LFWindupLL;
  93. uint32_t StatePrecision;
  94. uint32_t LfPrecision;
  95. uint32_t LfOffset;
  96. uint32_t MaxState;
  97. uint32_t MaxLfFraction;
  98. uint32_t StateShift;
  99. };
  100. typedef struct SMU7_PIDController SMU7_PIDController;
  101. // -------------------------------------------------------------------------------------------------------------------------
  102. #define SMU7_MAX_PCIE_LINK_SPEEDS 3 /* 0:Gen1 1:Gen2 2:Gen3 */
  103. #define SMU7_SCLK_DPM_CONFIG_MASK 0x01
  104. #define SMU7_VOLTAGE_CONTROLLER_CONFIG_MASK 0x02
  105. #define SMU7_THERMAL_CONTROLLER_CONFIG_MASK 0x04
  106. #define SMU7_MCLK_DPM_CONFIG_MASK 0x08
  107. #define SMU7_UVD_DPM_CONFIG_MASK 0x10
  108. #define SMU7_VCE_DPM_CONFIG_MASK 0x20
  109. #define SMU7_ACP_DPM_CONFIG_MASK 0x40
  110. #define SMU7_SAMU_DPM_CONFIG_MASK 0x80
  111. #define SMU7_PCIEGEN_DPM_CONFIG_MASK 0x100
  112. #define SMU7_ACP_MCLK_HANDSHAKE_DISABLE 0x00000001
  113. #define SMU7_ACP_SCLK_HANDSHAKE_DISABLE 0x00000002
  114. #define SMU7_UVD_MCLK_HANDSHAKE_DISABLE 0x00000100
  115. #define SMU7_UVD_SCLK_HANDSHAKE_DISABLE 0x00000200
  116. #define SMU7_VCE_MCLK_HANDSHAKE_DISABLE 0x00010000
  117. #define SMU7_VCE_SCLK_HANDSHAKE_DISABLE 0x00020000
  118. struct SMU7_Firmware_Header
  119. {
  120. uint32_t Digest[5];
  121. uint32_t Version;
  122. uint32_t HeaderSize;
  123. uint32_t Flags;
  124. uint32_t EntryPoint;
  125. uint32_t CodeSize;
  126. uint32_t ImageSize;
  127. uint32_t Rtos;
  128. uint32_t SoftRegisters;
  129. uint32_t DpmTable;
  130. uint32_t FanTable;
  131. uint32_t CacConfigTable;
  132. uint32_t CacStatusTable;
  133. uint32_t mcRegisterTable;
  134. uint32_t mcArbDramTimingTable;
  135. uint32_t PmFuseTable;
  136. uint32_t Globals;
  137. uint32_t Reserved[42];
  138. uint32_t Signature;
  139. };
  140. typedef struct SMU7_Firmware_Header SMU7_Firmware_Header;
  141. #define SMU7_FIRMWARE_HEADER_LOCATION 0x20000
  142. enum DisplayConfig {
  143. PowerDown = 1,
  144. DP54x4,
  145. DP54x2,
  146. DP54x1,
  147. DP27x4,
  148. DP27x2,
  149. DP27x1,
  150. HDMI297,
  151. HDMI162,
  152. LVDS,
  153. DP324x4,
  154. DP324x2,
  155. DP324x1
  156. };
  157. #pragma pack(pop)
  158. #endif