hwmgr.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef _HWMGR_H_
  24. #define _HWMGR_H_
  25. #include <linux/seq_file.h>
  26. #include "amd_powerplay.h"
  27. #include "hardwaremanager.h"
  28. #include "pp_power_source.h"
  29. #include "hwmgr_ppt.h"
  30. #include "ppatomctrl.h"
  31. #include "hwmgr_ppt.h"
  32. #include "power_state.h"
  33. #include "smu_helper.h"
  34. struct pp_hwmgr;
  35. struct phm_fan_speed_info;
  36. struct pp_atomctrl_voltage_table;
  37. #define VOLTAGE_SCALE 4
  38. enum DISPLAY_GAP {
  39. DISPLAY_GAP_VBLANK_OR_WM = 0, /* Wait for vblank or MCHG watermark. */
  40. DISPLAY_GAP_VBLANK = 1, /* Wait for vblank. */
  41. DISPLAY_GAP_WATERMARK = 2, /* Wait for MCHG watermark. (Note that HW may deassert WM in VBI depending on DC_STUTTER_CNTL.) */
  42. DISPLAY_GAP_IGNORE = 3 /* Do not wait. */
  43. };
  44. typedef enum DISPLAY_GAP DISPLAY_GAP;
  45. struct vi_dpm_level {
  46. bool enabled;
  47. uint32_t value;
  48. uint32_t param1;
  49. };
  50. struct vi_dpm_table {
  51. uint32_t count;
  52. struct vi_dpm_level dpm_level[1];
  53. };
  54. #define PCIE_PERF_REQ_REMOVE_REGISTRY 0
  55. #define PCIE_PERF_REQ_FORCE_LOWPOWER 1
  56. #define PCIE_PERF_REQ_GEN1 2
  57. #define PCIE_PERF_REQ_GEN2 3
  58. #define PCIE_PERF_REQ_GEN3 4
  59. enum PP_FEATURE_MASK {
  60. PP_SCLK_DPM_MASK = 0x1,
  61. PP_MCLK_DPM_MASK = 0x2,
  62. PP_PCIE_DPM_MASK = 0x4,
  63. PP_SCLK_DEEP_SLEEP_MASK = 0x8,
  64. PP_POWER_CONTAINMENT_MASK = 0x10,
  65. PP_UVD_HANDSHAKE_MASK = 0x20,
  66. PP_SMC_VOLTAGE_CONTROL_MASK = 0x40,
  67. PP_VBI_TIME_SUPPORT_MASK = 0x80,
  68. PP_ULV_MASK = 0x100,
  69. PP_ENABLE_GFX_CG_THRU_SMU = 0x200,
  70. PP_CLOCK_STRETCH_MASK = 0x400,
  71. PP_OD_FUZZY_FAN_CONTROL_MASK = 0x800,
  72. PP_SOCCLK_DPM_MASK = 0x1000,
  73. PP_DCEFCLK_DPM_MASK = 0x2000,
  74. PP_OVERDRIVE_MASK = 0x4000,
  75. };
  76. enum PHM_BackEnd_Magic {
  77. PHM_Dummy_Magic = 0xAA5555AA,
  78. PHM_RV770_Magic = 0xDCBAABCD,
  79. PHM_Kong_Magic = 0x239478DF,
  80. PHM_NIslands_Magic = 0x736C494E,
  81. PHM_Sumo_Magic = 0x8339FA11,
  82. PHM_SIslands_Magic = 0x369431AC,
  83. PHM_Trinity_Magic = 0x96751873,
  84. PHM_CIslands_Magic = 0x38AC78B0,
  85. PHM_Kv_Magic = 0xDCBBABC0,
  86. PHM_VIslands_Magic = 0x20130307,
  87. PHM_Cz_Magic = 0x67DCBA25,
  88. PHM_Rv_Magic = 0x20161121
  89. };
  90. struct phm_set_power_state_input {
  91. const struct pp_hw_power_state *pcurrent_state;
  92. const struct pp_hw_power_state *pnew_state;
  93. };
  94. struct phm_clock_array {
  95. uint32_t count;
  96. uint32_t values[1];
  97. };
  98. struct phm_clock_voltage_dependency_record {
  99. uint32_t clk;
  100. uint32_t v;
  101. };
  102. struct phm_vceclock_voltage_dependency_record {
  103. uint32_t ecclk;
  104. uint32_t evclk;
  105. uint32_t v;
  106. };
  107. struct phm_uvdclock_voltage_dependency_record {
  108. uint32_t vclk;
  109. uint32_t dclk;
  110. uint32_t v;
  111. };
  112. struct phm_samuclock_voltage_dependency_record {
  113. uint32_t samclk;
  114. uint32_t v;
  115. };
  116. struct phm_acpclock_voltage_dependency_record {
  117. uint32_t acpclk;
  118. uint32_t v;
  119. };
  120. struct phm_clock_voltage_dependency_table {
  121. uint32_t count; /* Number of entries. */
  122. struct phm_clock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  123. };
  124. struct phm_phase_shedding_limits_record {
  125. uint32_t Voltage;
  126. uint32_t Sclk;
  127. uint32_t Mclk;
  128. };
  129. struct phm_uvd_clock_voltage_dependency_record {
  130. uint32_t vclk;
  131. uint32_t dclk;
  132. uint32_t v;
  133. };
  134. struct phm_uvd_clock_voltage_dependency_table {
  135. uint8_t count;
  136. struct phm_uvd_clock_voltage_dependency_record entries[1];
  137. };
  138. struct phm_acp_clock_voltage_dependency_record {
  139. uint32_t acpclk;
  140. uint32_t v;
  141. };
  142. struct phm_acp_clock_voltage_dependency_table {
  143. uint32_t count;
  144. struct phm_acp_clock_voltage_dependency_record entries[1];
  145. };
  146. struct phm_vce_clock_voltage_dependency_record {
  147. uint32_t ecclk;
  148. uint32_t evclk;
  149. uint32_t v;
  150. };
  151. struct phm_phase_shedding_limits_table {
  152. uint32_t count;
  153. struct phm_phase_shedding_limits_record entries[1];
  154. };
  155. struct phm_vceclock_voltage_dependency_table {
  156. uint8_t count; /* Number of entries. */
  157. struct phm_vceclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  158. };
  159. struct phm_uvdclock_voltage_dependency_table {
  160. uint8_t count; /* Number of entries. */
  161. struct phm_uvdclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  162. };
  163. struct phm_samuclock_voltage_dependency_table {
  164. uint8_t count; /* Number of entries. */
  165. struct phm_samuclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  166. };
  167. struct phm_acpclock_voltage_dependency_table {
  168. uint32_t count; /* Number of entries. */
  169. struct phm_acpclock_voltage_dependency_record entries[1]; /* Dynamically allocate count entries. */
  170. };
  171. struct phm_vce_clock_voltage_dependency_table {
  172. uint8_t count;
  173. struct phm_vce_clock_voltage_dependency_record entries[1];
  174. };
  175. struct pp_smumgr_func {
  176. int (*smu_init)(struct pp_hwmgr *hwmgr);
  177. int (*smu_fini)(struct pp_hwmgr *hwmgr);
  178. int (*start_smu)(struct pp_hwmgr *hwmgr);
  179. int (*check_fw_load_finish)(struct pp_hwmgr *hwmgr,
  180. uint32_t firmware);
  181. int (*request_smu_load_fw)(struct pp_hwmgr *hwmgr);
  182. int (*request_smu_load_specific_fw)(struct pp_hwmgr *hwmgr,
  183. uint32_t firmware);
  184. int (*get_argument)(struct pp_hwmgr *hwmgr);
  185. int (*send_msg_to_smc)(struct pp_hwmgr *hwmgr, uint16_t msg);
  186. int (*send_msg_to_smc_with_parameter)(struct pp_hwmgr *hwmgr,
  187. uint16_t msg, uint32_t parameter);
  188. int (*download_pptable_settings)(struct pp_hwmgr *hwmgr,
  189. void **table);
  190. int (*upload_pptable_settings)(struct pp_hwmgr *hwmgr);
  191. int (*update_smc_table)(struct pp_hwmgr *hwmgr, uint32_t type);
  192. int (*process_firmware_header)(struct pp_hwmgr *hwmgr);
  193. int (*update_sclk_threshold)(struct pp_hwmgr *hwmgr);
  194. int (*thermal_setup_fan_table)(struct pp_hwmgr *hwmgr);
  195. int (*thermal_avfs_enable)(struct pp_hwmgr *hwmgr);
  196. int (*init_smc_table)(struct pp_hwmgr *hwmgr);
  197. int (*populate_all_graphic_levels)(struct pp_hwmgr *hwmgr);
  198. int (*populate_all_memory_levels)(struct pp_hwmgr *hwmgr);
  199. int (*initialize_mc_reg_table)(struct pp_hwmgr *hwmgr);
  200. uint32_t (*get_offsetof)(uint32_t type, uint32_t member);
  201. uint32_t (*get_mac_definition)(uint32_t value);
  202. bool (*is_dpm_running)(struct pp_hwmgr *hwmgr);
  203. bool (*is_hw_avfs_present)(struct pp_hwmgr *hwmgr);
  204. int (*update_dpm_settings)(struct pp_hwmgr *hwmgr, void *profile_setting);
  205. int (*smc_table_manager)(struct pp_hwmgr *hwmgr, uint8_t *table, uint16_t table_id, bool rw); /*rw: true for read, false for write */
  206. };
  207. struct pp_hwmgr_func {
  208. int (*backend_init)(struct pp_hwmgr *hw_mgr);
  209. int (*backend_fini)(struct pp_hwmgr *hw_mgr);
  210. int (*asic_setup)(struct pp_hwmgr *hw_mgr);
  211. int (*get_power_state_size)(struct pp_hwmgr *hw_mgr);
  212. int (*apply_state_adjust_rules)(struct pp_hwmgr *hwmgr,
  213. struct pp_power_state *prequest_ps,
  214. const struct pp_power_state *pcurrent_ps);
  215. int (*force_dpm_level)(struct pp_hwmgr *hw_mgr,
  216. enum amd_dpm_forced_level level);
  217. int (*dynamic_state_management_enable)(
  218. struct pp_hwmgr *hw_mgr);
  219. int (*dynamic_state_management_disable)(
  220. struct pp_hwmgr *hw_mgr);
  221. int (*patch_boot_state)(struct pp_hwmgr *hwmgr,
  222. struct pp_hw_power_state *hw_ps);
  223. int (*get_pp_table_entry)(struct pp_hwmgr *hwmgr,
  224. unsigned long, struct pp_power_state *);
  225. int (*get_num_of_pp_table_entries)(struct pp_hwmgr *hwmgr);
  226. int (*powerdown_uvd)(struct pp_hwmgr *hwmgr);
  227. void (*powergate_vce)(struct pp_hwmgr *hwmgr, bool bgate);
  228. void (*powergate_uvd)(struct pp_hwmgr *hwmgr, bool bgate);
  229. uint32_t (*get_mclk)(struct pp_hwmgr *hwmgr, bool low);
  230. uint32_t (*get_sclk)(struct pp_hwmgr *hwmgr, bool low);
  231. int (*power_state_set)(struct pp_hwmgr *hwmgr,
  232. const void *state);
  233. int (*enable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  234. int (*notify_smc_display_config_after_ps_adjustment)(struct pp_hwmgr *hwmgr);
  235. int (*display_config_changed)(struct pp_hwmgr *hwmgr);
  236. int (*disable_clock_power_gating)(struct pp_hwmgr *hwmgr);
  237. int (*update_clock_gatings)(struct pp_hwmgr *hwmgr,
  238. const uint32_t *msg_id);
  239. int (*set_max_fan_rpm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  240. int (*set_max_fan_pwm_output)(struct pp_hwmgr *hwmgr, uint16_t us_max_fan_pwm);
  241. int (*stop_thermal_controller)(struct pp_hwmgr *hwmgr);
  242. int (*get_fan_speed_info)(struct pp_hwmgr *hwmgr, struct phm_fan_speed_info *fan_speed_info);
  243. void (*set_fan_control_mode)(struct pp_hwmgr *hwmgr, uint32_t mode);
  244. uint32_t (*get_fan_control_mode)(struct pp_hwmgr *hwmgr);
  245. int (*set_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t percent);
  246. int (*get_fan_speed_percent)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  247. int (*set_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t percent);
  248. int (*get_fan_speed_rpm)(struct pp_hwmgr *hwmgr, uint32_t *speed);
  249. int (*reset_fan_speed_to_default)(struct pp_hwmgr *hwmgr);
  250. int (*uninitialize_thermal_controller)(struct pp_hwmgr *hwmgr);
  251. int (*register_irq_handlers)(struct pp_hwmgr *hwmgr);
  252. bool (*check_smc_update_required_for_display_configuration)(struct pp_hwmgr *hwmgr);
  253. int (*check_states_equal)(struct pp_hwmgr *hwmgr,
  254. const struct pp_hw_power_state *pstate1,
  255. const struct pp_hw_power_state *pstate2,
  256. bool *equal);
  257. int (*set_cpu_power_state)(struct pp_hwmgr *hwmgr);
  258. int (*store_cc6_data)(struct pp_hwmgr *hwmgr, uint32_t separation_time,
  259. bool cc6_disable, bool pstate_disable,
  260. bool pstate_switch_disable);
  261. int (*get_dal_power_level)(struct pp_hwmgr *hwmgr,
  262. struct amd_pp_simple_clock_info *info);
  263. int (*get_performance_level)(struct pp_hwmgr *, const struct pp_hw_power_state *,
  264. PHM_PerformanceLevelDesignation, uint32_t, PHM_PerformanceLevel *);
  265. int (*get_current_shallow_sleep_clocks)(struct pp_hwmgr *hwmgr,
  266. const struct pp_hw_power_state *state, struct pp_clock_info *clock_info);
  267. int (*get_clock_by_type)(struct pp_hwmgr *hwmgr, enum amd_pp_clock_type type, struct amd_pp_clocks *clocks);
  268. int (*get_clock_by_type_with_latency)(struct pp_hwmgr *hwmgr,
  269. enum amd_pp_clock_type type,
  270. struct pp_clock_levels_with_latency *clocks);
  271. int (*get_clock_by_type_with_voltage)(struct pp_hwmgr *hwmgr,
  272. enum amd_pp_clock_type type,
  273. struct pp_clock_levels_with_voltage *clocks);
  274. int (*set_watermarks_for_clocks_ranges)(struct pp_hwmgr *hwmgr,
  275. struct pp_wm_sets_with_clock_ranges_soc15 *wm_with_clock_ranges);
  276. int (*display_clock_voltage_request)(struct pp_hwmgr *hwmgr,
  277. struct pp_display_clock_request *clock);
  278. int (*get_max_high_clocks)(struct pp_hwmgr *hwmgr, struct amd_pp_simple_clock_info *clocks);
  279. int (*power_off_asic)(struct pp_hwmgr *hwmgr);
  280. int (*force_clock_level)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, uint32_t mask);
  281. int (*print_clock_levels)(struct pp_hwmgr *hwmgr, enum pp_clock_type type, char *buf);
  282. int (*enable_per_cu_power_gating)(struct pp_hwmgr *hwmgr, bool enable);
  283. int (*get_sclk_od)(struct pp_hwmgr *hwmgr);
  284. int (*set_sclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  285. int (*get_mclk_od)(struct pp_hwmgr *hwmgr);
  286. int (*set_mclk_od)(struct pp_hwmgr *hwmgr, uint32_t value);
  287. int (*read_sensor)(struct pp_hwmgr *hwmgr, int idx, void *value, int *size);
  288. int (*avfs_control)(struct pp_hwmgr *hwmgr, bool enable);
  289. int (*disable_smc_firmware_ctf)(struct pp_hwmgr *hwmgr);
  290. int (*set_active_display_count)(struct pp_hwmgr *hwmgr, uint32_t count);
  291. int (*set_deep_sleep_dcefclk)(struct pp_hwmgr *hwmgr, uint32_t clock);
  292. int (*start_thermal_controller)(struct pp_hwmgr *hwmgr, struct PP_TemperatureRange *range);
  293. int (*notify_cac_buffer_info)(struct pp_hwmgr *hwmgr,
  294. uint32_t virtual_addr_low,
  295. uint32_t virtual_addr_hi,
  296. uint32_t mc_addr_low,
  297. uint32_t mc_addr_hi,
  298. uint32_t size);
  299. int (*get_thermal_temperature_range)(struct pp_hwmgr *hwmgr,
  300. struct PP_TemperatureRange *range);
  301. int (*get_power_profile_mode)(struct pp_hwmgr *hwmgr, char *buf);
  302. int (*set_power_profile_mode)(struct pp_hwmgr *hwmgr, long *input, uint32_t size);
  303. int (*odn_edit_dpm_table)(struct pp_hwmgr *hwmgr,
  304. enum PP_OD_DPM_TABLE_COMMAND type,
  305. long *input, uint32_t size);
  306. int (*set_power_limit)(struct pp_hwmgr *hwmgr, uint32_t n);
  307. int (*set_mmhub_powergating_by_smu)(struct pp_hwmgr *hwmgr);
  308. };
  309. struct pp_table_func {
  310. int (*pptable_init)(struct pp_hwmgr *hw_mgr);
  311. int (*pptable_fini)(struct pp_hwmgr *hw_mgr);
  312. int (*pptable_get_number_of_vce_state_table_entries)(struct pp_hwmgr *hw_mgr);
  313. int (*pptable_get_vce_state_table_entry)(
  314. struct pp_hwmgr *hwmgr,
  315. unsigned long i,
  316. struct amd_vce_state *vce_state,
  317. void **clock_info,
  318. unsigned long *flag);
  319. };
  320. union phm_cac_leakage_record {
  321. struct {
  322. uint16_t Vddc; /* in CI, we use it for StdVoltageHiSidd */
  323. uint32_t Leakage; /* in CI, we use it for StdVoltageLoSidd */
  324. };
  325. struct {
  326. uint16_t Vddc1;
  327. uint16_t Vddc2;
  328. uint16_t Vddc3;
  329. };
  330. };
  331. struct phm_cac_leakage_table {
  332. uint32_t count;
  333. union phm_cac_leakage_record entries[1];
  334. };
  335. struct phm_samu_clock_voltage_dependency_record {
  336. uint32_t samclk;
  337. uint32_t v;
  338. };
  339. struct phm_samu_clock_voltage_dependency_table {
  340. uint8_t count;
  341. struct phm_samu_clock_voltage_dependency_record entries[1];
  342. };
  343. struct phm_cac_tdp_table {
  344. uint16_t usTDP;
  345. uint16_t usConfigurableTDP;
  346. uint16_t usTDC;
  347. uint16_t usBatteryPowerLimit;
  348. uint16_t usSmallPowerLimit;
  349. uint16_t usLowCACLeakage;
  350. uint16_t usHighCACLeakage;
  351. uint16_t usMaximumPowerDeliveryLimit;
  352. uint16_t usEDCLimit;
  353. uint16_t usOperatingTempMinLimit;
  354. uint16_t usOperatingTempMaxLimit;
  355. uint16_t usOperatingTempStep;
  356. uint16_t usOperatingTempHyst;
  357. uint16_t usDefaultTargetOperatingTemp;
  358. uint16_t usTargetOperatingTemp;
  359. uint16_t usPowerTuneDataSetID;
  360. uint16_t usSoftwareShutdownTemp;
  361. uint16_t usClockStretchAmount;
  362. uint16_t usTemperatureLimitHotspot;
  363. uint16_t usTemperatureLimitLiquid1;
  364. uint16_t usTemperatureLimitLiquid2;
  365. uint16_t usTemperatureLimitVrVddc;
  366. uint16_t usTemperatureLimitVrMvdd;
  367. uint16_t usTemperatureLimitPlx;
  368. uint8_t ucLiquid1_I2C_address;
  369. uint8_t ucLiquid2_I2C_address;
  370. uint8_t ucLiquid_I2C_Line;
  371. uint8_t ucVr_I2C_address;
  372. uint8_t ucVr_I2C_Line;
  373. uint8_t ucPlx_I2C_address;
  374. uint8_t ucPlx_I2C_Line;
  375. uint32_t usBoostPowerLimit;
  376. uint8_t ucCKS_LDO_REFSEL;
  377. };
  378. struct phm_tdp_table {
  379. uint16_t usTDP;
  380. uint16_t usConfigurableTDP;
  381. uint16_t usTDC;
  382. uint16_t usBatteryPowerLimit;
  383. uint16_t usSmallPowerLimit;
  384. uint16_t usLowCACLeakage;
  385. uint16_t usHighCACLeakage;
  386. uint16_t usMaximumPowerDeliveryLimit;
  387. uint16_t usEDCLimit;
  388. uint16_t usOperatingTempMinLimit;
  389. uint16_t usOperatingTempMaxLimit;
  390. uint16_t usOperatingTempStep;
  391. uint16_t usOperatingTempHyst;
  392. uint16_t usDefaultTargetOperatingTemp;
  393. uint16_t usTargetOperatingTemp;
  394. uint16_t usPowerTuneDataSetID;
  395. uint16_t usSoftwareShutdownTemp;
  396. uint16_t usClockStretchAmount;
  397. uint16_t usTemperatureLimitTedge;
  398. uint16_t usTemperatureLimitHotspot;
  399. uint16_t usTemperatureLimitLiquid1;
  400. uint16_t usTemperatureLimitLiquid2;
  401. uint16_t usTemperatureLimitHBM;
  402. uint16_t usTemperatureLimitVrVddc;
  403. uint16_t usTemperatureLimitVrMvdd;
  404. uint16_t usTemperatureLimitPlx;
  405. uint8_t ucLiquid1_I2C_address;
  406. uint8_t ucLiquid2_I2C_address;
  407. uint8_t ucLiquid_I2C_Line;
  408. uint8_t ucVr_I2C_address;
  409. uint8_t ucVr_I2C_Line;
  410. uint8_t ucPlx_I2C_address;
  411. uint8_t ucPlx_I2C_Line;
  412. uint8_t ucLiquid_I2C_LineSDA;
  413. uint8_t ucVr_I2C_LineSDA;
  414. uint8_t ucPlx_I2C_LineSDA;
  415. uint32_t usBoostPowerLimit;
  416. uint16_t usBoostStartTemperature;
  417. uint16_t usBoostStopTemperature;
  418. uint32_t ulBoostClock;
  419. };
  420. struct phm_ppm_table {
  421. uint8_t ppm_design;
  422. uint16_t cpu_core_number;
  423. uint32_t platform_tdp;
  424. uint32_t small_ac_platform_tdp;
  425. uint32_t platform_tdc;
  426. uint32_t small_ac_platform_tdc;
  427. uint32_t apu_tdp;
  428. uint32_t dgpu_tdp;
  429. uint32_t dgpu_ulv_power;
  430. uint32_t tj_max;
  431. };
  432. struct phm_vq_budgeting_record {
  433. uint32_t ulCUs;
  434. uint32_t ulSustainableSOCPowerLimitLow;
  435. uint32_t ulSustainableSOCPowerLimitHigh;
  436. uint32_t ulMinSclkLow;
  437. uint32_t ulMinSclkHigh;
  438. uint8_t ucDispConfig;
  439. uint32_t ulDClk;
  440. uint32_t ulEClk;
  441. uint32_t ulSustainableSclk;
  442. uint32_t ulSustainableCUs;
  443. };
  444. struct phm_vq_budgeting_table {
  445. uint8_t numEntries;
  446. struct phm_vq_budgeting_record entries[1];
  447. };
  448. struct phm_clock_and_voltage_limits {
  449. uint32_t sclk;
  450. uint32_t mclk;
  451. uint32_t gfxclk;
  452. uint16_t vddc;
  453. uint16_t vddci;
  454. uint16_t vddgfx;
  455. uint16_t vddmem;
  456. };
  457. /* Structure to hold PPTable information */
  458. struct phm_ppt_v1_information {
  459. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_sclk;
  460. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_mclk;
  461. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_socclk;
  462. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dcefclk;
  463. struct phm_clock_array *valid_sclk_values;
  464. struct phm_clock_array *valid_mclk_values;
  465. struct phm_clock_array *valid_socclk_values;
  466. struct phm_clock_array *valid_dcefclk_values;
  467. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  468. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  469. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  470. struct phm_ppm_table *ppm_parameter_table;
  471. struct phm_cac_tdp_table *cac_dtp_table;
  472. struct phm_tdp_table *tdp_table;
  473. struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_dep_table;
  474. struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
  475. struct phm_ppt_v1_voltage_lookup_table *vddgfx_lookup_table;
  476. struct phm_ppt_v1_voltage_lookup_table *vddmem_lookup_table;
  477. struct phm_ppt_v1_pcie_table *pcie_table;
  478. struct phm_ppt_v1_gpio_table *gpio_table;
  479. uint16_t us_ulv_voltage_offset;
  480. uint16_t us_ulv_smnclk_did;
  481. uint16_t us_ulv_mp1clk_did;
  482. uint16_t us_ulv_gfxclk_bypass;
  483. uint16_t us_gfxclk_slew_rate;
  484. uint16_t us_min_gfxclk_freq_limit;
  485. };
  486. struct phm_ppt_v2_information {
  487. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_sclk;
  488. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_mclk;
  489. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_socclk;
  490. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dcefclk;
  491. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_pixclk;
  492. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_dispclk;
  493. struct phm_ppt_v1_clock_voltage_dependency_table *vdd_dep_on_phyclk;
  494. struct phm_ppt_v1_mm_clock_voltage_dependency_table *mm_dep_table;
  495. struct phm_clock_voltage_dependency_table *vddc_dep_on_dalpwrl;
  496. struct phm_clock_array *valid_sclk_values;
  497. struct phm_clock_array *valid_mclk_values;
  498. struct phm_clock_array *valid_socclk_values;
  499. struct phm_clock_array *valid_dcefclk_values;
  500. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  501. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  502. struct phm_ppm_table *ppm_parameter_table;
  503. struct phm_cac_tdp_table *cac_dtp_table;
  504. struct phm_tdp_table *tdp_table;
  505. struct phm_ppt_v1_voltage_lookup_table *vddc_lookup_table;
  506. struct phm_ppt_v1_voltage_lookup_table *vddgfx_lookup_table;
  507. struct phm_ppt_v1_voltage_lookup_table *vddmem_lookup_table;
  508. struct phm_ppt_v1_voltage_lookup_table *vddci_lookup_table;
  509. struct phm_ppt_v1_pcie_table *pcie_table;
  510. uint16_t us_ulv_voltage_offset;
  511. uint16_t us_ulv_smnclk_did;
  512. uint16_t us_ulv_mp1clk_did;
  513. uint16_t us_ulv_gfxclk_bypass;
  514. uint16_t us_gfxclk_slew_rate;
  515. uint16_t us_min_gfxclk_freq_limit;
  516. uint8_t uc_gfx_dpm_voltage_mode;
  517. uint8_t uc_soc_dpm_voltage_mode;
  518. uint8_t uc_uclk_dpm_voltage_mode;
  519. uint8_t uc_uvd_dpm_voltage_mode;
  520. uint8_t uc_vce_dpm_voltage_mode;
  521. uint8_t uc_mp0_dpm_voltage_mode;
  522. uint8_t uc_dcef_dpm_voltage_mode;
  523. };
  524. struct phm_ppt_v3_information
  525. {
  526. uint8_t uc_thermal_controller_type;
  527. uint16_t us_small_power_limit1;
  528. uint16_t us_small_power_limit2;
  529. uint16_t us_boost_power_limit;
  530. uint16_t us_od_turbo_power_limit;
  531. uint16_t us_od_powersave_power_limit;
  532. uint16_t us_software_shutdown_temp;
  533. uint32_t *power_saving_clock_max;
  534. uint32_t *power_saving_clock_min;
  535. uint32_t *od_settings_max;
  536. uint32_t *od_settings_min;
  537. void *smc_pptable;
  538. };
  539. struct phm_dynamic_state_info {
  540. struct phm_clock_voltage_dependency_table *vddc_dependency_on_sclk;
  541. struct phm_clock_voltage_dependency_table *vddci_dependency_on_mclk;
  542. struct phm_clock_voltage_dependency_table *vddc_dependency_on_mclk;
  543. struct phm_clock_voltage_dependency_table *mvdd_dependency_on_mclk;
  544. struct phm_clock_voltage_dependency_table *vddc_dep_on_dal_pwrl;
  545. struct phm_clock_array *valid_sclk_values;
  546. struct phm_clock_array *valid_mclk_values;
  547. struct phm_clock_and_voltage_limits max_clock_voltage_on_dc;
  548. struct phm_clock_and_voltage_limits max_clock_voltage_on_ac;
  549. uint32_t mclk_sclk_ratio;
  550. uint32_t sclk_mclk_delta;
  551. uint32_t vddc_vddci_delta;
  552. uint32_t min_vddc_for_pcie_gen2;
  553. struct phm_cac_leakage_table *cac_leakage_table;
  554. struct phm_phase_shedding_limits_table *vddc_phase_shed_limits_table;
  555. struct phm_vce_clock_voltage_dependency_table
  556. *vce_clock_voltage_dependency_table;
  557. struct phm_uvd_clock_voltage_dependency_table
  558. *uvd_clock_voltage_dependency_table;
  559. struct phm_acp_clock_voltage_dependency_table
  560. *acp_clock_voltage_dependency_table;
  561. struct phm_samu_clock_voltage_dependency_table
  562. *samu_clock_voltage_dependency_table;
  563. struct phm_ppm_table *ppm_parameter_table;
  564. struct phm_cac_tdp_table *cac_dtp_table;
  565. struct phm_clock_voltage_dependency_table *vdd_gfx_dependency_on_sclk;
  566. };
  567. struct pp_fan_info {
  568. bool bNoFan;
  569. uint8_t ucTachometerPulsesPerRevolution;
  570. uint32_t ulMinRPM;
  571. uint32_t ulMaxRPM;
  572. };
  573. struct pp_advance_fan_control_parameters {
  574. uint16_t usTMin; /* The temperature, in 0.01 centigrades, below which we just run at a minimal PWM. */
  575. uint16_t usTMed; /* The middle temperature where we change slopes. */
  576. uint16_t usTHigh; /* The high temperature for setting the second slope. */
  577. uint16_t usPWMMin; /* The minimum PWM value in percent (0.01% increments). */
  578. uint16_t usPWMMed; /* The PWM value (in percent) at TMed. */
  579. uint16_t usPWMHigh; /* The PWM value at THigh. */
  580. uint8_t ucTHyst; /* Temperature hysteresis. Integer. */
  581. uint32_t ulCycleDelay; /* The time between two invocations of the fan control routine in microseconds. */
  582. uint16_t usTMax; /* The max temperature */
  583. uint8_t ucFanControlMode;
  584. uint16_t usFanPWMMinLimit;
  585. uint16_t usFanPWMMaxLimit;
  586. uint16_t usFanPWMStep;
  587. uint16_t usDefaultMaxFanPWM;
  588. uint16_t usFanOutputSensitivity;
  589. uint16_t usDefaultFanOutputSensitivity;
  590. uint16_t usMaxFanPWM; /* The max Fan PWM value for Fuzzy Fan Control feature */
  591. uint16_t usFanRPMMinLimit; /* Minimum limit range in percentage, need to calculate based on minRPM/MaxRpm */
  592. uint16_t usFanRPMMaxLimit; /* Maximum limit range in percentage, usually set to 100% by default */
  593. uint16_t usFanRPMStep; /* Step increments/decerements, in percent */
  594. uint16_t usDefaultMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, default from PPTable */
  595. uint16_t usMaxFanRPM; /* The max Fan RPM value for Fuzzy Fan Control feature, user defined */
  596. uint16_t usFanCurrentLow; /* Low current */
  597. uint16_t usFanCurrentHigh; /* High current */
  598. uint16_t usFanRPMLow; /* Low RPM */
  599. uint16_t usFanRPMHigh; /* High RPM */
  600. uint32_t ulMinFanSCLKAcousticLimit; /* Minimum Fan Controller SCLK Frequency Acoustic Limit. */
  601. uint8_t ucTargetTemperature; /* Advanced fan controller target temperature. */
  602. uint8_t ucMinimumPWMLimit; /* The minimum PWM that the advanced fan controller can set. This should be set to the highest PWM that will run the fan at its lowest RPM. */
  603. uint16_t usFanGainEdge; /* The following is added for Fiji */
  604. uint16_t usFanGainHotspot;
  605. uint16_t usFanGainLiquid;
  606. uint16_t usFanGainVrVddc;
  607. uint16_t usFanGainVrMvdd;
  608. uint16_t usFanGainPlx;
  609. uint16_t usFanGainHbm;
  610. uint8_t ucEnableZeroRPM;
  611. uint8_t ucFanStopTemperature;
  612. uint8_t ucFanStartTemperature;
  613. uint32_t ulMaxFanSCLKAcousticLimit; /* Maximum Fan Controller SCLK Frequency Acoustic Limit. */
  614. uint32_t ulTargetGfxClk;
  615. uint16_t usZeroRPMStartTemperature;
  616. uint16_t usZeroRPMStopTemperature;
  617. };
  618. struct pp_thermal_controller_info {
  619. uint8_t ucType;
  620. uint8_t ucI2cLine;
  621. uint8_t ucI2cAddress;
  622. struct pp_fan_info fanInfo;
  623. struct pp_advance_fan_control_parameters advanceFanControlParameters;
  624. };
  625. struct phm_microcode_version_info {
  626. uint32_t SMC;
  627. uint32_t DMCU;
  628. uint32_t MC;
  629. uint32_t NB;
  630. };
  631. enum PP_TABLE_VERSION {
  632. PP_TABLE_V0 = 0,
  633. PP_TABLE_V1,
  634. PP_TABLE_V2,
  635. PP_TABLE_MAX
  636. };
  637. /**
  638. * The main hardware manager structure.
  639. */
  640. #define Workload_Policy_Max 5
  641. struct pp_hwmgr {
  642. void *adev;
  643. uint32_t chip_family;
  644. uint32_t chip_id;
  645. uint32_t smu_version;
  646. bool pm_en;
  647. struct mutex smu_lock;
  648. uint32_t pp_table_version;
  649. void *device;
  650. struct pp_smumgr *smumgr;
  651. const void *soft_pp_table;
  652. uint32_t soft_pp_table_size;
  653. void *hardcode_pp_table;
  654. bool need_pp_table_upload;
  655. struct amd_vce_state vce_states[AMD_MAX_VCE_LEVELS];
  656. uint32_t num_vce_state_tables;
  657. enum amd_dpm_forced_level dpm_level;
  658. enum amd_dpm_forced_level saved_dpm_level;
  659. enum amd_dpm_forced_level request_dpm_level;
  660. uint32_t usec_timeout;
  661. void *pptable;
  662. struct phm_platform_descriptor platform_descriptor;
  663. void *backend;
  664. void *smu_backend;
  665. const struct pp_smumgr_func *smumgr_funcs;
  666. bool is_kicker;
  667. bool reload_fw;
  668. enum PP_DAL_POWERLEVEL dal_power_level;
  669. struct phm_dynamic_state_info dyn_state;
  670. const struct pp_hwmgr_func *hwmgr_func;
  671. const struct pp_table_func *pptable_func;
  672. struct pp_power_state *ps;
  673. enum pp_power_source power_source;
  674. uint32_t num_ps;
  675. struct pp_thermal_controller_info thermal_controller;
  676. bool fan_ctrl_is_in_default_mode;
  677. uint32_t fan_ctrl_default_mode;
  678. bool fan_ctrl_enabled;
  679. uint32_t tmin;
  680. struct phm_microcode_version_info microcode_version_info;
  681. uint32_t ps_size;
  682. struct pp_power_state *current_ps;
  683. struct pp_power_state *request_ps;
  684. struct pp_power_state *boot_ps;
  685. struct pp_power_state *uvd_ps;
  686. struct amd_pp_display_configuration display_config;
  687. uint32_t feature_mask;
  688. bool avfs_supported;
  689. /* UMD Pstate */
  690. bool en_umd_pstate;
  691. uint32_t power_profile_mode;
  692. uint32_t default_power_profile_mode;
  693. uint32_t pstate_sclk;
  694. uint32_t pstate_mclk;
  695. bool od_enabled;
  696. uint32_t power_limit;
  697. uint32_t default_power_limit;
  698. uint32_t workload_mask;
  699. uint32_t workload_prority[Workload_Policy_Max];
  700. uint32_t workload_setting[Workload_Policy_Max];
  701. };
  702. int hwmgr_early_init(struct pp_hwmgr *hwmgr);
  703. int hwmgr_hw_init(struct pp_hwmgr *hwmgr);
  704. int hwmgr_hw_fini(struct pp_hwmgr *hwmgr);
  705. int hwmgr_hw_suspend(struct pp_hwmgr *hwmgr);
  706. int hwmgr_hw_resume(struct pp_hwmgr *hwmgr);
  707. int hwmgr_handle_task(struct pp_hwmgr *hwmgr,
  708. enum amd_pp_task task_id,
  709. enum amd_pm_state_type *user_state);
  710. #define PHM_ENTIRE_REGISTER_MASK 0xFFFFFFFFU
  711. #endif /* _HWMGR_H_ */