dcn10_dpp.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services.h"
  26. #include "core_types.h"
  27. #include "reg_helper.h"
  28. #include "dcn10_dpp.h"
  29. #include "basics/conversion.h"
  30. #define NUM_PHASES 64
  31. #define HORZ_MAX_TAPS 8
  32. #define VERT_MAX_TAPS 8
  33. #define BLACK_OFFSET_RGB_Y 0x0
  34. #define BLACK_OFFSET_CBCR 0x8000
  35. #define REG(reg)\
  36. dpp->tf_regs->reg
  37. #define CTX \
  38. dpp->base.ctx
  39. #undef FN
  40. #define FN(reg_name, field_name) \
  41. dpp->tf_shift->field_name, dpp->tf_mask->field_name
  42. enum pixel_format_description {
  43. PIXEL_FORMAT_FIXED = 0,
  44. PIXEL_FORMAT_FIXED16,
  45. PIXEL_FORMAT_FLOAT
  46. };
  47. enum dcn10_coef_filter_type_sel {
  48. SCL_COEF_LUMA_VERT_FILTER = 0,
  49. SCL_COEF_LUMA_HORZ_FILTER = 1,
  50. SCL_COEF_CHROMA_VERT_FILTER = 2,
  51. SCL_COEF_CHROMA_HORZ_FILTER = 3,
  52. SCL_COEF_ALPHA_VERT_FILTER = 4,
  53. SCL_COEF_ALPHA_HORZ_FILTER = 5
  54. };
  55. enum dscl_autocal_mode {
  56. AUTOCAL_MODE_OFF = 0,
  57. /* Autocal calculate the scaling ratio and initial phase and the
  58. * DSCL_MODE_SEL must be set to 1
  59. */
  60. AUTOCAL_MODE_AUTOSCALE = 1,
  61. /* Autocal perform auto centering without replication and the
  62. * DSCL_MODE_SEL must be set to 0
  63. */
  64. AUTOCAL_MODE_AUTOCENTER = 2,
  65. /* Autocal perform auto centering and auto replication and the
  66. * DSCL_MODE_SEL must be set to 0
  67. */
  68. AUTOCAL_MODE_AUTOREPLICATE = 3
  69. };
  70. enum dscl_mode_sel {
  71. DSCL_MODE_SCALING_444_BYPASS = 0,
  72. DSCL_MODE_SCALING_444_RGB_ENABLE = 1,
  73. DSCL_MODE_SCALING_444_YCBCR_ENABLE = 2,
  74. DSCL_MODE_SCALING_420_YCBCR_ENABLE = 3,
  75. DSCL_MODE_SCALING_420_LUMA_BYPASS = 4,
  76. DSCL_MODE_SCALING_420_CHROMA_BYPASS = 5,
  77. DSCL_MODE_DSCL_BYPASS = 6
  78. };
  79. enum gamut_remap_select {
  80. GAMUT_REMAP_BYPASS = 0,
  81. GAMUT_REMAP_COEFF,
  82. GAMUT_REMAP_COMA_COEFF,
  83. GAMUT_REMAP_COMB_COEFF
  84. };
  85. /* Program gamut remap in bypass mode */
  86. void dpp_set_gamut_remap_bypass(struct dcn10_dpp *dpp)
  87. {
  88. REG_SET(CM_GAMUT_REMAP_CONTROL, 0,
  89. CM_GAMUT_REMAP_MODE, 0);
  90. /* Gamut remap in bypass */
  91. }
  92. #define IDENTITY_RATIO(ratio) (dal_fixed31_32_u2d19(ratio) == (1 << 19))
  93. bool dpp_get_optimal_number_of_taps(
  94. struct dpp *dpp,
  95. struct scaler_data *scl_data,
  96. const struct scaling_taps *in_taps)
  97. {
  98. uint32_t pixel_width;
  99. if (scl_data->viewport.width > scl_data->recout.width)
  100. pixel_width = scl_data->recout.width;
  101. else
  102. pixel_width = scl_data->viewport.width;
  103. /* TODO: add lb check */
  104. /* No support for programming ratio of 4, drop to 3.99999.. */
  105. if (scl_data->ratios.horz.value == (4ll << 32))
  106. scl_data->ratios.horz.value--;
  107. if (scl_data->ratios.vert.value == (4ll << 32))
  108. scl_data->ratios.vert.value--;
  109. if (scl_data->ratios.horz_c.value == (4ll << 32))
  110. scl_data->ratios.horz_c.value--;
  111. if (scl_data->ratios.vert_c.value == (4ll << 32))
  112. scl_data->ratios.vert_c.value--;
  113. /* Set default taps if none are provided */
  114. if (in_taps->h_taps == 0)
  115. scl_data->taps.h_taps = 4;
  116. else
  117. scl_data->taps.h_taps = in_taps->h_taps;
  118. if (in_taps->v_taps == 0)
  119. scl_data->taps.v_taps = 4;
  120. else
  121. scl_data->taps.v_taps = in_taps->v_taps;
  122. if (in_taps->v_taps_c == 0)
  123. scl_data->taps.v_taps_c = 2;
  124. else
  125. scl_data->taps.v_taps_c = in_taps->v_taps_c;
  126. if (in_taps->h_taps_c == 0)
  127. scl_data->taps.h_taps_c = 2;
  128. /* Only 1 and even h_taps_c are supported by hw */
  129. else if ((in_taps->h_taps_c % 2) != 0 && in_taps->h_taps_c != 1)
  130. scl_data->taps.h_taps_c = in_taps->h_taps_c - 1;
  131. else
  132. scl_data->taps.h_taps_c = in_taps->h_taps_c;
  133. if (!dpp->ctx->dc->debug.always_scale) {
  134. if (IDENTITY_RATIO(scl_data->ratios.horz))
  135. scl_data->taps.h_taps = 1;
  136. if (IDENTITY_RATIO(scl_data->ratios.vert))
  137. scl_data->taps.v_taps = 1;
  138. if (IDENTITY_RATIO(scl_data->ratios.horz_c))
  139. scl_data->taps.h_taps_c = 1;
  140. if (IDENTITY_RATIO(scl_data->ratios.vert_c))
  141. scl_data->taps.v_taps_c = 1;
  142. }
  143. return true;
  144. }
  145. void dpp_reset(struct dpp *dpp_base)
  146. {
  147. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  148. dpp->filter_h_c = NULL;
  149. dpp->filter_v_c = NULL;
  150. dpp->filter_h = NULL;
  151. dpp->filter_v = NULL;
  152. memset(&dpp->scl_data, 0, sizeof(dpp->scl_data));
  153. memset(&dpp->pwl_data, 0, sizeof(dpp->pwl_data));
  154. }
  155. static void dpp1_cm_set_regamma_pwl(
  156. struct dpp *dpp_base, const struct pwl_params *params, enum opp_regamma mode)
  157. {
  158. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  159. uint32_t re_mode = 0;
  160. switch (mode) {
  161. case OPP_REGAMMA_BYPASS:
  162. re_mode = 0;
  163. break;
  164. case OPP_REGAMMA_SRGB:
  165. re_mode = 1;
  166. break;
  167. case OPP_REGAMMA_XVYCC:
  168. re_mode = 2;
  169. break;
  170. case OPP_REGAMMA_USER:
  171. re_mode = dpp->is_write_to_ram_a_safe ? 4 : 3;
  172. if (memcmp(&dpp->pwl_data, params, sizeof(*params)) == 0)
  173. break;
  174. dpp1_cm_power_on_regamma_lut(dpp_base, true);
  175. dpp1_cm_configure_regamma_lut(dpp_base, dpp->is_write_to_ram_a_safe);
  176. if (dpp->is_write_to_ram_a_safe)
  177. dpp1_cm_program_regamma_luta_settings(dpp_base, params);
  178. else
  179. dpp1_cm_program_regamma_lutb_settings(dpp_base, params);
  180. dpp1_cm_program_regamma_lut(dpp_base, params->rgb_resulted,
  181. params->hw_points_num);
  182. dpp->pwl_data = *params;
  183. re_mode = dpp->is_write_to_ram_a_safe ? 3 : 4;
  184. dpp->is_write_to_ram_a_safe = !dpp->is_write_to_ram_a_safe;
  185. break;
  186. default:
  187. break;
  188. }
  189. REG_SET(CM_RGAM_CONTROL, 0, CM_RGAM_LUT_MODE, re_mode);
  190. }
  191. static void dpp1_setup_format_flags(enum surface_pixel_format input_format,\
  192. enum pixel_format_description *fmt)
  193. {
  194. if (input_format == SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F ||
  195. input_format == SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F)
  196. *fmt = PIXEL_FORMAT_FLOAT;
  197. else if (input_format == SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616)
  198. *fmt = PIXEL_FORMAT_FIXED16;
  199. else
  200. *fmt = PIXEL_FORMAT_FIXED;
  201. }
  202. static void dpp1_set_degamma_format_float(
  203. struct dpp *dpp_base,
  204. bool is_float)
  205. {
  206. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  207. if (is_float) {
  208. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_INPUT_FORMAT, 3);
  209. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_LUT_MODE, 1);
  210. } else {
  211. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_INPUT_FORMAT, 2);
  212. REG_UPDATE(CM_IGAM_CONTROL, CM_IGAM_LUT_MODE, 0);
  213. }
  214. }
  215. void dpp1_cnv_setup (
  216. struct dpp *dpp_base,
  217. enum surface_pixel_format format,
  218. enum expansion_mode mode,
  219. struct csc_transform input_csc_color_matrix,
  220. enum dc_color_space input_color_space)
  221. {
  222. uint32_t pixel_format;
  223. uint32_t alpha_en;
  224. enum pixel_format_description fmt ;
  225. enum dc_color_space color_space;
  226. enum dcn10_input_csc_select select;
  227. bool is_float;
  228. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  229. bool force_disable_cursor = false;
  230. struct out_csc_color_matrix tbl_entry;
  231. int i = 0;
  232. dpp1_setup_format_flags(format, &fmt);
  233. alpha_en = 1;
  234. pixel_format = 0;
  235. color_space = COLOR_SPACE_SRGB;
  236. select = INPUT_CSC_SELECT_BYPASS;
  237. is_float = false;
  238. switch (fmt) {
  239. case PIXEL_FORMAT_FIXED:
  240. case PIXEL_FORMAT_FIXED16:
  241. /*when output is float then FORMAT_CONTROL__OUTPUT_FP=1*/
  242. REG_SET_3(FORMAT_CONTROL, 0,
  243. CNVC_BYPASS, 0,
  244. FORMAT_EXPANSION_MODE, mode,
  245. OUTPUT_FP, 0);
  246. break;
  247. case PIXEL_FORMAT_FLOAT:
  248. REG_SET_3(FORMAT_CONTROL, 0,
  249. CNVC_BYPASS, 0,
  250. FORMAT_EXPANSION_MODE, mode,
  251. OUTPUT_FP, 1);
  252. is_float = true;
  253. break;
  254. default:
  255. break;
  256. }
  257. dpp1_set_degamma_format_float(dpp_base, is_float);
  258. switch (format) {
  259. case SURFACE_PIXEL_FORMAT_GRPH_ARGB1555:
  260. pixel_format = 1;
  261. break;
  262. case SURFACE_PIXEL_FORMAT_GRPH_RGB565:
  263. pixel_format = 3;
  264. alpha_en = 0;
  265. break;
  266. case SURFACE_PIXEL_FORMAT_GRPH_ARGB8888:
  267. case SURFACE_PIXEL_FORMAT_GRPH_ABGR8888:
  268. pixel_format = 8;
  269. break;
  270. case SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010:
  271. case SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010:
  272. pixel_format = 10;
  273. break;
  274. case SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr:
  275. force_disable_cursor = false;
  276. pixel_format = 65;
  277. color_space = COLOR_SPACE_YCBCR709;
  278. select = INPUT_CSC_SELECT_ICSC;
  279. break;
  280. case SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb:
  281. force_disable_cursor = true;
  282. pixel_format = 64;
  283. color_space = COLOR_SPACE_YCBCR709;
  284. select = INPUT_CSC_SELECT_ICSC;
  285. break;
  286. case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCbCr:
  287. force_disable_cursor = true;
  288. pixel_format = 67;
  289. color_space = COLOR_SPACE_YCBCR709;
  290. select = INPUT_CSC_SELECT_ICSC;
  291. break;
  292. case SURFACE_PIXEL_FORMAT_VIDEO_420_10bpc_YCrCb:
  293. force_disable_cursor = true;
  294. pixel_format = 66;
  295. color_space = COLOR_SPACE_YCBCR709;
  296. select = INPUT_CSC_SELECT_ICSC;
  297. break;
  298. case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616:
  299. pixel_format = 22;
  300. break;
  301. case SURFACE_PIXEL_FORMAT_GRPH_ARGB16161616F:
  302. pixel_format = 24;
  303. break;
  304. case SURFACE_PIXEL_FORMAT_GRPH_ABGR16161616F:
  305. pixel_format = 25;
  306. break;
  307. default:
  308. break;
  309. }
  310. REG_SET(CNVC_SURFACE_PIXEL_FORMAT, 0,
  311. CNVC_SURFACE_PIXEL_FORMAT, pixel_format);
  312. REG_UPDATE(FORMAT_CONTROL, FORMAT_CONTROL__ALPHA_EN, alpha_en);
  313. // if input adjustments exist, program icsc with those values
  314. if (input_csc_color_matrix.enable_adjustment
  315. == true) {
  316. for (i = 0; i < 12; i++)
  317. tbl_entry.regval[i] = input_csc_color_matrix.matrix[i];
  318. tbl_entry.color_space = input_color_space;
  319. if (color_space >= COLOR_SPACE_YCBCR601)
  320. select = INPUT_CSC_SELECT_ICSC;
  321. else
  322. select = INPUT_CSC_SELECT_BYPASS;
  323. dpp1_program_input_csc(dpp_base, color_space, select, &tbl_entry);
  324. } else
  325. dpp1_program_input_csc(dpp_base, color_space, select, NULL);
  326. if (force_disable_cursor) {
  327. REG_UPDATE(CURSOR_CONTROL,
  328. CURSOR_ENABLE, 0);
  329. REG_UPDATE(CURSOR0_CONTROL,
  330. CUR0_ENABLE, 0);
  331. }
  332. }
  333. void dpp1_set_cursor_attributes(
  334. struct dpp *dpp_base,
  335. enum dc_cursor_color_format color_format)
  336. {
  337. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  338. REG_UPDATE_2(CURSOR0_CONTROL,
  339. CUR0_MODE, color_format,
  340. CUR0_EXPANSION_MODE, 0);
  341. if (color_format == CURSOR_MODE_MONO) {
  342. /* todo: clarify what to program these to */
  343. REG_UPDATE(CURSOR0_COLOR0,
  344. CUR0_COLOR0, 0x00000000);
  345. REG_UPDATE(CURSOR0_COLOR1,
  346. CUR0_COLOR1, 0xFFFFFFFF);
  347. }
  348. }
  349. void dpp1_set_cursor_position(
  350. struct dpp *dpp_base,
  351. const struct dc_cursor_position *pos,
  352. const struct dc_cursor_mi_param *param,
  353. uint32_t width)
  354. {
  355. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  356. int src_x_offset = pos->x - pos->x_hotspot - param->viewport_x_start;
  357. uint32_t cur_en = pos->enable ? 1 : 0;
  358. if (src_x_offset >= (int)param->viewport_width)
  359. cur_en = 0; /* not visible beyond right edge*/
  360. if (src_x_offset + (int)width < 0)
  361. cur_en = 0; /* not visible beyond left edge*/
  362. REG_UPDATE(CURSOR0_CONTROL,
  363. CUR0_ENABLE, cur_en);
  364. }
  365. void dpp1_dppclk_control(
  366. struct dpp *dpp_base,
  367. bool dppclk_div,
  368. bool enable)
  369. {
  370. struct dcn10_dpp *dpp = TO_DCN10_DPP(dpp_base);
  371. if (enable) {
  372. if (dpp->tf_mask->DPPCLK_RATE_CONTROL)
  373. REG_UPDATE_2(DPP_CONTROL,
  374. DPPCLK_RATE_CONTROL, dppclk_div,
  375. DPP_CLOCK_ENABLE, 1);
  376. else
  377. REG_UPDATE(DPP_CONTROL, DPP_CLOCK_ENABLE, 1);
  378. } else
  379. REG_UPDATE(DPP_CONTROL, DPP_CLOCK_ENABLE, 0);
  380. }
  381. static const struct dpp_funcs dcn10_dpp_funcs = {
  382. .dpp_reset = dpp_reset,
  383. .dpp_set_scaler = dpp1_dscl_set_scaler_manual_scale,
  384. .dpp_get_optimal_number_of_taps = dpp_get_optimal_number_of_taps,
  385. .dpp_set_gamut_remap = dpp1_cm_set_gamut_remap,
  386. .dpp_set_csc_adjustment = dpp1_cm_set_output_csc_adjustment,
  387. .dpp_set_csc_default = dpp1_cm_set_output_csc_default,
  388. .dpp_power_on_regamma_lut = dpp1_cm_power_on_regamma_lut,
  389. .dpp_program_regamma_lut = dpp1_cm_program_regamma_lut,
  390. .dpp_configure_regamma_lut = dpp1_cm_configure_regamma_lut,
  391. .dpp_program_regamma_lutb_settings = dpp1_cm_program_regamma_lutb_settings,
  392. .dpp_program_regamma_luta_settings = dpp1_cm_program_regamma_luta_settings,
  393. .dpp_program_regamma_pwl = dpp1_cm_set_regamma_pwl,
  394. .dpp_program_bias_and_scale = dpp1_program_bias_and_scale,
  395. .dpp_set_degamma = dpp1_set_degamma,
  396. .dpp_program_input_lut = dpp1_program_input_lut,
  397. .dpp_program_degamma_pwl = dpp1_set_degamma_pwl,
  398. .dpp_setup = dpp1_cnv_setup,
  399. .dpp_full_bypass = dpp1_full_bypass,
  400. .set_cursor_attributes = dpp1_set_cursor_attributes,
  401. .set_cursor_position = dpp1_set_cursor_position,
  402. .dpp_dppclk_control = dpp1_dppclk_control,
  403. .dpp_set_hdr_multiplier = dpp1_set_hdr_multiplier,
  404. };
  405. static struct dpp_caps dcn10_dpp_cap = {
  406. .dscl_data_proc_format = DSCL_DATA_PRCESSING_FIXED_FORMAT,
  407. .dscl_calc_lb_num_partitions = dpp1_dscl_calc_lb_num_partitions,
  408. };
  409. /*****************************************/
  410. /* Constructor, Destructor */
  411. /*****************************************/
  412. void dpp1_construct(
  413. struct dcn10_dpp *dpp,
  414. struct dc_context *ctx,
  415. uint32_t inst,
  416. const struct dcn_dpp_registers *tf_regs,
  417. const struct dcn_dpp_shift *tf_shift,
  418. const struct dcn_dpp_mask *tf_mask)
  419. {
  420. dpp->base.ctx = ctx;
  421. dpp->base.inst = inst;
  422. dpp->base.funcs = &dcn10_dpp_funcs;
  423. dpp->base.caps = &dcn10_dpp_cap;
  424. dpp->tf_regs = tf_regs;
  425. dpp->tf_shift = tf_shift;
  426. dpp->tf_mask = tf_mask;
  427. dpp->lb_pixel_depth_supported =
  428. LB_PIXEL_DEPTH_18BPP |
  429. LB_PIXEL_DEPTH_24BPP |
  430. LB_PIXEL_DEPTH_30BPP;
  431. dpp->lb_bits_per_entry = LB_BITS_PER_ENTRY;
  432. dpp->lb_memory_size = LB_TOTAL_NUMBER_OF_ENTRIES; /*0x1404*/
  433. }