kfd_mqd_manager_cik.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/printk.h>
  24. #include <linux/slab.h>
  25. #include <linux/mm_types.h>
  26. #include "kfd_priv.h"
  27. #include "kfd_mqd_manager.h"
  28. #include "cik_regs.h"
  29. #include "cik_structs.h"
  30. #include "oss/oss_2_4_sh_mask.h"
  31. static inline struct cik_mqd *get_mqd(void *mqd)
  32. {
  33. return (struct cik_mqd *)mqd;
  34. }
  35. static inline struct cik_sdma_rlc_registers *get_sdma_mqd(void *mqd)
  36. {
  37. return (struct cik_sdma_rlc_registers *)mqd;
  38. }
  39. static int init_mqd(struct mqd_manager *mm, void **mqd,
  40. struct kfd_mem_obj **mqd_mem_obj, uint64_t *gart_addr,
  41. struct queue_properties *q)
  42. {
  43. uint64_t addr;
  44. struct cik_mqd *m;
  45. int retval;
  46. retval = kfd_gtt_sa_allocate(mm->dev, sizeof(struct cik_mqd),
  47. mqd_mem_obj);
  48. if (retval != 0)
  49. return -ENOMEM;
  50. m = (struct cik_mqd *) (*mqd_mem_obj)->cpu_ptr;
  51. addr = (*mqd_mem_obj)->gpu_addr;
  52. memset(m, 0, ALIGN(sizeof(struct cik_mqd), 256));
  53. m->header = 0xC0310800;
  54. m->compute_pipelinestat_enable = 1;
  55. m->compute_static_thread_mgmt_se0 = 0xFFFFFFFF;
  56. m->compute_static_thread_mgmt_se1 = 0xFFFFFFFF;
  57. m->compute_static_thread_mgmt_se2 = 0xFFFFFFFF;
  58. m->compute_static_thread_mgmt_se3 = 0xFFFFFFFF;
  59. /*
  60. * Make sure to use the last queue state saved on mqd when the cp
  61. * reassigns the queue, so when queue is switched on/off (e.g over
  62. * subscription or quantum timeout) the context will be consistent
  63. */
  64. m->cp_hqd_persistent_state =
  65. DEFAULT_CP_HQD_PERSISTENT_STATE | PRELOAD_REQ;
  66. m->cp_mqd_control = MQD_CONTROL_PRIV_STATE_EN;
  67. m->cp_mqd_base_addr_lo = lower_32_bits(addr);
  68. m->cp_mqd_base_addr_hi = upper_32_bits(addr);
  69. m->cp_hqd_ib_control = DEFAULT_MIN_IB_AVAIL_SIZE | IB_ATC_EN;
  70. /* Although WinKFD writes this, I suspect it should not be necessary */
  71. m->cp_hqd_ib_control = IB_ATC_EN | DEFAULT_MIN_IB_AVAIL_SIZE;
  72. m->cp_hqd_quantum = QUANTUM_EN | QUANTUM_SCALE_1MS |
  73. QUANTUM_DURATION(10);
  74. /*
  75. * Pipe Priority
  76. * Identifies the pipe relative priority when this queue is connected
  77. * to the pipeline. The pipe priority is against the GFX pipe and HP3D.
  78. * In KFD we are using a fixed pipe priority set to CS_MEDIUM.
  79. * 0 = CS_LOW (typically below GFX)
  80. * 1 = CS_MEDIUM (typically between HP3D and GFX
  81. * 2 = CS_HIGH (typically above HP3D)
  82. */
  83. m->cp_hqd_pipe_priority = 1;
  84. m->cp_hqd_queue_priority = 15;
  85. if (q->format == KFD_QUEUE_FORMAT_AQL)
  86. m->cp_hqd_iq_rptr = AQL_ENABLE;
  87. *mqd = m;
  88. if (gart_addr)
  89. *gart_addr = addr;
  90. retval = mm->update_mqd(mm, m, q);
  91. return retval;
  92. }
  93. static int init_mqd_sdma(struct mqd_manager *mm, void **mqd,
  94. struct kfd_mem_obj **mqd_mem_obj, uint64_t *gart_addr,
  95. struct queue_properties *q)
  96. {
  97. int retval;
  98. struct cik_sdma_rlc_registers *m;
  99. retval = kfd_gtt_sa_allocate(mm->dev,
  100. sizeof(struct cik_sdma_rlc_registers),
  101. mqd_mem_obj);
  102. if (retval != 0)
  103. return -ENOMEM;
  104. m = (struct cik_sdma_rlc_registers *) (*mqd_mem_obj)->cpu_ptr;
  105. memset(m, 0, sizeof(struct cik_sdma_rlc_registers));
  106. *mqd = m;
  107. if (gart_addr)
  108. *gart_addr = (*mqd_mem_obj)->gpu_addr;
  109. retval = mm->update_mqd(mm, m, q);
  110. return retval;
  111. }
  112. static void uninit_mqd(struct mqd_manager *mm, void *mqd,
  113. struct kfd_mem_obj *mqd_mem_obj)
  114. {
  115. kfd_gtt_sa_free(mm->dev, mqd_mem_obj);
  116. }
  117. static void uninit_mqd_sdma(struct mqd_manager *mm, void *mqd,
  118. struct kfd_mem_obj *mqd_mem_obj)
  119. {
  120. kfd_gtt_sa_free(mm->dev, mqd_mem_obj);
  121. }
  122. static int load_mqd(struct mqd_manager *mm, void *mqd, uint32_t pipe_id,
  123. uint32_t queue_id, struct queue_properties *p,
  124. struct mm_struct *mms)
  125. {
  126. /* AQL write pointer counts in 64B packets, PM4/CP counts in dwords. */
  127. uint32_t wptr_shift = (p->format == KFD_QUEUE_FORMAT_AQL ? 4 : 0);
  128. uint32_t wptr_mask = (uint32_t)((p->queue_size / 4) - 1);
  129. return mm->dev->kfd2kgd->hqd_load(mm->dev->kgd, mqd, pipe_id, queue_id,
  130. (uint32_t __user *)p->write_ptr,
  131. wptr_shift, wptr_mask, mms);
  132. }
  133. static int load_mqd_sdma(struct mqd_manager *mm, void *mqd,
  134. uint32_t pipe_id, uint32_t queue_id,
  135. struct queue_properties *p, struct mm_struct *mms)
  136. {
  137. return mm->dev->kfd2kgd->hqd_sdma_load(mm->dev->kgd, mqd,
  138. (uint32_t __user *)p->write_ptr,
  139. mms);
  140. }
  141. static int __update_mqd(struct mqd_manager *mm, void *mqd,
  142. struct queue_properties *q, unsigned int atc_bit)
  143. {
  144. struct cik_mqd *m;
  145. m = get_mqd(mqd);
  146. m->cp_hqd_pq_control = DEFAULT_RPTR_BLOCK_SIZE |
  147. DEFAULT_MIN_AVAIL_SIZE;
  148. m->cp_hqd_ib_control = DEFAULT_MIN_IB_AVAIL_SIZE;
  149. if (atc_bit) {
  150. m->cp_hqd_pq_control |= PQ_ATC_EN;
  151. m->cp_hqd_ib_control |= IB_ATC_EN;
  152. }
  153. /*
  154. * Calculating queue size which is log base 2 of actual queue size -1
  155. * dwords and another -1 for ffs
  156. */
  157. m->cp_hqd_pq_control |= order_base_2(q->queue_size / 4) - 1;
  158. m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8);
  159. m->cp_hqd_pq_base_hi = upper_32_bits((uint64_t)q->queue_address >> 8);
  160. m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
  161. m->cp_hqd_pq_rptr_report_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
  162. m->cp_hqd_pq_doorbell_control = DOORBELL_OFFSET(q->doorbell_off);
  163. m->cp_hqd_vmid = q->vmid;
  164. if (q->format == KFD_QUEUE_FORMAT_AQL)
  165. m->cp_hqd_pq_control |= NO_UPDATE_RPTR;
  166. q->is_active = (q->queue_size > 0 &&
  167. q->queue_address != 0 &&
  168. q->queue_percent > 0 &&
  169. !q->is_evicted);
  170. return 0;
  171. }
  172. static int update_mqd(struct mqd_manager *mm, void *mqd,
  173. struct queue_properties *q)
  174. {
  175. return __update_mqd(mm, mqd, q, 1);
  176. }
  177. static int update_mqd_hawaii(struct mqd_manager *mm, void *mqd,
  178. struct queue_properties *q)
  179. {
  180. return __update_mqd(mm, mqd, q, 0);
  181. }
  182. static int update_mqd_sdma(struct mqd_manager *mm, void *mqd,
  183. struct queue_properties *q)
  184. {
  185. struct cik_sdma_rlc_registers *m;
  186. m = get_sdma_mqd(mqd);
  187. m->sdma_rlc_rb_cntl = order_base_2(q->queue_size / 4)
  188. << SDMA0_RLC0_RB_CNTL__RB_SIZE__SHIFT |
  189. q->vmid << SDMA0_RLC0_RB_CNTL__RB_VMID__SHIFT |
  190. 1 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT |
  191. 6 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT;
  192. m->sdma_rlc_rb_base = lower_32_bits(q->queue_address >> 8);
  193. m->sdma_rlc_rb_base_hi = upper_32_bits(q->queue_address >> 8);
  194. m->sdma_rlc_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
  195. m->sdma_rlc_rb_rptr_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
  196. m->sdma_rlc_doorbell =
  197. q->doorbell_off << SDMA0_RLC0_DOORBELL__OFFSET__SHIFT;
  198. m->sdma_rlc_virtual_addr = q->sdma_vm_addr;
  199. m->sdma_engine_id = q->sdma_engine_id;
  200. m->sdma_queue_id = q->sdma_queue_id;
  201. q->is_active = (q->queue_size > 0 &&
  202. q->queue_address != 0 &&
  203. q->queue_percent > 0 &&
  204. !q->is_evicted);
  205. return 0;
  206. }
  207. static int destroy_mqd(struct mqd_manager *mm, void *mqd,
  208. enum kfd_preempt_type type,
  209. unsigned int timeout, uint32_t pipe_id,
  210. uint32_t queue_id)
  211. {
  212. return mm->dev->kfd2kgd->hqd_destroy(mm->dev->kgd, mqd, type, timeout,
  213. pipe_id, queue_id);
  214. }
  215. /*
  216. * preempt type here is ignored because there is only one way
  217. * to preempt sdma queue
  218. */
  219. static int destroy_mqd_sdma(struct mqd_manager *mm, void *mqd,
  220. enum kfd_preempt_type type,
  221. unsigned int timeout, uint32_t pipe_id,
  222. uint32_t queue_id)
  223. {
  224. return mm->dev->kfd2kgd->hqd_sdma_destroy(mm->dev->kgd, mqd, timeout);
  225. }
  226. static bool is_occupied(struct mqd_manager *mm, void *mqd,
  227. uint64_t queue_address, uint32_t pipe_id,
  228. uint32_t queue_id)
  229. {
  230. return mm->dev->kfd2kgd->hqd_is_occupied(mm->dev->kgd, queue_address,
  231. pipe_id, queue_id);
  232. }
  233. static bool is_occupied_sdma(struct mqd_manager *mm, void *mqd,
  234. uint64_t queue_address, uint32_t pipe_id,
  235. uint32_t queue_id)
  236. {
  237. return mm->dev->kfd2kgd->hqd_sdma_is_occupied(mm->dev->kgd, mqd);
  238. }
  239. /*
  240. * HIQ MQD Implementation, concrete implementation for HIQ MQD implementation.
  241. * The HIQ queue in Kaveri is using the same MQD structure as all the user mode
  242. * queues but with different initial values.
  243. */
  244. static int init_mqd_hiq(struct mqd_manager *mm, void **mqd,
  245. struct kfd_mem_obj **mqd_mem_obj, uint64_t *gart_addr,
  246. struct queue_properties *q)
  247. {
  248. uint64_t addr;
  249. struct cik_mqd *m;
  250. int retval;
  251. retval = kfd_gtt_sa_allocate(mm->dev, sizeof(struct cik_mqd),
  252. mqd_mem_obj);
  253. if (retval != 0)
  254. return -ENOMEM;
  255. m = (struct cik_mqd *) (*mqd_mem_obj)->cpu_ptr;
  256. addr = (*mqd_mem_obj)->gpu_addr;
  257. memset(m, 0, ALIGN(sizeof(struct cik_mqd), 256));
  258. m->header = 0xC0310800;
  259. m->compute_pipelinestat_enable = 1;
  260. m->compute_static_thread_mgmt_se0 = 0xFFFFFFFF;
  261. m->compute_static_thread_mgmt_se1 = 0xFFFFFFFF;
  262. m->compute_static_thread_mgmt_se2 = 0xFFFFFFFF;
  263. m->compute_static_thread_mgmt_se3 = 0xFFFFFFFF;
  264. m->cp_hqd_persistent_state = DEFAULT_CP_HQD_PERSISTENT_STATE |
  265. PRELOAD_REQ;
  266. m->cp_hqd_quantum = QUANTUM_EN | QUANTUM_SCALE_1MS |
  267. QUANTUM_DURATION(10);
  268. m->cp_mqd_control = MQD_CONTROL_PRIV_STATE_EN;
  269. m->cp_mqd_base_addr_lo = lower_32_bits(addr);
  270. m->cp_mqd_base_addr_hi = upper_32_bits(addr);
  271. m->cp_hqd_ib_control = DEFAULT_MIN_IB_AVAIL_SIZE;
  272. /*
  273. * Pipe Priority
  274. * Identifies the pipe relative priority when this queue is connected
  275. * to the pipeline. The pipe priority is against the GFX pipe and HP3D.
  276. * In KFD we are using a fixed pipe priority set to CS_MEDIUM.
  277. * 0 = CS_LOW (typically below GFX)
  278. * 1 = CS_MEDIUM (typically between HP3D and GFX
  279. * 2 = CS_HIGH (typically above HP3D)
  280. */
  281. m->cp_hqd_pipe_priority = 1;
  282. m->cp_hqd_queue_priority = 15;
  283. *mqd = m;
  284. if (gart_addr)
  285. *gart_addr = addr;
  286. retval = mm->update_mqd(mm, m, q);
  287. return retval;
  288. }
  289. static int update_mqd_hiq(struct mqd_manager *mm, void *mqd,
  290. struct queue_properties *q)
  291. {
  292. struct cik_mqd *m;
  293. m = get_mqd(mqd);
  294. m->cp_hqd_pq_control = DEFAULT_RPTR_BLOCK_SIZE |
  295. DEFAULT_MIN_AVAIL_SIZE |
  296. PRIV_STATE |
  297. KMD_QUEUE;
  298. /*
  299. * Calculating queue size which is log base 2 of actual queue
  300. * size -1 dwords
  301. */
  302. m->cp_hqd_pq_control |= order_base_2(q->queue_size / 4) - 1;
  303. m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8);
  304. m->cp_hqd_pq_base_hi = upper_32_bits((uint64_t)q->queue_address >> 8);
  305. m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
  306. m->cp_hqd_pq_rptr_report_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
  307. m->cp_hqd_pq_doorbell_control = DOORBELL_OFFSET(q->doorbell_off);
  308. m->cp_hqd_vmid = q->vmid;
  309. q->is_active = (q->queue_size > 0 &&
  310. q->queue_address != 0 &&
  311. q->queue_percent > 0 &&
  312. !q->is_evicted);
  313. return 0;
  314. }
  315. #if defined(CONFIG_DEBUG_FS)
  316. static int debugfs_show_mqd(struct seq_file *m, void *data)
  317. {
  318. seq_hex_dump(m, " ", DUMP_PREFIX_OFFSET, 32, 4,
  319. data, sizeof(struct cik_mqd), false);
  320. return 0;
  321. }
  322. static int debugfs_show_mqd_sdma(struct seq_file *m, void *data)
  323. {
  324. seq_hex_dump(m, " ", DUMP_PREFIX_OFFSET, 32, 4,
  325. data, sizeof(struct cik_sdma_rlc_registers), false);
  326. return 0;
  327. }
  328. #endif
  329. struct mqd_manager *mqd_manager_init_cik(enum KFD_MQD_TYPE type,
  330. struct kfd_dev *dev)
  331. {
  332. struct mqd_manager *mqd;
  333. if (WARN_ON(type >= KFD_MQD_TYPE_MAX))
  334. return NULL;
  335. mqd = kzalloc(sizeof(*mqd), GFP_KERNEL);
  336. if (!mqd)
  337. return NULL;
  338. mqd->dev = dev;
  339. switch (type) {
  340. case KFD_MQD_TYPE_CP:
  341. case KFD_MQD_TYPE_COMPUTE:
  342. mqd->init_mqd = init_mqd;
  343. mqd->uninit_mqd = uninit_mqd;
  344. mqd->load_mqd = load_mqd;
  345. mqd->update_mqd = update_mqd;
  346. mqd->destroy_mqd = destroy_mqd;
  347. mqd->is_occupied = is_occupied;
  348. #if defined(CONFIG_DEBUG_FS)
  349. mqd->debugfs_show_mqd = debugfs_show_mqd;
  350. #endif
  351. break;
  352. case KFD_MQD_TYPE_HIQ:
  353. mqd->init_mqd = init_mqd_hiq;
  354. mqd->uninit_mqd = uninit_mqd;
  355. mqd->load_mqd = load_mqd;
  356. mqd->update_mqd = update_mqd_hiq;
  357. mqd->destroy_mqd = destroy_mqd;
  358. mqd->is_occupied = is_occupied;
  359. #if defined(CONFIG_DEBUG_FS)
  360. mqd->debugfs_show_mqd = debugfs_show_mqd;
  361. #endif
  362. break;
  363. case KFD_MQD_TYPE_SDMA:
  364. mqd->init_mqd = init_mqd_sdma;
  365. mqd->uninit_mqd = uninit_mqd_sdma;
  366. mqd->load_mqd = load_mqd_sdma;
  367. mqd->update_mqd = update_mqd_sdma;
  368. mqd->destroy_mqd = destroy_mqd_sdma;
  369. mqd->is_occupied = is_occupied_sdma;
  370. #if defined(CONFIG_DEBUG_FS)
  371. mqd->debugfs_show_mqd = debugfs_show_mqd_sdma;
  372. #endif
  373. break;
  374. default:
  375. kfree(mqd);
  376. return NULL;
  377. }
  378. return mqd;
  379. }
  380. struct mqd_manager *mqd_manager_init_cik_hawaii(enum KFD_MQD_TYPE type,
  381. struct kfd_dev *dev)
  382. {
  383. struct mqd_manager *mqd;
  384. mqd = mqd_manager_init_cik(type, dev);
  385. if (!mqd)
  386. return NULL;
  387. if ((type == KFD_MQD_TYPE_CP) || (type == KFD_MQD_TYPE_COMPUTE))
  388. mqd->update_mqd = update_mqd_hawaii;
  389. return mqd;
  390. }