gpio-pmic-eic-sprd.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2018 Spreadtrum Communications Inc.
  4. * Copyright (C) 2018 Linaro Ltd.
  5. */
  6. #include <linux/gpio/driver.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regmap.h>
  13. /* EIC registers definition */
  14. #define SPRD_PMIC_EIC_DATA 0x0
  15. #define SPRD_PMIC_EIC_DMSK 0x4
  16. #define SPRD_PMIC_EIC_IEV 0x14
  17. #define SPRD_PMIC_EIC_IE 0x18
  18. #define SPRD_PMIC_EIC_RIS 0x1c
  19. #define SPRD_PMIC_EIC_MIS 0x20
  20. #define SPRD_PMIC_EIC_IC 0x24
  21. #define SPRD_PMIC_EIC_TRIG 0x28
  22. #define SPRD_PMIC_EIC_CTRL0 0x40
  23. /*
  24. * The PMIC EIC controller only has one bank, and each bank now can contain
  25. * 16 EICs.
  26. */
  27. #define SPRD_PMIC_EIC_PER_BANK_NR 16
  28. #define SPRD_PMIC_EIC_NR SPRD_PMIC_EIC_PER_BANK_NR
  29. #define SPRD_PMIC_EIC_DATA_MASK GENMASK(15, 0)
  30. #define SPRD_PMIC_EIC_BIT(x) ((x) & (SPRD_PMIC_EIC_PER_BANK_NR - 1))
  31. #define SPRD_PMIC_EIC_DBNC_MASK GENMASK(11, 0)
  32. /*
  33. * These registers are modified under the irq bus lock and cached to avoid
  34. * unnecessary writes in bus_sync_unlock.
  35. */
  36. enum {
  37. REG_IEV,
  38. REG_IE,
  39. REG_TRIG,
  40. CACHE_NR_REGS
  41. };
  42. /**
  43. * struct sprd_pmic_eic - PMIC EIC controller
  44. * @chip: the gpio_chip structure.
  45. * @intc: the irq_chip structure.
  46. * @regmap: the regmap from the parent device.
  47. * @offset: the EIC controller's offset address of the PMIC.
  48. * @reg: the array to cache the EIC registers.
  49. * @buslock: for bus lock/sync and unlock.
  50. * @irq: the interrupt number of the PMIC EIC conteroller.
  51. */
  52. struct sprd_pmic_eic {
  53. struct gpio_chip chip;
  54. struct irq_chip intc;
  55. struct regmap *map;
  56. u32 offset;
  57. u8 reg[CACHE_NR_REGS];
  58. struct mutex buslock;
  59. int irq;
  60. };
  61. static void sprd_pmic_eic_update(struct gpio_chip *chip, unsigned int offset,
  62. u16 reg, unsigned int val)
  63. {
  64. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  65. u32 shift = SPRD_PMIC_EIC_BIT(offset);
  66. regmap_update_bits(pmic_eic->map, pmic_eic->offset + reg,
  67. BIT(shift), val << shift);
  68. }
  69. static int sprd_pmic_eic_read(struct gpio_chip *chip, unsigned int offset,
  70. u16 reg)
  71. {
  72. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  73. u32 value;
  74. int ret;
  75. ret = regmap_read(pmic_eic->map, pmic_eic->offset + reg, &value);
  76. if (ret)
  77. return ret;
  78. return !!(value & BIT(SPRD_PMIC_EIC_BIT(offset)));
  79. }
  80. static int sprd_pmic_eic_request(struct gpio_chip *chip, unsigned int offset)
  81. {
  82. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_DMSK, 1);
  83. return 0;
  84. }
  85. static void sprd_pmic_eic_free(struct gpio_chip *chip, unsigned int offset)
  86. {
  87. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_DMSK, 0);
  88. }
  89. static int sprd_pmic_eic_get(struct gpio_chip *chip, unsigned int offset)
  90. {
  91. return sprd_pmic_eic_read(chip, offset, SPRD_PMIC_EIC_DATA);
  92. }
  93. static int sprd_pmic_eic_direction_input(struct gpio_chip *chip,
  94. unsigned int offset)
  95. {
  96. /* EICs are always input, nothing need to do here. */
  97. return 0;
  98. }
  99. static void sprd_pmic_eic_set(struct gpio_chip *chip, unsigned int offset,
  100. int value)
  101. {
  102. /* EICs are always input, nothing need to do here. */
  103. }
  104. static int sprd_pmic_eic_set_debounce(struct gpio_chip *chip,
  105. unsigned int offset,
  106. unsigned int debounce)
  107. {
  108. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  109. u32 reg, value;
  110. int ret;
  111. reg = SPRD_PMIC_EIC_CTRL0 + SPRD_PMIC_EIC_BIT(offset) * 0x4;
  112. ret = regmap_read(pmic_eic->map, pmic_eic->offset + reg, &value);
  113. if (ret)
  114. return ret;
  115. value &= ~SPRD_PMIC_EIC_DBNC_MASK;
  116. value |= (debounce / 1000) & SPRD_PMIC_EIC_DBNC_MASK;
  117. return regmap_write(pmic_eic->map, pmic_eic->offset + reg, value);
  118. }
  119. static int sprd_pmic_eic_set_config(struct gpio_chip *chip, unsigned int offset,
  120. unsigned long config)
  121. {
  122. unsigned long param = pinconf_to_config_param(config);
  123. u32 arg = pinconf_to_config_argument(config);
  124. if (param == PIN_CONFIG_INPUT_DEBOUNCE)
  125. return sprd_pmic_eic_set_debounce(chip, offset, arg);
  126. return -ENOTSUPP;
  127. }
  128. static void sprd_pmic_eic_irq_mask(struct irq_data *data)
  129. {
  130. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  131. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  132. pmic_eic->reg[REG_IE] = 0;
  133. pmic_eic->reg[REG_TRIG] = 0;
  134. }
  135. static void sprd_pmic_eic_irq_unmask(struct irq_data *data)
  136. {
  137. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  138. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  139. pmic_eic->reg[REG_IE] = 1;
  140. pmic_eic->reg[REG_TRIG] = 1;
  141. }
  142. static int sprd_pmic_eic_irq_set_type(struct irq_data *data,
  143. unsigned int flow_type)
  144. {
  145. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  146. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  147. switch (flow_type) {
  148. case IRQ_TYPE_LEVEL_HIGH:
  149. pmic_eic->reg[REG_IEV] = 1;
  150. break;
  151. case IRQ_TYPE_LEVEL_LOW:
  152. pmic_eic->reg[REG_IEV] = 0;
  153. break;
  154. default:
  155. return -ENOTSUPP;
  156. }
  157. return 0;
  158. }
  159. static void sprd_pmic_eic_bus_lock(struct irq_data *data)
  160. {
  161. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  162. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  163. mutex_lock(&pmic_eic->buslock);
  164. }
  165. static void sprd_pmic_eic_bus_sync_unlock(struct irq_data *data)
  166. {
  167. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  168. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  169. u32 offset = irqd_to_hwirq(data);
  170. /* Set irq type */
  171. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV,
  172. pmic_eic->reg[REG_IEV]);
  173. /* Set irq unmask */
  174. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IE,
  175. pmic_eic->reg[REG_IE]);
  176. /* Generate trigger start pulse for debounce EIC */
  177. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_TRIG,
  178. pmic_eic->reg[REG_TRIG]);
  179. mutex_unlock(&pmic_eic->buslock);
  180. }
  181. static irqreturn_t sprd_pmic_eic_irq_handler(int irq, void *data)
  182. {
  183. struct sprd_pmic_eic *pmic_eic = data;
  184. struct gpio_chip *chip = &pmic_eic->chip;
  185. unsigned long status;
  186. u32 n, girq, val;
  187. int ret;
  188. ret = regmap_read(pmic_eic->map, pmic_eic->offset + SPRD_PMIC_EIC_MIS,
  189. &val);
  190. if (ret)
  191. return IRQ_RETVAL(ret);
  192. status = val & SPRD_PMIC_EIC_DATA_MASK;
  193. for_each_set_bit(n, &status, chip->ngpio) {
  194. /* Clear the interrupt */
  195. sprd_pmic_eic_update(chip, n, SPRD_PMIC_EIC_IC, 1);
  196. girq = irq_find_mapping(chip->irq.domain, n);
  197. handle_nested_irq(girq);
  198. }
  199. return IRQ_HANDLED;
  200. }
  201. static int sprd_pmic_eic_probe(struct platform_device *pdev)
  202. {
  203. struct gpio_irq_chip *irq;
  204. struct sprd_pmic_eic *pmic_eic;
  205. int ret;
  206. pmic_eic = devm_kzalloc(&pdev->dev, sizeof(*pmic_eic), GFP_KERNEL);
  207. if (!pmic_eic)
  208. return -ENOMEM;
  209. mutex_init(&pmic_eic->buslock);
  210. pmic_eic->irq = platform_get_irq(pdev, 0);
  211. if (pmic_eic->irq < 0) {
  212. dev_err(&pdev->dev, "Failed to get PMIC EIC interrupt.\n");
  213. return pmic_eic->irq;
  214. }
  215. pmic_eic->map = dev_get_regmap(pdev->dev.parent, NULL);
  216. if (!pmic_eic->map)
  217. return -ENODEV;
  218. ret = of_property_read_u32(pdev->dev.of_node, "reg", &pmic_eic->offset);
  219. if (ret) {
  220. dev_err(&pdev->dev, "Failed to get PMIC EIC base address.\n");
  221. return ret;
  222. }
  223. ret = devm_request_threaded_irq(&pdev->dev, pmic_eic->irq, NULL,
  224. sprd_pmic_eic_irq_handler,
  225. IRQF_TRIGGER_LOW |
  226. IRQF_ONESHOT | IRQF_NO_SUSPEND,
  227. dev_name(&pdev->dev), pmic_eic);
  228. if (ret) {
  229. dev_err(&pdev->dev, "Failed to request PMIC EIC IRQ.\n");
  230. return ret;
  231. }
  232. pmic_eic->chip.label = dev_name(&pdev->dev);
  233. pmic_eic->chip.ngpio = SPRD_PMIC_EIC_NR;
  234. pmic_eic->chip.base = -1;
  235. pmic_eic->chip.parent = &pdev->dev;
  236. pmic_eic->chip.of_node = pdev->dev.of_node;
  237. pmic_eic->chip.direction_input = sprd_pmic_eic_direction_input;
  238. pmic_eic->chip.request = sprd_pmic_eic_request;
  239. pmic_eic->chip.free = sprd_pmic_eic_free;
  240. pmic_eic->chip.set_config = sprd_pmic_eic_set_config;
  241. pmic_eic->chip.set = sprd_pmic_eic_set;
  242. pmic_eic->chip.get = sprd_pmic_eic_get;
  243. pmic_eic->intc.name = dev_name(&pdev->dev);
  244. pmic_eic->intc.irq_mask = sprd_pmic_eic_irq_mask;
  245. pmic_eic->intc.irq_unmask = sprd_pmic_eic_irq_unmask;
  246. pmic_eic->intc.irq_set_type = sprd_pmic_eic_irq_set_type;
  247. pmic_eic->intc.irq_bus_lock = sprd_pmic_eic_bus_lock;
  248. pmic_eic->intc.irq_bus_sync_unlock = sprd_pmic_eic_bus_sync_unlock;
  249. pmic_eic->intc.flags = IRQCHIP_SKIP_SET_WAKE;
  250. irq = &pmic_eic->chip.irq;
  251. irq->chip = &pmic_eic->intc;
  252. irq->threaded = true;
  253. ret = devm_gpiochip_add_data(&pdev->dev, &pmic_eic->chip, pmic_eic);
  254. if (ret < 0) {
  255. dev_err(&pdev->dev, "Could not register gpiochip %d.\n", ret);
  256. return ret;
  257. }
  258. platform_set_drvdata(pdev, pmic_eic);
  259. return 0;
  260. }
  261. static const struct of_device_id sprd_pmic_eic_of_match[] = {
  262. { .compatible = "sprd,sc27xx-eic", },
  263. { /* end of list */ }
  264. };
  265. MODULE_DEVICE_TABLE(of, sprd_pmic_eic_of_match);
  266. static struct platform_driver sprd_pmic_eic_driver = {
  267. .probe = sprd_pmic_eic_probe,
  268. .driver = {
  269. .name = "sprd-pmic-eic",
  270. .of_match_table = sprd_pmic_eic_of_match,
  271. },
  272. };
  273. module_platform_driver(sprd_pmic_eic_driver);
  274. MODULE_DESCRIPTION("Spreadtrum PMIC EIC driver");
  275. MODULE_LICENSE("GPL v2");