clk-pmc-atom.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * Intel Atom platform clocks driver for BayTrail and CherryTrail SoCs
  3. *
  4. * Copyright (C) 2016, Intel Corporation
  5. * Author: Irina Tirdea <irina.tirdea@intel.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. */
  16. #include <linux/clk-provider.h>
  17. #include <linux/clkdev.h>
  18. #include <linux/err.h>
  19. #include <linux/platform_data/x86/clk-pmc-atom.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #define PLT_CLK_NAME_BASE "pmc_plt_clk"
  23. #define PMC_CLK_CTL_OFFSET 0x60
  24. #define PMC_CLK_CTL_SIZE 4
  25. #define PMC_CLK_NUM 6
  26. #define PMC_CLK_CTL_GATED_ON_D3 0x0
  27. #define PMC_CLK_CTL_FORCE_ON 0x1
  28. #define PMC_CLK_CTL_FORCE_OFF 0x2
  29. #define PMC_CLK_CTL_RESERVED 0x3
  30. #define PMC_MASK_CLK_CTL GENMASK(1, 0)
  31. #define PMC_MASK_CLK_FREQ BIT(2)
  32. #define PMC_CLK_FREQ_XTAL (0 << 2) /* 25 MHz */
  33. #define PMC_CLK_FREQ_PLL (1 << 2) /* 19.2 MHz */
  34. struct clk_plt_fixed {
  35. struct clk_hw *clk;
  36. struct clk_lookup *lookup;
  37. };
  38. struct clk_plt {
  39. struct clk_hw hw;
  40. void __iomem *reg;
  41. struct clk_lookup *lookup;
  42. /* protect access to PMC registers */
  43. spinlock_t lock;
  44. };
  45. #define to_clk_plt(_hw) container_of(_hw, struct clk_plt, hw)
  46. struct clk_plt_data {
  47. struct clk_plt_fixed **parents;
  48. u8 nparents;
  49. struct clk_plt *clks[PMC_CLK_NUM];
  50. struct clk_lookup *mclk_lookup;
  51. };
  52. /* Return an index in parent table */
  53. static inline int plt_reg_to_parent(int reg)
  54. {
  55. switch (reg & PMC_MASK_CLK_FREQ) {
  56. default:
  57. case PMC_CLK_FREQ_XTAL:
  58. return 0;
  59. case PMC_CLK_FREQ_PLL:
  60. return 1;
  61. }
  62. }
  63. /* Return clk index of parent */
  64. static inline int plt_parent_to_reg(int index)
  65. {
  66. switch (index) {
  67. default:
  68. case 0:
  69. return PMC_CLK_FREQ_XTAL;
  70. case 1:
  71. return PMC_CLK_FREQ_PLL;
  72. }
  73. }
  74. /* Abstract status in simpler enabled/disabled value */
  75. static inline int plt_reg_to_enabled(int reg)
  76. {
  77. switch (reg & PMC_MASK_CLK_CTL) {
  78. case PMC_CLK_CTL_GATED_ON_D3:
  79. case PMC_CLK_CTL_FORCE_ON:
  80. return 1; /* enabled */
  81. case PMC_CLK_CTL_FORCE_OFF:
  82. case PMC_CLK_CTL_RESERVED:
  83. default:
  84. return 0; /* disabled */
  85. }
  86. }
  87. static void plt_clk_reg_update(struct clk_plt *clk, u32 mask, u32 val)
  88. {
  89. u32 tmp;
  90. unsigned long flags;
  91. spin_lock_irqsave(&clk->lock, flags);
  92. tmp = readl(clk->reg);
  93. tmp = (tmp & ~mask) | (val & mask);
  94. writel(tmp, clk->reg);
  95. spin_unlock_irqrestore(&clk->lock, flags);
  96. }
  97. static int plt_clk_set_parent(struct clk_hw *hw, u8 index)
  98. {
  99. struct clk_plt *clk = to_clk_plt(hw);
  100. plt_clk_reg_update(clk, PMC_MASK_CLK_FREQ, plt_parent_to_reg(index));
  101. return 0;
  102. }
  103. static u8 plt_clk_get_parent(struct clk_hw *hw)
  104. {
  105. struct clk_plt *clk = to_clk_plt(hw);
  106. u32 value;
  107. value = readl(clk->reg);
  108. return plt_reg_to_parent(value);
  109. }
  110. static int plt_clk_enable(struct clk_hw *hw)
  111. {
  112. struct clk_plt *clk = to_clk_plt(hw);
  113. plt_clk_reg_update(clk, PMC_MASK_CLK_CTL, PMC_CLK_CTL_FORCE_ON);
  114. return 0;
  115. }
  116. static void plt_clk_disable(struct clk_hw *hw)
  117. {
  118. struct clk_plt *clk = to_clk_plt(hw);
  119. plt_clk_reg_update(clk, PMC_MASK_CLK_CTL, PMC_CLK_CTL_FORCE_OFF);
  120. }
  121. static int plt_clk_is_enabled(struct clk_hw *hw)
  122. {
  123. struct clk_plt *clk = to_clk_plt(hw);
  124. u32 value;
  125. value = readl(clk->reg);
  126. return plt_reg_to_enabled(value);
  127. }
  128. static const struct clk_ops plt_clk_ops = {
  129. .enable = plt_clk_enable,
  130. .disable = plt_clk_disable,
  131. .is_enabled = plt_clk_is_enabled,
  132. .get_parent = plt_clk_get_parent,
  133. .set_parent = plt_clk_set_parent,
  134. .determine_rate = __clk_mux_determine_rate,
  135. };
  136. static struct clk_plt *plt_clk_register(struct platform_device *pdev, int id,
  137. void __iomem *base,
  138. const char **parent_names,
  139. int num_parents)
  140. {
  141. struct clk_plt *pclk;
  142. struct clk_init_data init;
  143. int ret;
  144. pclk = devm_kzalloc(&pdev->dev, sizeof(*pclk), GFP_KERNEL);
  145. if (!pclk)
  146. return ERR_PTR(-ENOMEM);
  147. init.name = kasprintf(GFP_KERNEL, "%s_%d", PLT_CLK_NAME_BASE, id);
  148. init.ops = &plt_clk_ops;
  149. init.flags = 0;
  150. init.parent_names = parent_names;
  151. init.num_parents = num_parents;
  152. pclk->hw.init = &init;
  153. pclk->reg = base + PMC_CLK_CTL_OFFSET + id * PMC_CLK_CTL_SIZE;
  154. spin_lock_init(&pclk->lock);
  155. /*
  156. * If the clock was already enabled by the firmware mark it as critical
  157. * to avoid it being gated by the clock framework if no driver owns it.
  158. */
  159. if (plt_clk_is_enabled(&pclk->hw))
  160. init.flags |= CLK_IS_CRITICAL;
  161. ret = devm_clk_hw_register(&pdev->dev, &pclk->hw);
  162. if (ret) {
  163. pclk = ERR_PTR(ret);
  164. goto err_free_init;
  165. }
  166. pclk->lookup = clkdev_hw_create(&pclk->hw, init.name, NULL);
  167. if (!pclk->lookup) {
  168. pclk = ERR_PTR(-ENOMEM);
  169. goto err_free_init;
  170. }
  171. err_free_init:
  172. kfree(init.name);
  173. return pclk;
  174. }
  175. static void plt_clk_unregister(struct clk_plt *pclk)
  176. {
  177. clkdev_drop(pclk->lookup);
  178. }
  179. static struct clk_plt_fixed *plt_clk_register_fixed_rate(struct platform_device *pdev,
  180. const char *name,
  181. const char *parent_name,
  182. unsigned long fixed_rate)
  183. {
  184. struct clk_plt_fixed *pclk;
  185. pclk = devm_kzalloc(&pdev->dev, sizeof(*pclk), GFP_KERNEL);
  186. if (!pclk)
  187. return ERR_PTR(-ENOMEM);
  188. pclk->clk = clk_hw_register_fixed_rate(&pdev->dev, name, parent_name,
  189. 0, fixed_rate);
  190. if (IS_ERR(pclk->clk))
  191. return ERR_CAST(pclk->clk);
  192. pclk->lookup = clkdev_hw_create(pclk->clk, name, NULL);
  193. if (!pclk->lookup) {
  194. clk_hw_unregister_fixed_rate(pclk->clk);
  195. return ERR_PTR(-ENOMEM);
  196. }
  197. return pclk;
  198. }
  199. static void plt_clk_unregister_fixed_rate(struct clk_plt_fixed *pclk)
  200. {
  201. clkdev_drop(pclk->lookup);
  202. clk_hw_unregister_fixed_rate(pclk->clk);
  203. }
  204. static void plt_clk_unregister_fixed_rate_loop(struct clk_plt_data *data,
  205. unsigned int i)
  206. {
  207. while (i--)
  208. plt_clk_unregister_fixed_rate(data->parents[i]);
  209. }
  210. static void plt_clk_free_parent_names_loop(const char **parent_names,
  211. unsigned int i)
  212. {
  213. while (i--)
  214. kfree_const(parent_names[i]);
  215. kfree(parent_names);
  216. }
  217. static void plt_clk_unregister_loop(struct clk_plt_data *data,
  218. unsigned int i)
  219. {
  220. while (i--)
  221. plt_clk_unregister(data->clks[i]);
  222. }
  223. static const char **plt_clk_register_parents(struct platform_device *pdev,
  224. struct clk_plt_data *data,
  225. const struct pmc_clk *clks)
  226. {
  227. const char **parent_names;
  228. unsigned int i;
  229. int err;
  230. int nparents = 0;
  231. data->nparents = 0;
  232. while (clks[nparents].name)
  233. nparents++;
  234. data->parents = devm_kcalloc(&pdev->dev, nparents,
  235. sizeof(*data->parents), GFP_KERNEL);
  236. if (!data->parents)
  237. return ERR_PTR(-ENOMEM);
  238. parent_names = kcalloc(nparents, sizeof(*parent_names),
  239. GFP_KERNEL);
  240. if (!parent_names)
  241. return ERR_PTR(-ENOMEM);
  242. for (i = 0; i < nparents; i++) {
  243. data->parents[i] =
  244. plt_clk_register_fixed_rate(pdev, clks[i].name,
  245. clks[i].parent_name,
  246. clks[i].freq);
  247. if (IS_ERR(data->parents[i])) {
  248. err = PTR_ERR(data->parents[i]);
  249. goto err_unreg;
  250. }
  251. parent_names[i] = kstrdup_const(clks[i].name, GFP_KERNEL);
  252. }
  253. data->nparents = nparents;
  254. return parent_names;
  255. err_unreg:
  256. plt_clk_unregister_fixed_rate_loop(data, i);
  257. plt_clk_free_parent_names_loop(parent_names, i);
  258. return ERR_PTR(err);
  259. }
  260. static void plt_clk_unregister_parents(struct clk_plt_data *data)
  261. {
  262. plt_clk_unregister_fixed_rate_loop(data, data->nparents);
  263. }
  264. static int plt_clk_probe(struct platform_device *pdev)
  265. {
  266. const struct pmc_clk_data *pmc_data;
  267. const char **parent_names;
  268. struct clk_plt_data *data;
  269. unsigned int i;
  270. int err;
  271. pmc_data = dev_get_platdata(&pdev->dev);
  272. if (!pmc_data || !pmc_data->clks)
  273. return -EINVAL;
  274. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  275. if (!data)
  276. return -ENOMEM;
  277. parent_names = plt_clk_register_parents(pdev, data, pmc_data->clks);
  278. if (IS_ERR(parent_names))
  279. return PTR_ERR(parent_names);
  280. for (i = 0; i < PMC_CLK_NUM; i++) {
  281. data->clks[i] = plt_clk_register(pdev, i, pmc_data->base,
  282. parent_names, data->nparents);
  283. if (IS_ERR(data->clks[i])) {
  284. err = PTR_ERR(data->clks[i]);
  285. goto err_unreg_clk_plt;
  286. }
  287. }
  288. data->mclk_lookup = clkdev_hw_create(&data->clks[3]->hw, "mclk", NULL);
  289. if (!data->mclk_lookup) {
  290. err = -ENOMEM;
  291. goto err_unreg_clk_plt;
  292. }
  293. plt_clk_free_parent_names_loop(parent_names, data->nparents);
  294. platform_set_drvdata(pdev, data);
  295. return 0;
  296. err_unreg_clk_plt:
  297. plt_clk_unregister_loop(data, i);
  298. plt_clk_unregister_parents(data);
  299. plt_clk_free_parent_names_loop(parent_names, data->nparents);
  300. return err;
  301. }
  302. static int plt_clk_remove(struct platform_device *pdev)
  303. {
  304. struct clk_plt_data *data;
  305. data = platform_get_drvdata(pdev);
  306. clkdev_drop(data->mclk_lookup);
  307. plt_clk_unregister_loop(data, PMC_CLK_NUM);
  308. plt_clk_unregister_parents(data);
  309. return 0;
  310. }
  311. static struct platform_driver plt_clk_driver = {
  312. .driver = {
  313. .name = "clk-pmc-atom",
  314. },
  315. .probe = plt_clk_probe,
  316. .remove = plt_clk_remove,
  317. };
  318. builtin_platform_driver(plt_clk_driver);