gate.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /*
  2. * OMAP gate clock support
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * Tero Kristo <t-kristo@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  13. * kind, whether express or implied; without even the implied warranty
  14. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk-provider.h>
  18. #include <linux/slab.h>
  19. #include <linux/io.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/clk/ti.h>
  23. #include "clock.h"
  24. #undef pr_fmt
  25. #define pr_fmt(fmt) "%s: " fmt, __func__
  26. static int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw *clk);
  27. static const struct clk_ops omap_gate_clkdm_clk_ops = {
  28. .init = &omap2_init_clk_clkdm,
  29. .enable = &omap2_clkops_enable_clkdm,
  30. .disable = &omap2_clkops_disable_clkdm,
  31. };
  32. const struct clk_ops omap_gate_clk_ops = {
  33. .init = &omap2_init_clk_clkdm,
  34. .enable = &omap2_dflt_clk_enable,
  35. .disable = &omap2_dflt_clk_disable,
  36. .is_enabled = &omap2_dflt_clk_is_enabled,
  37. };
  38. static const struct clk_ops omap_gate_clk_hsdiv_restore_ops = {
  39. .init = &omap2_init_clk_clkdm,
  40. .enable = &omap36xx_gate_clk_enable_with_hsdiv_restore,
  41. .disable = &omap2_dflt_clk_disable,
  42. .is_enabled = &omap2_dflt_clk_is_enabled,
  43. };
  44. /**
  45. * omap36xx_gate_clk_enable_with_hsdiv_restore - enable clocks suffering
  46. * from HSDivider PWRDN problem Implements Errata ID: i556.
  47. * @clk: DPLL output struct clk
  48. *
  49. * 3630 only: dpll3_m3_ck, dpll4_m2_ck, dpll4_m3_ck, dpll4_m4_ck,
  50. * dpll4_m5_ck & dpll4_m6_ck dividers gets loaded with reset
  51. * valueafter their respective PWRDN bits are set. Any dummy write
  52. * (Any other value different from the Read value) to the
  53. * corresponding CM_CLKSEL register will refresh the dividers.
  54. */
  55. static int omap36xx_gate_clk_enable_with_hsdiv_restore(struct clk_hw *hw)
  56. {
  57. struct clk_omap_divider *parent;
  58. struct clk_hw *parent_hw;
  59. u32 dummy_v, orig_v;
  60. int ret;
  61. /* Clear PWRDN bit of HSDIVIDER */
  62. ret = omap2_dflt_clk_enable(hw);
  63. /* Parent is the x2 node, get parent of parent for the m2 div */
  64. parent_hw = clk_hw_get_parent(clk_hw_get_parent(hw));
  65. parent = to_clk_omap_divider(parent_hw);
  66. /* Restore the dividers */
  67. if (!ret) {
  68. orig_v = ti_clk_ll_ops->clk_readl(&parent->reg);
  69. dummy_v = orig_v;
  70. /* Write any other value different from the Read value */
  71. dummy_v ^= (1 << parent->shift);
  72. ti_clk_ll_ops->clk_writel(dummy_v, &parent->reg);
  73. /* Write the original divider */
  74. ti_clk_ll_ops->clk_writel(orig_v, &parent->reg);
  75. }
  76. return ret;
  77. }
  78. static struct clk *_register_gate(struct device *dev, const char *name,
  79. const char *parent_name, unsigned long flags,
  80. struct clk_omap_reg *reg, u8 bit_idx,
  81. u8 clk_gate_flags, const struct clk_ops *ops,
  82. const struct clk_hw_omap_ops *hw_ops)
  83. {
  84. struct clk_init_data init = { NULL };
  85. struct clk_hw_omap *clk_hw;
  86. struct clk *clk;
  87. clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
  88. if (!clk_hw)
  89. return ERR_PTR(-ENOMEM);
  90. clk_hw->hw.init = &init;
  91. init.name = name;
  92. init.ops = ops;
  93. memcpy(&clk_hw->enable_reg, reg, sizeof(*reg));
  94. clk_hw->enable_bit = bit_idx;
  95. clk_hw->ops = hw_ops;
  96. clk_hw->flags = clk_gate_flags;
  97. init.parent_names = &parent_name;
  98. init.num_parents = 1;
  99. init.flags = flags;
  100. clk = ti_clk_register(NULL, &clk_hw->hw, name);
  101. if (IS_ERR(clk))
  102. kfree(clk_hw);
  103. return clk;
  104. }
  105. struct clk_hw *ti_clk_build_component_gate(struct ti_clk_gate *setup)
  106. {
  107. struct clk_hw_omap *gate;
  108. struct clk_omap_reg *reg;
  109. const struct clk_hw_omap_ops *ops = &clkhwops_wait;
  110. if (!setup)
  111. return NULL;
  112. gate = kzalloc(sizeof(*gate), GFP_KERNEL);
  113. if (!gate)
  114. return ERR_PTR(-ENOMEM);
  115. reg = (struct clk_omap_reg *)&gate->enable_reg;
  116. reg->index = setup->module;
  117. reg->offset = setup->reg;
  118. gate->enable_bit = setup->bit_shift;
  119. if (setup->flags & CLKF_NO_WAIT)
  120. ops = NULL;
  121. if (setup->flags & CLKF_INTERFACE)
  122. ops = &clkhwops_iclk_wait;
  123. gate->ops = ops;
  124. return &gate->hw;
  125. }
  126. static void __init _of_ti_gate_clk_setup(struct device_node *node,
  127. const struct clk_ops *ops,
  128. const struct clk_hw_omap_ops *hw_ops)
  129. {
  130. struct clk *clk;
  131. const char *parent_name;
  132. struct clk_omap_reg reg;
  133. u8 enable_bit = 0;
  134. u32 val;
  135. u32 flags = 0;
  136. u8 clk_gate_flags = 0;
  137. if (ops != &omap_gate_clkdm_clk_ops) {
  138. if (ti_clk_get_reg_addr(node, 0, &reg))
  139. return;
  140. if (!of_property_read_u32(node, "ti,bit-shift", &val))
  141. enable_bit = val;
  142. }
  143. if (of_clk_get_parent_count(node) != 1) {
  144. pr_err("%s must have 1 parent\n", node->name);
  145. return;
  146. }
  147. parent_name = of_clk_get_parent_name(node, 0);
  148. if (of_property_read_bool(node, "ti,set-rate-parent"))
  149. flags |= CLK_SET_RATE_PARENT;
  150. if (of_property_read_bool(node, "ti,set-bit-to-disable"))
  151. clk_gate_flags |= INVERT_ENABLE;
  152. clk = _register_gate(NULL, node->name, parent_name, flags, &reg,
  153. enable_bit, clk_gate_flags, ops, hw_ops);
  154. if (!IS_ERR(clk))
  155. of_clk_add_provider(node, of_clk_src_simple_get, clk);
  156. }
  157. static void __init
  158. _of_ti_composite_gate_clk_setup(struct device_node *node,
  159. const struct clk_hw_omap_ops *hw_ops)
  160. {
  161. struct clk_hw_omap *gate;
  162. u32 val = 0;
  163. gate = kzalloc(sizeof(*gate), GFP_KERNEL);
  164. if (!gate)
  165. return;
  166. if (ti_clk_get_reg_addr(node, 0, &gate->enable_reg))
  167. goto cleanup;
  168. of_property_read_u32(node, "ti,bit-shift", &val);
  169. gate->enable_bit = val;
  170. gate->ops = hw_ops;
  171. if (!ti_clk_add_component(node, &gate->hw, CLK_COMPONENT_TYPE_GATE))
  172. return;
  173. cleanup:
  174. kfree(gate);
  175. }
  176. static void __init
  177. of_ti_composite_no_wait_gate_clk_setup(struct device_node *node)
  178. {
  179. _of_ti_composite_gate_clk_setup(node, NULL);
  180. }
  181. CLK_OF_DECLARE(ti_composite_no_wait_gate_clk, "ti,composite-no-wait-gate-clock",
  182. of_ti_composite_no_wait_gate_clk_setup);
  183. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  184. static void __init of_ti_composite_interface_clk_setup(struct device_node *node)
  185. {
  186. _of_ti_composite_gate_clk_setup(node, &clkhwops_iclk_wait);
  187. }
  188. CLK_OF_DECLARE(ti_composite_interface_clk, "ti,composite-interface-clock",
  189. of_ti_composite_interface_clk_setup);
  190. #endif
  191. static void __init of_ti_composite_gate_clk_setup(struct device_node *node)
  192. {
  193. _of_ti_composite_gate_clk_setup(node, &clkhwops_wait);
  194. }
  195. CLK_OF_DECLARE(ti_composite_gate_clk, "ti,composite-gate-clock",
  196. of_ti_composite_gate_clk_setup);
  197. static void __init of_ti_clkdm_gate_clk_setup(struct device_node *node)
  198. {
  199. _of_ti_gate_clk_setup(node, &omap_gate_clkdm_clk_ops, NULL);
  200. }
  201. CLK_OF_DECLARE(ti_clkdm_gate_clk, "ti,clkdm-gate-clock",
  202. of_ti_clkdm_gate_clk_setup);
  203. static void __init of_ti_hsdiv_gate_clk_setup(struct device_node *node)
  204. {
  205. _of_ti_gate_clk_setup(node, &omap_gate_clk_hsdiv_restore_ops,
  206. &clkhwops_wait);
  207. }
  208. CLK_OF_DECLARE(ti_hsdiv_gate_clk, "ti,hsdiv-gate-clock",
  209. of_ti_hsdiv_gate_clk_setup);
  210. static void __init of_ti_gate_clk_setup(struct device_node *node)
  211. {
  212. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, NULL);
  213. }
  214. CLK_OF_DECLARE(ti_gate_clk, "ti,gate-clock", of_ti_gate_clk_setup);
  215. static void __init of_ti_wait_gate_clk_setup(struct device_node *node)
  216. {
  217. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops, &clkhwops_wait);
  218. }
  219. CLK_OF_DECLARE(ti_wait_gate_clk, "ti,wait-gate-clock",
  220. of_ti_wait_gate_clk_setup);
  221. #ifdef CONFIG_ARCH_OMAP3
  222. static void __init of_ti_am35xx_gate_clk_setup(struct device_node *node)
  223. {
  224. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops,
  225. &clkhwops_am35xx_ipss_module_wait);
  226. }
  227. CLK_OF_DECLARE(ti_am35xx_gate_clk, "ti,am35xx-gate-clock",
  228. of_ti_am35xx_gate_clk_setup);
  229. static void __init of_ti_dss_gate_clk_setup(struct device_node *node)
  230. {
  231. _of_ti_gate_clk_setup(node, &omap_gate_clk_ops,
  232. &clkhwops_omap3430es2_dss_usbhost_wait);
  233. }
  234. CLK_OF_DECLARE(ti_dss_gate_clk, "ti,dss-gate-clock",
  235. of_ti_dss_gate_clk_setup);
  236. #endif