renesas-cpg-mssr.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936
  1. /*
  2. * Renesas Clock Pulse Generator / Module Standby and Software Reset
  3. *
  4. * Copyright (C) 2015 Glider bvba
  5. *
  6. * Based on clk-mstp.c, clk-rcar-gen2.c, and clk-rcar-gen3.c
  7. *
  8. * Copyright (C) 2013 Ideas On Board SPRL
  9. * Copyright (C) 2015 Renesas Electronics Corp.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; version 2 of the License.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/clk-provider.h>
  17. #include <linux/clk/renesas.h>
  18. #include <linux/delay.h>
  19. #include <linux/device.h>
  20. #include <linux/init.h>
  21. #include <linux/mod_devicetable.h>
  22. #include <linux/module.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_device.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm_clock.h>
  27. #include <linux/pm_domain.h>
  28. #include <linux/psci.h>
  29. #include <linux/reset-controller.h>
  30. #include <linux/slab.h>
  31. #include <dt-bindings/clock/renesas-cpg-mssr.h>
  32. #include "renesas-cpg-mssr.h"
  33. #include "clk-div6.h"
  34. #ifdef DEBUG
  35. #define WARN_DEBUG(x) WARN_ON(x)
  36. #else
  37. #define WARN_DEBUG(x) do { } while (0)
  38. #endif
  39. /*
  40. * Module Standby and Software Reset register offets.
  41. *
  42. * If the registers exist, these are valid for SH-Mobile, R-Mobile,
  43. * R-Car Gen2, R-Car Gen3, and RZ/G1.
  44. * These are NOT valid for R-Car Gen1 and RZ/A1!
  45. */
  46. /*
  47. * Module Stop Status Register offsets
  48. */
  49. static const u16 mstpsr[] = {
  50. 0x030, 0x038, 0x040, 0x048, 0x04C, 0x03C, 0x1C0, 0x1C4,
  51. 0x9A0, 0x9A4, 0x9A8, 0x9AC,
  52. };
  53. #define MSTPSR(i) mstpsr[i]
  54. /*
  55. * System Module Stop Control Register offsets
  56. */
  57. static const u16 smstpcr[] = {
  58. 0x130, 0x134, 0x138, 0x13C, 0x140, 0x144, 0x148, 0x14C,
  59. 0x990, 0x994, 0x998, 0x99C,
  60. };
  61. #define SMSTPCR(i) smstpcr[i]
  62. /*
  63. * Software Reset Register offsets
  64. */
  65. static const u16 srcr[] = {
  66. 0x0A0, 0x0A8, 0x0B0, 0x0B8, 0x0BC, 0x0C4, 0x1C8, 0x1CC,
  67. 0x920, 0x924, 0x928, 0x92C,
  68. };
  69. #define SRCR(i) srcr[i]
  70. /* Realtime Module Stop Control Register offsets */
  71. #define RMSTPCR(i) (smstpcr[i] - 0x20)
  72. /* Modem Module Stop Control Register offsets (r8a73a4) */
  73. #define MMSTPCR(i) (smstpcr[i] + 0x20)
  74. /* Software Reset Clearing Register offsets */
  75. #define SRSTCLR(i) (0x940 + (i) * 4)
  76. /**
  77. * Clock Pulse Generator / Module Standby and Software Reset Private Data
  78. *
  79. * @rcdev: Optional reset controller entity
  80. * @dev: CPG/MSSR device
  81. * @base: CPG/MSSR register block base address
  82. * @rmw_lock: protects RMW register accesses
  83. * @clks: Array containing all Core and Module Clocks
  84. * @num_core_clks: Number of Core Clocks in clks[]
  85. * @num_mod_clks: Number of Module Clocks in clks[]
  86. * @last_dt_core_clk: ID of the last Core Clock exported to DT
  87. * @notifiers: Notifier chain to save/restore clock state for system resume
  88. * @smstpcr_saved[].mask: Mask of SMSTPCR[] bits under our control
  89. * @smstpcr_saved[].val: Saved values of SMSTPCR[]
  90. */
  91. struct cpg_mssr_priv {
  92. #ifdef CONFIG_RESET_CONTROLLER
  93. struct reset_controller_dev rcdev;
  94. #endif
  95. struct device *dev;
  96. void __iomem *base;
  97. spinlock_t rmw_lock;
  98. struct clk **clks;
  99. unsigned int num_core_clks;
  100. unsigned int num_mod_clks;
  101. unsigned int last_dt_core_clk;
  102. struct raw_notifier_head notifiers;
  103. struct {
  104. u32 mask;
  105. u32 val;
  106. } smstpcr_saved[ARRAY_SIZE(smstpcr)];
  107. };
  108. /**
  109. * struct mstp_clock - MSTP gating clock
  110. * @hw: handle between common and hardware-specific interfaces
  111. * @index: MSTP clock number
  112. * @priv: CPG/MSSR private data
  113. */
  114. struct mstp_clock {
  115. struct clk_hw hw;
  116. u32 index;
  117. struct cpg_mssr_priv *priv;
  118. };
  119. #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw)
  120. static int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable)
  121. {
  122. struct mstp_clock *clock = to_mstp_clock(hw);
  123. struct cpg_mssr_priv *priv = clock->priv;
  124. unsigned int reg = clock->index / 32;
  125. unsigned int bit = clock->index % 32;
  126. struct device *dev = priv->dev;
  127. u32 bitmask = BIT(bit);
  128. unsigned long flags;
  129. unsigned int i;
  130. u32 value;
  131. dev_dbg(dev, "MSTP %u%02u/%pC %s\n", reg, bit, hw->clk,
  132. enable ? "ON" : "OFF");
  133. spin_lock_irqsave(&priv->rmw_lock, flags);
  134. value = readl(priv->base + SMSTPCR(reg));
  135. if (enable)
  136. value &= ~bitmask;
  137. else
  138. value |= bitmask;
  139. writel(value, priv->base + SMSTPCR(reg));
  140. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  141. if (!enable)
  142. return 0;
  143. for (i = 1000; i > 0; --i) {
  144. if (!(readl(priv->base + MSTPSR(reg)) & bitmask))
  145. break;
  146. cpu_relax();
  147. }
  148. if (!i) {
  149. dev_err(dev, "Failed to enable SMSTP %p[%d]\n",
  150. priv->base + SMSTPCR(reg), bit);
  151. return -ETIMEDOUT;
  152. }
  153. return 0;
  154. }
  155. static int cpg_mstp_clock_enable(struct clk_hw *hw)
  156. {
  157. return cpg_mstp_clock_endisable(hw, true);
  158. }
  159. static void cpg_mstp_clock_disable(struct clk_hw *hw)
  160. {
  161. cpg_mstp_clock_endisable(hw, false);
  162. }
  163. static int cpg_mstp_clock_is_enabled(struct clk_hw *hw)
  164. {
  165. struct mstp_clock *clock = to_mstp_clock(hw);
  166. struct cpg_mssr_priv *priv = clock->priv;
  167. u32 value;
  168. value = readl(priv->base + MSTPSR(clock->index / 32));
  169. return !(value & BIT(clock->index % 32));
  170. }
  171. static const struct clk_ops cpg_mstp_clock_ops = {
  172. .enable = cpg_mstp_clock_enable,
  173. .disable = cpg_mstp_clock_disable,
  174. .is_enabled = cpg_mstp_clock_is_enabled,
  175. };
  176. static
  177. struct clk *cpg_mssr_clk_src_twocell_get(struct of_phandle_args *clkspec,
  178. void *data)
  179. {
  180. unsigned int clkidx = clkspec->args[1];
  181. struct cpg_mssr_priv *priv = data;
  182. struct device *dev = priv->dev;
  183. unsigned int idx;
  184. const char *type;
  185. struct clk *clk;
  186. switch (clkspec->args[0]) {
  187. case CPG_CORE:
  188. type = "core";
  189. if (clkidx > priv->last_dt_core_clk) {
  190. dev_err(dev, "Invalid %s clock index %u\n", type,
  191. clkidx);
  192. return ERR_PTR(-EINVAL);
  193. }
  194. clk = priv->clks[clkidx];
  195. break;
  196. case CPG_MOD:
  197. type = "module";
  198. idx = MOD_CLK_PACK(clkidx);
  199. if (clkidx % 100 > 31 || idx >= priv->num_mod_clks) {
  200. dev_err(dev, "Invalid %s clock index %u\n", type,
  201. clkidx);
  202. return ERR_PTR(-EINVAL);
  203. }
  204. clk = priv->clks[priv->num_core_clks + idx];
  205. break;
  206. default:
  207. dev_err(dev, "Invalid CPG clock type %u\n", clkspec->args[0]);
  208. return ERR_PTR(-EINVAL);
  209. }
  210. if (IS_ERR(clk))
  211. dev_err(dev, "Cannot get %s clock %u: %ld", type, clkidx,
  212. PTR_ERR(clk));
  213. else
  214. dev_dbg(dev, "clock (%u, %u) is %pC at %pCr Hz\n",
  215. clkspec->args[0], clkspec->args[1], clk, clk);
  216. return clk;
  217. }
  218. static void __init cpg_mssr_register_core_clk(const struct cpg_core_clk *core,
  219. const struct cpg_mssr_info *info,
  220. struct cpg_mssr_priv *priv)
  221. {
  222. struct clk *clk = ERR_PTR(-ENOTSUPP), *parent;
  223. struct device *dev = priv->dev;
  224. unsigned int id = core->id, div = core->div;
  225. const char *parent_name;
  226. WARN_DEBUG(id >= priv->num_core_clks);
  227. WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
  228. if (!core->name) {
  229. /* Skip NULLified clock */
  230. return;
  231. }
  232. switch (core->type) {
  233. case CLK_TYPE_IN:
  234. clk = of_clk_get_by_name(priv->dev->of_node, core->name);
  235. break;
  236. case CLK_TYPE_FF:
  237. case CLK_TYPE_DIV6P1:
  238. case CLK_TYPE_DIV6_RO:
  239. WARN_DEBUG(core->parent >= priv->num_core_clks);
  240. parent = priv->clks[core->parent];
  241. if (IS_ERR(parent)) {
  242. clk = parent;
  243. goto fail;
  244. }
  245. parent_name = __clk_get_name(parent);
  246. if (core->type == CLK_TYPE_DIV6_RO)
  247. /* Multiply with the DIV6 register value */
  248. div *= (readl(priv->base + core->offset) & 0x3f) + 1;
  249. if (core->type == CLK_TYPE_DIV6P1) {
  250. clk = cpg_div6_register(core->name, 1, &parent_name,
  251. priv->base + core->offset,
  252. &priv->notifiers);
  253. } else {
  254. clk = clk_register_fixed_factor(NULL, core->name,
  255. parent_name, 0,
  256. core->mult, div);
  257. }
  258. break;
  259. default:
  260. if (info->cpg_clk_register)
  261. clk = info->cpg_clk_register(dev, core, info,
  262. priv->clks, priv->base,
  263. &priv->notifiers);
  264. else
  265. dev_err(dev, "%s has unsupported core clock type %u\n",
  266. core->name, core->type);
  267. break;
  268. }
  269. if (IS_ERR_OR_NULL(clk))
  270. goto fail;
  271. dev_dbg(dev, "Core clock %pC at %pCr Hz\n", clk, clk);
  272. priv->clks[id] = clk;
  273. return;
  274. fail:
  275. dev_err(dev, "Failed to register %s clock %s: %ld\n", "core",
  276. core->name, PTR_ERR(clk));
  277. }
  278. static void __init cpg_mssr_register_mod_clk(const struct mssr_mod_clk *mod,
  279. const struct cpg_mssr_info *info,
  280. struct cpg_mssr_priv *priv)
  281. {
  282. struct mstp_clock *clock = NULL;
  283. struct device *dev = priv->dev;
  284. unsigned int id = mod->id;
  285. struct clk_init_data init;
  286. struct clk *parent, *clk;
  287. const char *parent_name;
  288. unsigned int i;
  289. WARN_DEBUG(id < priv->num_core_clks);
  290. WARN_DEBUG(id >= priv->num_core_clks + priv->num_mod_clks);
  291. WARN_DEBUG(mod->parent >= priv->num_core_clks + priv->num_mod_clks);
  292. WARN_DEBUG(PTR_ERR(priv->clks[id]) != -ENOENT);
  293. if (!mod->name) {
  294. /* Skip NULLified clock */
  295. return;
  296. }
  297. parent = priv->clks[mod->parent];
  298. if (IS_ERR(parent)) {
  299. clk = parent;
  300. goto fail;
  301. }
  302. clock = kzalloc(sizeof(*clock), GFP_KERNEL);
  303. if (!clock) {
  304. clk = ERR_PTR(-ENOMEM);
  305. goto fail;
  306. }
  307. init.name = mod->name;
  308. init.ops = &cpg_mstp_clock_ops;
  309. init.flags = CLK_IS_BASIC | CLK_SET_RATE_PARENT;
  310. for (i = 0; i < info->num_crit_mod_clks; i++)
  311. if (id == info->crit_mod_clks[i]) {
  312. dev_dbg(dev, "MSTP %s setting CLK_IS_CRITICAL\n",
  313. mod->name);
  314. init.flags |= CLK_IS_CRITICAL;
  315. break;
  316. }
  317. parent_name = __clk_get_name(parent);
  318. init.parent_names = &parent_name;
  319. init.num_parents = 1;
  320. clock->index = id - priv->num_core_clks;
  321. clock->priv = priv;
  322. clock->hw.init = &init;
  323. clk = clk_register(NULL, &clock->hw);
  324. if (IS_ERR(clk))
  325. goto fail;
  326. dev_dbg(dev, "Module clock %pC at %pCr Hz\n", clk, clk);
  327. priv->clks[id] = clk;
  328. priv->smstpcr_saved[clock->index / 32].mask |= BIT(clock->index % 32);
  329. return;
  330. fail:
  331. dev_err(dev, "Failed to register %s clock %s: %ld\n", "module",
  332. mod->name, PTR_ERR(clk));
  333. kfree(clock);
  334. }
  335. struct cpg_mssr_clk_domain {
  336. struct generic_pm_domain genpd;
  337. struct device_node *np;
  338. unsigned int num_core_pm_clks;
  339. unsigned int core_pm_clks[0];
  340. };
  341. static struct cpg_mssr_clk_domain *cpg_mssr_clk_domain;
  342. static bool cpg_mssr_is_pm_clk(const struct of_phandle_args *clkspec,
  343. struct cpg_mssr_clk_domain *pd)
  344. {
  345. unsigned int i;
  346. if (clkspec->np != pd->np || clkspec->args_count != 2)
  347. return false;
  348. switch (clkspec->args[0]) {
  349. case CPG_CORE:
  350. for (i = 0; i < pd->num_core_pm_clks; i++)
  351. if (clkspec->args[1] == pd->core_pm_clks[i])
  352. return true;
  353. return false;
  354. case CPG_MOD:
  355. return true;
  356. default:
  357. return false;
  358. }
  359. }
  360. int cpg_mssr_attach_dev(struct generic_pm_domain *unused, struct device *dev)
  361. {
  362. struct cpg_mssr_clk_domain *pd = cpg_mssr_clk_domain;
  363. struct device_node *np = dev->of_node;
  364. struct of_phandle_args clkspec;
  365. struct clk *clk;
  366. int i = 0;
  367. int error;
  368. if (!pd) {
  369. dev_dbg(dev, "CPG/MSSR clock domain not yet available\n");
  370. return -EPROBE_DEFER;
  371. }
  372. while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i,
  373. &clkspec)) {
  374. if (cpg_mssr_is_pm_clk(&clkspec, pd))
  375. goto found;
  376. of_node_put(clkspec.np);
  377. i++;
  378. }
  379. return 0;
  380. found:
  381. clk = of_clk_get_from_provider(&clkspec);
  382. of_node_put(clkspec.np);
  383. if (IS_ERR(clk))
  384. return PTR_ERR(clk);
  385. error = pm_clk_create(dev);
  386. if (error) {
  387. dev_err(dev, "pm_clk_create failed %d\n", error);
  388. goto fail_put;
  389. }
  390. error = pm_clk_add_clk(dev, clk);
  391. if (error) {
  392. dev_err(dev, "pm_clk_add_clk %pC failed %d\n", clk, error);
  393. goto fail_destroy;
  394. }
  395. return 0;
  396. fail_destroy:
  397. pm_clk_destroy(dev);
  398. fail_put:
  399. clk_put(clk);
  400. return error;
  401. }
  402. void cpg_mssr_detach_dev(struct generic_pm_domain *unused, struct device *dev)
  403. {
  404. if (!pm_clk_no_clocks(dev))
  405. pm_clk_destroy(dev);
  406. }
  407. static int __init cpg_mssr_add_clk_domain(struct device *dev,
  408. const unsigned int *core_pm_clks,
  409. unsigned int num_core_pm_clks)
  410. {
  411. struct device_node *np = dev->of_node;
  412. struct generic_pm_domain *genpd;
  413. struct cpg_mssr_clk_domain *pd;
  414. size_t pm_size = num_core_pm_clks * sizeof(core_pm_clks[0]);
  415. pd = devm_kzalloc(dev, sizeof(*pd) + pm_size, GFP_KERNEL);
  416. if (!pd)
  417. return -ENOMEM;
  418. pd->np = np;
  419. pd->num_core_pm_clks = num_core_pm_clks;
  420. memcpy(pd->core_pm_clks, core_pm_clks, pm_size);
  421. genpd = &pd->genpd;
  422. genpd->name = np->name;
  423. genpd->flags = GENPD_FLAG_PM_CLK | GENPD_FLAG_ACTIVE_WAKEUP;
  424. genpd->attach_dev = cpg_mssr_attach_dev;
  425. genpd->detach_dev = cpg_mssr_detach_dev;
  426. pm_genpd_init(genpd, &pm_domain_always_on_gov, false);
  427. cpg_mssr_clk_domain = pd;
  428. of_genpd_add_provider_simple(np, genpd);
  429. return 0;
  430. }
  431. #ifdef CONFIG_RESET_CONTROLLER
  432. #define rcdev_to_priv(x) container_of(x, struct cpg_mssr_priv, rcdev)
  433. static int cpg_mssr_reset(struct reset_controller_dev *rcdev,
  434. unsigned long id)
  435. {
  436. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  437. unsigned int reg = id / 32;
  438. unsigned int bit = id % 32;
  439. u32 bitmask = BIT(bit);
  440. unsigned long flags;
  441. u32 value;
  442. dev_dbg(priv->dev, "reset %u%02u\n", reg, bit);
  443. /* Reset module */
  444. spin_lock_irqsave(&priv->rmw_lock, flags);
  445. value = readl(priv->base + SRCR(reg));
  446. value |= bitmask;
  447. writel(value, priv->base + SRCR(reg));
  448. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  449. /* Wait for at least one cycle of the RCLK clock (@ ca. 32 kHz) */
  450. udelay(35);
  451. /* Release module from reset state */
  452. writel(bitmask, priv->base + SRSTCLR(reg));
  453. return 0;
  454. }
  455. static int cpg_mssr_assert(struct reset_controller_dev *rcdev, unsigned long id)
  456. {
  457. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  458. unsigned int reg = id / 32;
  459. unsigned int bit = id % 32;
  460. u32 bitmask = BIT(bit);
  461. unsigned long flags;
  462. u32 value;
  463. dev_dbg(priv->dev, "assert %u%02u\n", reg, bit);
  464. spin_lock_irqsave(&priv->rmw_lock, flags);
  465. value = readl(priv->base + SRCR(reg));
  466. value |= bitmask;
  467. writel(value, priv->base + SRCR(reg));
  468. spin_unlock_irqrestore(&priv->rmw_lock, flags);
  469. return 0;
  470. }
  471. static int cpg_mssr_deassert(struct reset_controller_dev *rcdev,
  472. unsigned long id)
  473. {
  474. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  475. unsigned int reg = id / 32;
  476. unsigned int bit = id % 32;
  477. u32 bitmask = BIT(bit);
  478. dev_dbg(priv->dev, "deassert %u%02u\n", reg, bit);
  479. writel(bitmask, priv->base + SRSTCLR(reg));
  480. return 0;
  481. }
  482. static int cpg_mssr_status(struct reset_controller_dev *rcdev,
  483. unsigned long id)
  484. {
  485. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  486. unsigned int reg = id / 32;
  487. unsigned int bit = id % 32;
  488. u32 bitmask = BIT(bit);
  489. return !!(readl(priv->base + SRCR(reg)) & bitmask);
  490. }
  491. static const struct reset_control_ops cpg_mssr_reset_ops = {
  492. .reset = cpg_mssr_reset,
  493. .assert = cpg_mssr_assert,
  494. .deassert = cpg_mssr_deassert,
  495. .status = cpg_mssr_status,
  496. };
  497. static int cpg_mssr_reset_xlate(struct reset_controller_dev *rcdev,
  498. const struct of_phandle_args *reset_spec)
  499. {
  500. struct cpg_mssr_priv *priv = rcdev_to_priv(rcdev);
  501. unsigned int unpacked = reset_spec->args[0];
  502. unsigned int idx = MOD_CLK_PACK(unpacked);
  503. if (unpacked % 100 > 31 || idx >= rcdev->nr_resets) {
  504. dev_err(priv->dev, "Invalid reset index %u\n", unpacked);
  505. return -EINVAL;
  506. }
  507. return idx;
  508. }
  509. static int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
  510. {
  511. priv->rcdev.ops = &cpg_mssr_reset_ops;
  512. priv->rcdev.of_node = priv->dev->of_node;
  513. priv->rcdev.of_reset_n_cells = 1;
  514. priv->rcdev.of_xlate = cpg_mssr_reset_xlate;
  515. priv->rcdev.nr_resets = priv->num_mod_clks;
  516. return devm_reset_controller_register(priv->dev, &priv->rcdev);
  517. }
  518. #else /* !CONFIG_RESET_CONTROLLER */
  519. static inline int cpg_mssr_reset_controller_register(struct cpg_mssr_priv *priv)
  520. {
  521. return 0;
  522. }
  523. #endif /* !CONFIG_RESET_CONTROLLER */
  524. static const struct of_device_id cpg_mssr_match[] = {
  525. #ifdef CONFIG_CLK_R8A7743
  526. {
  527. .compatible = "renesas,r8a7743-cpg-mssr",
  528. .data = &r8a7743_cpg_mssr_info,
  529. },
  530. #endif
  531. #ifdef CONFIG_CLK_R8A7745
  532. {
  533. .compatible = "renesas,r8a7745-cpg-mssr",
  534. .data = &r8a7745_cpg_mssr_info,
  535. },
  536. #endif
  537. #ifdef CONFIG_CLK_R8A7790
  538. {
  539. .compatible = "renesas,r8a7790-cpg-mssr",
  540. .data = &r8a7790_cpg_mssr_info,
  541. },
  542. #endif
  543. #ifdef CONFIG_CLK_R8A7791
  544. {
  545. .compatible = "renesas,r8a7791-cpg-mssr",
  546. .data = &r8a7791_cpg_mssr_info,
  547. },
  548. /* R-Car M2-N is (almost) identical to R-Car M2-W w.r.t. clocks. */
  549. {
  550. .compatible = "renesas,r8a7793-cpg-mssr",
  551. .data = &r8a7791_cpg_mssr_info,
  552. },
  553. #endif
  554. #ifdef CONFIG_CLK_R8A7792
  555. {
  556. .compatible = "renesas,r8a7792-cpg-mssr",
  557. .data = &r8a7792_cpg_mssr_info,
  558. },
  559. #endif
  560. #ifdef CONFIG_CLK_R8A7794
  561. {
  562. .compatible = "renesas,r8a7794-cpg-mssr",
  563. .data = &r8a7794_cpg_mssr_info,
  564. },
  565. #endif
  566. #ifdef CONFIG_CLK_R8A7795
  567. {
  568. .compatible = "renesas,r8a7795-cpg-mssr",
  569. .data = &r8a7795_cpg_mssr_info,
  570. },
  571. #endif
  572. #ifdef CONFIG_CLK_R8A7796
  573. {
  574. .compatible = "renesas,r8a7796-cpg-mssr",
  575. .data = &r8a7796_cpg_mssr_info,
  576. },
  577. #endif
  578. #ifdef CONFIG_CLK_R8A77965
  579. {
  580. .compatible = "renesas,r8a77965-cpg-mssr",
  581. .data = &r8a77965_cpg_mssr_info,
  582. },
  583. #endif
  584. #ifdef CONFIG_CLK_R8A77970
  585. {
  586. .compatible = "renesas,r8a77970-cpg-mssr",
  587. .data = &r8a77970_cpg_mssr_info,
  588. },
  589. #endif
  590. #ifdef CONFIG_CLK_R8A77980
  591. {
  592. .compatible = "renesas,r8a77980-cpg-mssr",
  593. .data = &r8a77980_cpg_mssr_info,
  594. },
  595. #endif
  596. #ifdef CONFIG_CLK_R8A77995
  597. {
  598. .compatible = "renesas,r8a77995-cpg-mssr",
  599. .data = &r8a77995_cpg_mssr_info,
  600. },
  601. #endif
  602. { /* sentinel */ }
  603. };
  604. static void cpg_mssr_del_clk_provider(void *data)
  605. {
  606. of_clk_del_provider(data);
  607. }
  608. #if defined(CONFIG_PM_SLEEP) && defined(CONFIG_ARM_PSCI_FW)
  609. static int cpg_mssr_suspend_noirq(struct device *dev)
  610. {
  611. struct cpg_mssr_priv *priv = dev_get_drvdata(dev);
  612. unsigned int reg;
  613. /* This is the best we can do to check for the presence of PSCI */
  614. if (!psci_ops.cpu_suspend)
  615. return 0;
  616. /* Save module registers with bits under our control */
  617. for (reg = 0; reg < ARRAY_SIZE(priv->smstpcr_saved); reg++) {
  618. if (priv->smstpcr_saved[reg].mask)
  619. priv->smstpcr_saved[reg].val =
  620. readl(priv->base + SMSTPCR(reg));
  621. }
  622. /* Save core clocks */
  623. raw_notifier_call_chain(&priv->notifiers, PM_EVENT_SUSPEND, NULL);
  624. return 0;
  625. }
  626. static int cpg_mssr_resume_noirq(struct device *dev)
  627. {
  628. struct cpg_mssr_priv *priv = dev_get_drvdata(dev);
  629. unsigned int reg, i;
  630. u32 mask, oldval, newval;
  631. /* This is the best we can do to check for the presence of PSCI */
  632. if (!psci_ops.cpu_suspend)
  633. return 0;
  634. /* Restore core clocks */
  635. raw_notifier_call_chain(&priv->notifiers, PM_EVENT_RESUME, NULL);
  636. /* Restore module clocks */
  637. for (reg = 0; reg < ARRAY_SIZE(priv->smstpcr_saved); reg++) {
  638. mask = priv->smstpcr_saved[reg].mask;
  639. if (!mask)
  640. continue;
  641. oldval = readl(priv->base + SMSTPCR(reg));
  642. newval = oldval & ~mask;
  643. newval |= priv->smstpcr_saved[reg].val & mask;
  644. if (newval == oldval)
  645. continue;
  646. writel(newval, priv->base + SMSTPCR(reg));
  647. /* Wait until enabled clocks are really enabled */
  648. mask &= ~priv->smstpcr_saved[reg].val;
  649. if (!mask)
  650. continue;
  651. for (i = 1000; i > 0; --i) {
  652. oldval = readl(priv->base + MSTPSR(reg));
  653. if (!(oldval & mask))
  654. break;
  655. cpu_relax();
  656. }
  657. if (!i)
  658. dev_warn(dev, "Failed to enable SMSTP %p[0x%x]\n",
  659. priv->base + SMSTPCR(reg), oldval & mask);
  660. }
  661. return 0;
  662. }
  663. static const struct dev_pm_ops cpg_mssr_pm = {
  664. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cpg_mssr_suspend_noirq,
  665. cpg_mssr_resume_noirq)
  666. };
  667. #define DEV_PM_OPS &cpg_mssr_pm
  668. #else
  669. #define DEV_PM_OPS NULL
  670. #endif /* CONFIG_PM_SLEEP && CONFIG_ARM_PSCI_FW */
  671. static int __init cpg_mssr_probe(struct platform_device *pdev)
  672. {
  673. struct device *dev = &pdev->dev;
  674. struct device_node *np = dev->of_node;
  675. const struct cpg_mssr_info *info;
  676. struct cpg_mssr_priv *priv;
  677. unsigned int nclks, i;
  678. struct resource *res;
  679. struct clk **clks;
  680. int error;
  681. info = of_device_get_match_data(dev);
  682. if (info->init) {
  683. error = info->init(dev);
  684. if (error)
  685. return error;
  686. }
  687. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  688. if (!priv)
  689. return -ENOMEM;
  690. priv->dev = dev;
  691. spin_lock_init(&priv->rmw_lock);
  692. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  693. priv->base = devm_ioremap_resource(dev, res);
  694. if (IS_ERR(priv->base))
  695. return PTR_ERR(priv->base);
  696. nclks = info->num_total_core_clks + info->num_hw_mod_clks;
  697. clks = devm_kmalloc_array(dev, nclks, sizeof(*clks), GFP_KERNEL);
  698. if (!clks)
  699. return -ENOMEM;
  700. dev_set_drvdata(dev, priv);
  701. priv->clks = clks;
  702. priv->num_core_clks = info->num_total_core_clks;
  703. priv->num_mod_clks = info->num_hw_mod_clks;
  704. priv->last_dt_core_clk = info->last_dt_core_clk;
  705. RAW_INIT_NOTIFIER_HEAD(&priv->notifiers);
  706. for (i = 0; i < nclks; i++)
  707. clks[i] = ERR_PTR(-ENOENT);
  708. for (i = 0; i < info->num_core_clks; i++)
  709. cpg_mssr_register_core_clk(&info->core_clks[i], info, priv);
  710. for (i = 0; i < info->num_mod_clks; i++)
  711. cpg_mssr_register_mod_clk(&info->mod_clks[i], info, priv);
  712. error = of_clk_add_provider(np, cpg_mssr_clk_src_twocell_get, priv);
  713. if (error)
  714. return error;
  715. error = devm_add_action_or_reset(dev,
  716. cpg_mssr_del_clk_provider,
  717. np);
  718. if (error)
  719. return error;
  720. error = cpg_mssr_add_clk_domain(dev, info->core_pm_clks,
  721. info->num_core_pm_clks);
  722. if (error)
  723. return error;
  724. error = cpg_mssr_reset_controller_register(priv);
  725. if (error)
  726. return error;
  727. return 0;
  728. }
  729. static struct platform_driver cpg_mssr_driver = {
  730. .driver = {
  731. .name = "renesas-cpg-mssr",
  732. .of_match_table = cpg_mssr_match,
  733. .pm = DEV_PM_OPS,
  734. },
  735. };
  736. static int __init cpg_mssr_init(void)
  737. {
  738. return platform_driver_probe(&cpg_mssr_driver, cpg_mssr_probe);
  739. }
  740. subsys_initcall(cpg_mssr_init);
  741. void __init cpg_core_nullify_range(struct cpg_core_clk *core_clks,
  742. unsigned int num_core_clks,
  743. unsigned int first_clk,
  744. unsigned int last_clk)
  745. {
  746. unsigned int i;
  747. for (i = 0; i < num_core_clks; i++)
  748. if (core_clks[i].id >= first_clk &&
  749. core_clks[i].id <= last_clk)
  750. core_clks[i].name = NULL;
  751. }
  752. void __init mssr_mod_nullify(struct mssr_mod_clk *mod_clks,
  753. unsigned int num_mod_clks,
  754. const unsigned int *clks, unsigned int n)
  755. {
  756. unsigned int i, j;
  757. for (i = 0, j = 0; i < num_mod_clks && j < n; i++)
  758. if (mod_clks[i].id == clks[j]) {
  759. mod_clks[i].name = NULL;
  760. j++;
  761. }
  762. }
  763. void __init mssr_mod_reparent(struct mssr_mod_clk *mod_clks,
  764. unsigned int num_mod_clks,
  765. const struct mssr_mod_reparent *clks,
  766. unsigned int n)
  767. {
  768. unsigned int i, j;
  769. for (i = 0, j = 0; i < num_mod_clks && j < n; i++)
  770. if (mod_clks[i].id == clks[j].clk) {
  771. mod_clks[i].parent = clks[j].parent;
  772. j++;
  773. }
  774. }
  775. MODULE_DESCRIPTION("Renesas CPG/MSSR Driver");
  776. MODULE_LICENSE("GPL v2");