gxbb.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212
  1. /*
  2. * AmLogic S905 / GXBB Clock Controller Driver
  3. *
  4. * Copyright (c) 2016 AmLogic, Inc.
  5. * Michael Turquette <mturquette@baylibre.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/init.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_device.h>
  24. #include <linux/mfd/syscon.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regmap.h>
  27. #include "clkc.h"
  28. #include "gxbb.h"
  29. #include "clk-regmap.h"
  30. static DEFINE_SPINLOCK(meson_clk_lock);
  31. static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = {
  32. PLL_RATE(96000000, 32, 1, 3),
  33. PLL_RATE(99000000, 33, 1, 3),
  34. PLL_RATE(102000000, 34, 1, 3),
  35. PLL_RATE(105000000, 35, 1, 3),
  36. PLL_RATE(108000000, 36, 1, 3),
  37. PLL_RATE(111000000, 37, 1, 3),
  38. PLL_RATE(114000000, 38, 1, 3),
  39. PLL_RATE(117000000, 39, 1, 3),
  40. PLL_RATE(120000000, 40, 1, 3),
  41. PLL_RATE(123000000, 41, 1, 3),
  42. PLL_RATE(126000000, 42, 1, 3),
  43. PLL_RATE(129000000, 43, 1, 3),
  44. PLL_RATE(132000000, 44, 1, 3),
  45. PLL_RATE(135000000, 45, 1, 3),
  46. PLL_RATE(138000000, 46, 1, 3),
  47. PLL_RATE(141000000, 47, 1, 3),
  48. PLL_RATE(144000000, 48, 1, 3),
  49. PLL_RATE(147000000, 49, 1, 3),
  50. PLL_RATE(150000000, 50, 1, 3),
  51. PLL_RATE(153000000, 51, 1, 3),
  52. PLL_RATE(156000000, 52, 1, 3),
  53. PLL_RATE(159000000, 53, 1, 3),
  54. PLL_RATE(162000000, 54, 1, 3),
  55. PLL_RATE(165000000, 55, 1, 3),
  56. PLL_RATE(168000000, 56, 1, 3),
  57. PLL_RATE(171000000, 57, 1, 3),
  58. PLL_RATE(174000000, 58, 1, 3),
  59. PLL_RATE(177000000, 59, 1, 3),
  60. PLL_RATE(180000000, 60, 1, 3),
  61. PLL_RATE(183000000, 61, 1, 3),
  62. PLL_RATE(186000000, 62, 1, 3),
  63. PLL_RATE(192000000, 32, 1, 2),
  64. PLL_RATE(198000000, 33, 1, 2),
  65. PLL_RATE(204000000, 34, 1, 2),
  66. PLL_RATE(210000000, 35, 1, 2),
  67. PLL_RATE(216000000, 36, 1, 2),
  68. PLL_RATE(222000000, 37, 1, 2),
  69. PLL_RATE(228000000, 38, 1, 2),
  70. PLL_RATE(234000000, 39, 1, 2),
  71. PLL_RATE(240000000, 40, 1, 2),
  72. PLL_RATE(246000000, 41, 1, 2),
  73. PLL_RATE(252000000, 42, 1, 2),
  74. PLL_RATE(258000000, 43, 1, 2),
  75. PLL_RATE(264000000, 44, 1, 2),
  76. PLL_RATE(270000000, 45, 1, 2),
  77. PLL_RATE(276000000, 46, 1, 2),
  78. PLL_RATE(282000000, 47, 1, 2),
  79. PLL_RATE(288000000, 48, 1, 2),
  80. PLL_RATE(294000000, 49, 1, 2),
  81. PLL_RATE(300000000, 50, 1, 2),
  82. PLL_RATE(306000000, 51, 1, 2),
  83. PLL_RATE(312000000, 52, 1, 2),
  84. PLL_RATE(318000000, 53, 1, 2),
  85. PLL_RATE(324000000, 54, 1, 2),
  86. PLL_RATE(330000000, 55, 1, 2),
  87. PLL_RATE(336000000, 56, 1, 2),
  88. PLL_RATE(342000000, 57, 1, 2),
  89. PLL_RATE(348000000, 58, 1, 2),
  90. PLL_RATE(354000000, 59, 1, 2),
  91. PLL_RATE(360000000, 60, 1, 2),
  92. PLL_RATE(366000000, 61, 1, 2),
  93. PLL_RATE(372000000, 62, 1, 2),
  94. PLL_RATE(384000000, 32, 1, 1),
  95. PLL_RATE(396000000, 33, 1, 1),
  96. PLL_RATE(408000000, 34, 1, 1),
  97. PLL_RATE(420000000, 35, 1, 1),
  98. PLL_RATE(432000000, 36, 1, 1),
  99. PLL_RATE(444000000, 37, 1, 1),
  100. PLL_RATE(456000000, 38, 1, 1),
  101. PLL_RATE(468000000, 39, 1, 1),
  102. PLL_RATE(480000000, 40, 1, 1),
  103. PLL_RATE(492000000, 41, 1, 1),
  104. PLL_RATE(504000000, 42, 1, 1),
  105. PLL_RATE(516000000, 43, 1, 1),
  106. PLL_RATE(528000000, 44, 1, 1),
  107. PLL_RATE(540000000, 45, 1, 1),
  108. PLL_RATE(552000000, 46, 1, 1),
  109. PLL_RATE(564000000, 47, 1, 1),
  110. PLL_RATE(576000000, 48, 1, 1),
  111. PLL_RATE(588000000, 49, 1, 1),
  112. PLL_RATE(600000000, 50, 1, 1),
  113. PLL_RATE(612000000, 51, 1, 1),
  114. PLL_RATE(624000000, 52, 1, 1),
  115. PLL_RATE(636000000, 53, 1, 1),
  116. PLL_RATE(648000000, 54, 1, 1),
  117. PLL_RATE(660000000, 55, 1, 1),
  118. PLL_RATE(672000000, 56, 1, 1),
  119. PLL_RATE(684000000, 57, 1, 1),
  120. PLL_RATE(696000000, 58, 1, 1),
  121. PLL_RATE(708000000, 59, 1, 1),
  122. PLL_RATE(720000000, 60, 1, 1),
  123. PLL_RATE(732000000, 61, 1, 1),
  124. PLL_RATE(744000000, 62, 1, 1),
  125. PLL_RATE(768000000, 32, 1, 0),
  126. PLL_RATE(792000000, 33, 1, 0),
  127. PLL_RATE(816000000, 34, 1, 0),
  128. PLL_RATE(840000000, 35, 1, 0),
  129. PLL_RATE(864000000, 36, 1, 0),
  130. PLL_RATE(888000000, 37, 1, 0),
  131. PLL_RATE(912000000, 38, 1, 0),
  132. PLL_RATE(936000000, 39, 1, 0),
  133. PLL_RATE(960000000, 40, 1, 0),
  134. PLL_RATE(984000000, 41, 1, 0),
  135. PLL_RATE(1008000000, 42, 1, 0),
  136. PLL_RATE(1032000000, 43, 1, 0),
  137. PLL_RATE(1056000000, 44, 1, 0),
  138. PLL_RATE(1080000000, 45, 1, 0),
  139. PLL_RATE(1104000000, 46, 1, 0),
  140. PLL_RATE(1128000000, 47, 1, 0),
  141. PLL_RATE(1152000000, 48, 1, 0),
  142. PLL_RATE(1176000000, 49, 1, 0),
  143. PLL_RATE(1200000000, 50, 1, 0),
  144. PLL_RATE(1224000000, 51, 1, 0),
  145. PLL_RATE(1248000000, 52, 1, 0),
  146. PLL_RATE(1272000000, 53, 1, 0),
  147. PLL_RATE(1296000000, 54, 1, 0),
  148. PLL_RATE(1320000000, 55, 1, 0),
  149. PLL_RATE(1344000000, 56, 1, 0),
  150. PLL_RATE(1368000000, 57, 1, 0),
  151. PLL_RATE(1392000000, 58, 1, 0),
  152. PLL_RATE(1416000000, 59, 1, 0),
  153. PLL_RATE(1440000000, 60, 1, 0),
  154. PLL_RATE(1464000000, 61, 1, 0),
  155. PLL_RATE(1488000000, 62, 1, 0),
  156. { /* sentinel */ },
  157. };
  158. static const struct pll_rate_table gxl_gp0_pll_rate_table[] = {
  159. PLL_RATE(504000000, 42, 1, 1),
  160. PLL_RATE(516000000, 43, 1, 1),
  161. PLL_RATE(528000000, 44, 1, 1),
  162. PLL_RATE(540000000, 45, 1, 1),
  163. PLL_RATE(552000000, 46, 1, 1),
  164. PLL_RATE(564000000, 47, 1, 1),
  165. PLL_RATE(576000000, 48, 1, 1),
  166. PLL_RATE(588000000, 49, 1, 1),
  167. PLL_RATE(600000000, 50, 1, 1),
  168. PLL_RATE(612000000, 51, 1, 1),
  169. PLL_RATE(624000000, 52, 1, 1),
  170. PLL_RATE(636000000, 53, 1, 1),
  171. PLL_RATE(648000000, 54, 1, 1),
  172. PLL_RATE(660000000, 55, 1, 1),
  173. PLL_RATE(672000000, 56, 1, 1),
  174. PLL_RATE(684000000, 57, 1, 1),
  175. PLL_RATE(696000000, 58, 1, 1),
  176. PLL_RATE(708000000, 59, 1, 1),
  177. PLL_RATE(720000000, 60, 1, 1),
  178. PLL_RATE(732000000, 61, 1, 1),
  179. PLL_RATE(744000000, 62, 1, 1),
  180. PLL_RATE(756000000, 63, 1, 1),
  181. PLL_RATE(768000000, 64, 1, 1),
  182. PLL_RATE(780000000, 65, 1, 1),
  183. PLL_RATE(792000000, 66, 1, 1),
  184. { /* sentinel */ },
  185. };
  186. static struct clk_regmap gxbb_fixed_pll = {
  187. .data = &(struct meson_clk_pll_data){
  188. .m = {
  189. .reg_off = HHI_MPLL_CNTL,
  190. .shift = 0,
  191. .width = 9,
  192. },
  193. .n = {
  194. .reg_off = HHI_MPLL_CNTL,
  195. .shift = 9,
  196. .width = 5,
  197. },
  198. .od = {
  199. .reg_off = HHI_MPLL_CNTL,
  200. .shift = 16,
  201. .width = 2,
  202. },
  203. .frac = {
  204. .reg_off = HHI_MPLL_CNTL2,
  205. .shift = 0,
  206. .width = 12,
  207. },
  208. .l = {
  209. .reg_off = HHI_MPLL_CNTL,
  210. .shift = 31,
  211. .width = 1,
  212. },
  213. .rst = {
  214. .reg_off = HHI_MPLL_CNTL,
  215. .shift = 29,
  216. .width = 1,
  217. },
  218. },
  219. .hw.init = &(struct clk_init_data){
  220. .name = "fixed_pll",
  221. .ops = &meson_clk_pll_ro_ops,
  222. .parent_names = (const char *[]){ "xtal" },
  223. .num_parents = 1,
  224. .flags = CLK_GET_RATE_NOCACHE,
  225. },
  226. };
  227. static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = {
  228. .mult = 2,
  229. .div = 1,
  230. .hw.init = &(struct clk_init_data){
  231. .name = "hdmi_pll_pre_mult",
  232. .ops = &clk_fixed_factor_ops,
  233. .parent_names = (const char *[]){ "xtal" },
  234. .num_parents = 1,
  235. },
  236. };
  237. static struct clk_regmap gxbb_hdmi_pll = {
  238. .data = &(struct meson_clk_pll_data){
  239. .m = {
  240. .reg_off = HHI_HDMI_PLL_CNTL,
  241. .shift = 0,
  242. .width = 9,
  243. },
  244. .n = {
  245. .reg_off = HHI_HDMI_PLL_CNTL,
  246. .shift = 9,
  247. .width = 5,
  248. },
  249. .frac = {
  250. .reg_off = HHI_HDMI_PLL_CNTL2,
  251. .shift = 0,
  252. .width = 12,
  253. },
  254. .od = {
  255. .reg_off = HHI_HDMI_PLL_CNTL2,
  256. .shift = 16,
  257. .width = 2,
  258. },
  259. .od2 = {
  260. .reg_off = HHI_HDMI_PLL_CNTL2,
  261. .shift = 22,
  262. .width = 2,
  263. },
  264. .od3 = {
  265. .reg_off = HHI_HDMI_PLL_CNTL2,
  266. .shift = 18,
  267. .width = 2,
  268. },
  269. .l = {
  270. .reg_off = HHI_HDMI_PLL_CNTL,
  271. .shift = 31,
  272. .width = 1,
  273. },
  274. .rst = {
  275. .reg_off = HHI_HDMI_PLL_CNTL,
  276. .shift = 28,
  277. .width = 1,
  278. },
  279. },
  280. .hw.init = &(struct clk_init_data){
  281. .name = "hdmi_pll",
  282. .ops = &meson_clk_pll_ro_ops,
  283. .parent_names = (const char *[]){ "hdmi_pll_pre_mult" },
  284. .num_parents = 1,
  285. .flags = CLK_GET_RATE_NOCACHE,
  286. },
  287. };
  288. static struct clk_regmap gxl_hdmi_pll = {
  289. .data = &(struct meson_clk_pll_data){
  290. .m = {
  291. .reg_off = HHI_HDMI_PLL_CNTL,
  292. .shift = 0,
  293. .width = 9,
  294. },
  295. .n = {
  296. .reg_off = HHI_HDMI_PLL_CNTL,
  297. .shift = 9,
  298. .width = 5,
  299. },
  300. .frac = {
  301. /*
  302. * On gxl, there is a register shift due to
  303. * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
  304. * so we compute the register offset based on the PLL
  305. * base to get it right
  306. */
  307. .reg_off = HHI_HDMI_PLL_CNTL + 4,
  308. .shift = 0,
  309. .width = 12,
  310. },
  311. .od = {
  312. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  313. .shift = 21,
  314. .width = 2,
  315. },
  316. .od2 = {
  317. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  318. .shift = 23,
  319. .width = 2,
  320. },
  321. .od3 = {
  322. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  323. .shift = 19,
  324. .width = 2,
  325. },
  326. .l = {
  327. .reg_off = HHI_HDMI_PLL_CNTL,
  328. .shift = 31,
  329. .width = 1,
  330. },
  331. .rst = {
  332. .reg_off = HHI_HDMI_PLL_CNTL,
  333. .shift = 29,
  334. .width = 1,
  335. },
  336. },
  337. .hw.init = &(struct clk_init_data){
  338. .name = "hdmi_pll",
  339. .ops = &meson_clk_pll_ro_ops,
  340. .parent_names = (const char *[]){ "xtal" },
  341. .num_parents = 1,
  342. .flags = CLK_GET_RATE_NOCACHE,
  343. },
  344. };
  345. static struct clk_regmap gxbb_sys_pll = {
  346. .data = &(struct meson_clk_pll_data){
  347. .m = {
  348. .reg_off = HHI_SYS_PLL_CNTL,
  349. .shift = 0,
  350. .width = 9,
  351. },
  352. .n = {
  353. .reg_off = HHI_SYS_PLL_CNTL,
  354. .shift = 9,
  355. .width = 5,
  356. },
  357. .od = {
  358. .reg_off = HHI_SYS_PLL_CNTL,
  359. .shift = 10,
  360. .width = 2,
  361. },
  362. .l = {
  363. .reg_off = HHI_SYS_PLL_CNTL,
  364. .shift = 31,
  365. .width = 1,
  366. },
  367. .rst = {
  368. .reg_off = HHI_SYS_PLL_CNTL,
  369. .shift = 29,
  370. .width = 1,
  371. },
  372. },
  373. .hw.init = &(struct clk_init_data){
  374. .name = "sys_pll",
  375. .ops = &meson_clk_pll_ro_ops,
  376. .parent_names = (const char *[]){ "xtal" },
  377. .num_parents = 1,
  378. .flags = CLK_GET_RATE_NOCACHE,
  379. },
  380. };
  381. static const struct reg_sequence gxbb_gp0_init_regs[] = {
  382. { .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 },
  383. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 },
  384. { .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d },
  385. { .reg = HHI_GP0_PLL_CNTL, .def = 0x4a000228 },
  386. };
  387. static struct clk_regmap gxbb_gp0_pll = {
  388. .data = &(struct meson_clk_pll_data){
  389. .m = {
  390. .reg_off = HHI_GP0_PLL_CNTL,
  391. .shift = 0,
  392. .width = 9,
  393. },
  394. .n = {
  395. .reg_off = HHI_GP0_PLL_CNTL,
  396. .shift = 9,
  397. .width = 5,
  398. },
  399. .od = {
  400. .reg_off = HHI_GP0_PLL_CNTL,
  401. .shift = 16,
  402. .width = 2,
  403. },
  404. .l = {
  405. .reg_off = HHI_GP0_PLL_CNTL,
  406. .shift = 31,
  407. .width = 1,
  408. },
  409. .rst = {
  410. .reg_off = HHI_GP0_PLL_CNTL,
  411. .shift = 29,
  412. .width = 1,
  413. },
  414. .table = gxbb_gp0_pll_rate_table,
  415. .init_regs = gxbb_gp0_init_regs,
  416. .init_count = ARRAY_SIZE(gxbb_gp0_init_regs),
  417. },
  418. .hw.init = &(struct clk_init_data){
  419. .name = "gp0_pll",
  420. .ops = &meson_clk_pll_ops,
  421. .parent_names = (const char *[]){ "xtal" },
  422. .num_parents = 1,
  423. .flags = CLK_GET_RATE_NOCACHE,
  424. },
  425. };
  426. static const struct reg_sequence gxl_gp0_init_regs[] = {
  427. { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
  428. { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
  429. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
  430. { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
  431. { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
  432. { .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 },
  433. };
  434. static struct clk_regmap gxl_gp0_pll = {
  435. .data = &(struct meson_clk_pll_data){
  436. .m = {
  437. .reg_off = HHI_GP0_PLL_CNTL,
  438. .shift = 0,
  439. .width = 9,
  440. },
  441. .n = {
  442. .reg_off = HHI_GP0_PLL_CNTL,
  443. .shift = 9,
  444. .width = 5,
  445. },
  446. .od = {
  447. .reg_off = HHI_GP0_PLL_CNTL,
  448. .shift = 16,
  449. .width = 2,
  450. },
  451. .frac = {
  452. .reg_off = HHI_GP0_PLL_CNTL1,
  453. .shift = 0,
  454. .width = 10,
  455. },
  456. .l = {
  457. .reg_off = HHI_GP0_PLL_CNTL,
  458. .shift = 31,
  459. .width = 1,
  460. },
  461. .rst = {
  462. .reg_off = HHI_GP0_PLL_CNTL,
  463. .shift = 29,
  464. .width = 1,
  465. },
  466. .table = gxl_gp0_pll_rate_table,
  467. .init_regs = gxl_gp0_init_regs,
  468. .init_count = ARRAY_SIZE(gxl_gp0_init_regs),
  469. },
  470. .hw.init = &(struct clk_init_data){
  471. .name = "gp0_pll",
  472. .ops = &meson_clk_pll_ops,
  473. .parent_names = (const char *[]){ "xtal" },
  474. .num_parents = 1,
  475. .flags = CLK_GET_RATE_NOCACHE,
  476. },
  477. };
  478. static struct clk_fixed_factor gxbb_fclk_div2_div = {
  479. .mult = 1,
  480. .div = 2,
  481. .hw.init = &(struct clk_init_data){
  482. .name = "fclk_div2_div",
  483. .ops = &clk_fixed_factor_ops,
  484. .parent_names = (const char *[]){ "fixed_pll" },
  485. .num_parents = 1,
  486. },
  487. };
  488. static struct clk_regmap gxbb_fclk_div2 = {
  489. .data = &(struct clk_regmap_gate_data){
  490. .offset = HHI_MPLL_CNTL6,
  491. .bit_idx = 27,
  492. },
  493. .hw.init = &(struct clk_init_data){
  494. .name = "fclk_div2",
  495. .ops = &clk_regmap_gate_ops,
  496. .parent_names = (const char *[]){ "fclk_div2_div" },
  497. .num_parents = 1,
  498. },
  499. };
  500. static struct clk_fixed_factor gxbb_fclk_div3_div = {
  501. .mult = 1,
  502. .div = 3,
  503. .hw.init = &(struct clk_init_data){
  504. .name = "fclk_div3_div",
  505. .ops = &clk_fixed_factor_ops,
  506. .parent_names = (const char *[]){ "fixed_pll" },
  507. .num_parents = 1,
  508. },
  509. };
  510. static struct clk_regmap gxbb_fclk_div3 = {
  511. .data = &(struct clk_regmap_gate_data){
  512. .offset = HHI_MPLL_CNTL6,
  513. .bit_idx = 28,
  514. },
  515. .hw.init = &(struct clk_init_data){
  516. .name = "fclk_div3",
  517. .ops = &clk_regmap_gate_ops,
  518. .parent_names = (const char *[]){ "fclk_div3_div" },
  519. .num_parents = 1,
  520. },
  521. };
  522. static struct clk_fixed_factor gxbb_fclk_div4_div = {
  523. .mult = 1,
  524. .div = 4,
  525. .hw.init = &(struct clk_init_data){
  526. .name = "fclk_div4_div",
  527. .ops = &clk_fixed_factor_ops,
  528. .parent_names = (const char *[]){ "fixed_pll" },
  529. .num_parents = 1,
  530. },
  531. };
  532. static struct clk_regmap gxbb_fclk_div4 = {
  533. .data = &(struct clk_regmap_gate_data){
  534. .offset = HHI_MPLL_CNTL6,
  535. .bit_idx = 29,
  536. },
  537. .hw.init = &(struct clk_init_data){
  538. .name = "fclk_div4",
  539. .ops = &clk_regmap_gate_ops,
  540. .parent_names = (const char *[]){ "fclk_div4_div" },
  541. .num_parents = 1,
  542. },
  543. };
  544. static struct clk_fixed_factor gxbb_fclk_div5_div = {
  545. .mult = 1,
  546. .div = 5,
  547. .hw.init = &(struct clk_init_data){
  548. .name = "fclk_div5_div",
  549. .ops = &clk_fixed_factor_ops,
  550. .parent_names = (const char *[]){ "fixed_pll" },
  551. .num_parents = 1,
  552. },
  553. };
  554. static struct clk_regmap gxbb_fclk_div5 = {
  555. .data = &(struct clk_regmap_gate_data){
  556. .offset = HHI_MPLL_CNTL6,
  557. .bit_idx = 30,
  558. },
  559. .hw.init = &(struct clk_init_data){
  560. .name = "fclk_div5",
  561. .ops = &clk_regmap_gate_ops,
  562. .parent_names = (const char *[]){ "fclk_div5_div" },
  563. .num_parents = 1,
  564. },
  565. };
  566. static struct clk_fixed_factor gxbb_fclk_div7_div = {
  567. .mult = 1,
  568. .div = 7,
  569. .hw.init = &(struct clk_init_data){
  570. .name = "fclk_div7_div",
  571. .ops = &clk_fixed_factor_ops,
  572. .parent_names = (const char *[]){ "fixed_pll" },
  573. .num_parents = 1,
  574. },
  575. };
  576. static struct clk_regmap gxbb_fclk_div7 = {
  577. .data = &(struct clk_regmap_gate_data){
  578. .offset = HHI_MPLL_CNTL6,
  579. .bit_idx = 31,
  580. },
  581. .hw.init = &(struct clk_init_data){
  582. .name = "fclk_div7",
  583. .ops = &clk_regmap_gate_ops,
  584. .parent_names = (const char *[]){ "fclk_div7_div" },
  585. .num_parents = 1,
  586. },
  587. };
  588. static struct clk_regmap gxbb_mpll_prediv = {
  589. .data = &(struct clk_regmap_div_data){
  590. .offset = HHI_MPLL_CNTL5,
  591. .shift = 12,
  592. .width = 1,
  593. },
  594. .hw.init = &(struct clk_init_data){
  595. .name = "mpll_prediv",
  596. .ops = &clk_regmap_divider_ro_ops,
  597. .parent_names = (const char *[]){ "fixed_pll" },
  598. .num_parents = 1,
  599. },
  600. };
  601. static struct clk_regmap gxbb_mpll0_div = {
  602. .data = &(struct meson_clk_mpll_data){
  603. .sdm = {
  604. .reg_off = HHI_MPLL_CNTL7,
  605. .shift = 0,
  606. .width = 14,
  607. },
  608. .sdm_en = {
  609. .reg_off = HHI_MPLL_CNTL7,
  610. .shift = 15,
  611. .width = 1,
  612. },
  613. .n2 = {
  614. .reg_off = HHI_MPLL_CNTL7,
  615. .shift = 16,
  616. .width = 9,
  617. },
  618. .ssen = {
  619. .reg_off = HHI_MPLL_CNTL,
  620. .shift = 25,
  621. .width = 1,
  622. },
  623. .lock = &meson_clk_lock,
  624. },
  625. .hw.init = &(struct clk_init_data){
  626. .name = "mpll0_div",
  627. .ops = &meson_clk_mpll_ops,
  628. .parent_names = (const char *[]){ "mpll_prediv" },
  629. .num_parents = 1,
  630. },
  631. };
  632. static struct clk_regmap gxbb_mpll0 = {
  633. .data = &(struct clk_regmap_gate_data){
  634. .offset = HHI_MPLL_CNTL7,
  635. .bit_idx = 14,
  636. },
  637. .hw.init = &(struct clk_init_data){
  638. .name = "mpll0",
  639. .ops = &clk_regmap_gate_ops,
  640. .parent_names = (const char *[]){ "mpll0_div" },
  641. .num_parents = 1,
  642. .flags = CLK_SET_RATE_PARENT,
  643. },
  644. };
  645. static struct clk_regmap gxbb_mpll1_div = {
  646. .data = &(struct meson_clk_mpll_data){
  647. .sdm = {
  648. .reg_off = HHI_MPLL_CNTL8,
  649. .shift = 0,
  650. .width = 14,
  651. },
  652. .sdm_en = {
  653. .reg_off = HHI_MPLL_CNTL8,
  654. .shift = 15,
  655. .width = 1,
  656. },
  657. .n2 = {
  658. .reg_off = HHI_MPLL_CNTL8,
  659. .shift = 16,
  660. .width = 9,
  661. },
  662. .lock = &meson_clk_lock,
  663. },
  664. .hw.init = &(struct clk_init_data){
  665. .name = "mpll1_div",
  666. .ops = &meson_clk_mpll_ops,
  667. .parent_names = (const char *[]){ "mpll_prediv" },
  668. .num_parents = 1,
  669. },
  670. };
  671. static struct clk_regmap gxbb_mpll1 = {
  672. .data = &(struct clk_regmap_gate_data){
  673. .offset = HHI_MPLL_CNTL8,
  674. .bit_idx = 14,
  675. },
  676. .hw.init = &(struct clk_init_data){
  677. .name = "mpll1",
  678. .ops = &clk_regmap_gate_ops,
  679. .parent_names = (const char *[]){ "mpll1_div" },
  680. .num_parents = 1,
  681. .flags = CLK_SET_RATE_PARENT,
  682. },
  683. };
  684. static struct clk_regmap gxbb_mpll2_div = {
  685. .data = &(struct meson_clk_mpll_data){
  686. .sdm = {
  687. .reg_off = HHI_MPLL_CNTL9,
  688. .shift = 0,
  689. .width = 14,
  690. },
  691. .sdm_en = {
  692. .reg_off = HHI_MPLL_CNTL9,
  693. .shift = 15,
  694. .width = 1,
  695. },
  696. .n2 = {
  697. .reg_off = HHI_MPLL_CNTL9,
  698. .shift = 16,
  699. .width = 9,
  700. },
  701. .lock = &meson_clk_lock,
  702. },
  703. .hw.init = &(struct clk_init_data){
  704. .name = "mpll2_div",
  705. .ops = &meson_clk_mpll_ops,
  706. .parent_names = (const char *[]){ "mpll_prediv" },
  707. .num_parents = 1,
  708. },
  709. };
  710. static struct clk_regmap gxbb_mpll2 = {
  711. .data = &(struct clk_regmap_gate_data){
  712. .offset = HHI_MPLL_CNTL9,
  713. .bit_idx = 14,
  714. },
  715. .hw.init = &(struct clk_init_data){
  716. .name = "mpll2",
  717. .ops = &clk_regmap_gate_ops,
  718. .parent_names = (const char *[]){ "mpll2_div" },
  719. .num_parents = 1,
  720. .flags = CLK_SET_RATE_PARENT,
  721. },
  722. };
  723. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  724. static const char * const clk81_parent_names[] = {
  725. "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
  726. "fclk_div3", "fclk_div5"
  727. };
  728. static struct clk_regmap gxbb_mpeg_clk_sel = {
  729. .data = &(struct clk_regmap_mux_data){
  730. .offset = HHI_MPEG_CLK_CNTL,
  731. .mask = 0x7,
  732. .shift = 12,
  733. .table = mux_table_clk81,
  734. },
  735. .hw.init = &(struct clk_init_data){
  736. .name = "mpeg_clk_sel",
  737. .ops = &clk_regmap_mux_ro_ops,
  738. /*
  739. * bits 14:12 selects from 8 possible parents:
  740. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  741. * fclk_div4, fclk_div3, fclk_div5
  742. */
  743. .parent_names = clk81_parent_names,
  744. .num_parents = ARRAY_SIZE(clk81_parent_names),
  745. },
  746. };
  747. static struct clk_regmap gxbb_mpeg_clk_div = {
  748. .data = &(struct clk_regmap_div_data){
  749. .offset = HHI_MPEG_CLK_CNTL,
  750. .shift = 0,
  751. .width = 7,
  752. },
  753. .hw.init = &(struct clk_init_data){
  754. .name = "mpeg_clk_div",
  755. .ops = &clk_regmap_divider_ro_ops,
  756. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  757. .num_parents = 1,
  758. },
  759. };
  760. /* the mother of dragons gates */
  761. static struct clk_regmap gxbb_clk81 = {
  762. .data = &(struct clk_regmap_gate_data){
  763. .offset = HHI_MPEG_CLK_CNTL,
  764. .bit_idx = 7,
  765. },
  766. .hw.init = &(struct clk_init_data){
  767. .name = "clk81",
  768. .ops = &clk_regmap_gate_ops,
  769. .parent_names = (const char *[]){ "mpeg_clk_div" },
  770. .num_parents = 1,
  771. .flags = CLK_IS_CRITICAL,
  772. },
  773. };
  774. static struct clk_regmap gxbb_sar_adc_clk_sel = {
  775. .data = &(struct clk_regmap_mux_data){
  776. .offset = HHI_SAR_CLK_CNTL,
  777. .mask = 0x3,
  778. .shift = 9,
  779. },
  780. .hw.init = &(struct clk_init_data){
  781. .name = "sar_adc_clk_sel",
  782. .ops = &clk_regmap_mux_ops,
  783. /* NOTE: The datasheet doesn't list the parents for bit 10 */
  784. .parent_names = (const char *[]){ "xtal", "clk81", },
  785. .num_parents = 2,
  786. },
  787. };
  788. static struct clk_regmap gxbb_sar_adc_clk_div = {
  789. .data = &(struct clk_regmap_div_data){
  790. .offset = HHI_SAR_CLK_CNTL,
  791. .shift = 0,
  792. .width = 8,
  793. },
  794. .hw.init = &(struct clk_init_data){
  795. .name = "sar_adc_clk_div",
  796. .ops = &clk_regmap_divider_ops,
  797. .parent_names = (const char *[]){ "sar_adc_clk_sel" },
  798. .num_parents = 1,
  799. },
  800. };
  801. static struct clk_regmap gxbb_sar_adc_clk = {
  802. .data = &(struct clk_regmap_gate_data){
  803. .offset = HHI_SAR_CLK_CNTL,
  804. .bit_idx = 8,
  805. },
  806. .hw.init = &(struct clk_init_data){
  807. .name = "sar_adc_clk",
  808. .ops = &clk_regmap_gate_ops,
  809. .parent_names = (const char *[]){ "sar_adc_clk_div" },
  810. .num_parents = 1,
  811. .flags = CLK_SET_RATE_PARENT,
  812. },
  813. };
  814. /*
  815. * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
  816. * muxed by a glitch-free switch.
  817. */
  818. static const char * const gxbb_mali_0_1_parent_names[] = {
  819. "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
  820. "fclk_div4", "fclk_div3", "fclk_div5"
  821. };
  822. static struct clk_regmap gxbb_mali_0_sel = {
  823. .data = &(struct clk_regmap_mux_data){
  824. .offset = HHI_MALI_CLK_CNTL,
  825. .mask = 0x7,
  826. .shift = 9,
  827. },
  828. .hw.init = &(struct clk_init_data){
  829. .name = "mali_0_sel",
  830. .ops = &clk_regmap_mux_ops,
  831. /*
  832. * bits 10:9 selects from 8 possible parents:
  833. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  834. * fclk_div4, fclk_div3, fclk_div5
  835. */
  836. .parent_names = gxbb_mali_0_1_parent_names,
  837. .num_parents = 8,
  838. .flags = CLK_SET_RATE_NO_REPARENT,
  839. },
  840. };
  841. static struct clk_regmap gxbb_mali_0_div = {
  842. .data = &(struct clk_regmap_div_data){
  843. .offset = HHI_MALI_CLK_CNTL,
  844. .shift = 0,
  845. .width = 7,
  846. },
  847. .hw.init = &(struct clk_init_data){
  848. .name = "mali_0_div",
  849. .ops = &clk_regmap_divider_ops,
  850. .parent_names = (const char *[]){ "mali_0_sel" },
  851. .num_parents = 1,
  852. .flags = CLK_SET_RATE_NO_REPARENT,
  853. },
  854. };
  855. static struct clk_regmap gxbb_mali_0 = {
  856. .data = &(struct clk_regmap_gate_data){
  857. .offset = HHI_MALI_CLK_CNTL,
  858. .bit_idx = 8,
  859. },
  860. .hw.init = &(struct clk_init_data){
  861. .name = "mali_0",
  862. .ops = &clk_regmap_gate_ops,
  863. .parent_names = (const char *[]){ "mali_0_div" },
  864. .num_parents = 1,
  865. .flags = CLK_SET_RATE_PARENT,
  866. },
  867. };
  868. static struct clk_regmap gxbb_mali_1_sel = {
  869. .data = &(struct clk_regmap_mux_data){
  870. .offset = HHI_MALI_CLK_CNTL,
  871. .mask = 0x7,
  872. .shift = 25,
  873. },
  874. .hw.init = &(struct clk_init_data){
  875. .name = "mali_1_sel",
  876. .ops = &clk_regmap_mux_ops,
  877. /*
  878. * bits 10:9 selects from 8 possible parents:
  879. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  880. * fclk_div4, fclk_div3, fclk_div5
  881. */
  882. .parent_names = gxbb_mali_0_1_parent_names,
  883. .num_parents = 8,
  884. .flags = CLK_SET_RATE_NO_REPARENT,
  885. },
  886. };
  887. static struct clk_regmap gxbb_mali_1_div = {
  888. .data = &(struct clk_regmap_div_data){
  889. .offset = HHI_MALI_CLK_CNTL,
  890. .shift = 16,
  891. .width = 7,
  892. },
  893. .hw.init = &(struct clk_init_data){
  894. .name = "mali_1_div",
  895. .ops = &clk_regmap_divider_ops,
  896. .parent_names = (const char *[]){ "mali_1_sel" },
  897. .num_parents = 1,
  898. .flags = CLK_SET_RATE_NO_REPARENT,
  899. },
  900. };
  901. static struct clk_regmap gxbb_mali_1 = {
  902. .data = &(struct clk_regmap_gate_data){
  903. .offset = HHI_MALI_CLK_CNTL,
  904. .bit_idx = 24,
  905. },
  906. .hw.init = &(struct clk_init_data){
  907. .name = "mali_1",
  908. .ops = &clk_regmap_gate_ops,
  909. .parent_names = (const char *[]){ "mali_1_div" },
  910. .num_parents = 1,
  911. .flags = CLK_SET_RATE_PARENT,
  912. },
  913. };
  914. static const char * const gxbb_mali_parent_names[] = {
  915. "mali_0", "mali_1"
  916. };
  917. static struct clk_regmap gxbb_mali = {
  918. .data = &(struct clk_regmap_mux_data){
  919. .offset = HHI_MALI_CLK_CNTL,
  920. .mask = 1,
  921. .shift = 31,
  922. },
  923. .hw.init = &(struct clk_init_data){
  924. .name = "mali",
  925. .ops = &clk_regmap_mux_ops,
  926. .parent_names = gxbb_mali_parent_names,
  927. .num_parents = 2,
  928. .flags = CLK_SET_RATE_NO_REPARENT,
  929. },
  930. };
  931. static struct clk_regmap gxbb_cts_amclk_sel = {
  932. .data = &(struct clk_regmap_mux_data){
  933. .offset = HHI_AUD_CLK_CNTL,
  934. .mask = 0x3,
  935. .shift = 9,
  936. .table = (u32[]){ 1, 2, 3 },
  937. },
  938. .hw.init = &(struct clk_init_data){
  939. .name = "cts_amclk_sel",
  940. .ops = &clk_regmap_mux_ops,
  941. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  942. .num_parents = 3,
  943. .flags = CLK_SET_RATE_PARENT,
  944. },
  945. };
  946. static struct clk_regmap gxbb_cts_amclk_div = {
  947. .data = &(struct meson_clk_audio_div_data){
  948. .div = {
  949. .reg_off = HHI_AUD_CLK_CNTL,
  950. .shift = 0,
  951. .width = 8,
  952. },
  953. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  954. },
  955. .hw.init = &(struct clk_init_data){
  956. .name = "cts_amclk_div",
  957. .ops = &meson_clk_audio_divider_ops,
  958. .parent_names = (const char *[]){ "cts_amclk_sel" },
  959. .num_parents = 1,
  960. .flags = CLK_SET_RATE_PARENT,
  961. },
  962. };
  963. static struct clk_regmap gxbb_cts_amclk = {
  964. .data = &(struct clk_regmap_gate_data){
  965. .offset = HHI_AUD_CLK_CNTL,
  966. .bit_idx = 8,
  967. },
  968. .hw.init = &(struct clk_init_data){
  969. .name = "cts_amclk",
  970. .ops = &clk_regmap_gate_ops,
  971. .parent_names = (const char *[]){ "cts_amclk_div" },
  972. .num_parents = 1,
  973. .flags = CLK_SET_RATE_PARENT,
  974. },
  975. };
  976. static struct clk_regmap gxbb_cts_mclk_i958_sel = {
  977. .data = &(struct clk_regmap_mux_data){
  978. .offset = HHI_AUD_CLK_CNTL2,
  979. .mask = 0x3,
  980. .shift = 25,
  981. .table = (u32[]){ 1, 2, 3 },
  982. },
  983. .hw.init = &(struct clk_init_data) {
  984. .name = "cts_mclk_i958_sel",
  985. .ops = &clk_regmap_mux_ops,
  986. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  987. .num_parents = 3,
  988. .flags = CLK_SET_RATE_PARENT,
  989. },
  990. };
  991. static struct clk_regmap gxbb_cts_mclk_i958_div = {
  992. .data = &(struct clk_regmap_div_data){
  993. .offset = HHI_AUD_CLK_CNTL2,
  994. .shift = 16,
  995. .width = 8,
  996. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  997. },
  998. .hw.init = &(struct clk_init_data) {
  999. .name = "cts_mclk_i958_div",
  1000. .ops = &clk_regmap_divider_ops,
  1001. .parent_names = (const char *[]){ "cts_mclk_i958_sel" },
  1002. .num_parents = 1,
  1003. .flags = CLK_SET_RATE_PARENT,
  1004. },
  1005. };
  1006. static struct clk_regmap gxbb_cts_mclk_i958 = {
  1007. .data = &(struct clk_regmap_gate_data){
  1008. .offset = HHI_AUD_CLK_CNTL2,
  1009. .bit_idx = 24,
  1010. },
  1011. .hw.init = &(struct clk_init_data){
  1012. .name = "cts_mclk_i958",
  1013. .ops = &clk_regmap_gate_ops,
  1014. .parent_names = (const char *[]){ "cts_mclk_i958_div" },
  1015. .num_parents = 1,
  1016. .flags = CLK_SET_RATE_PARENT,
  1017. },
  1018. };
  1019. static struct clk_regmap gxbb_cts_i958 = {
  1020. .data = &(struct clk_regmap_mux_data){
  1021. .offset = HHI_AUD_CLK_CNTL2,
  1022. .mask = 0x1,
  1023. .shift = 27,
  1024. },
  1025. .hw.init = &(struct clk_init_data){
  1026. .name = "cts_i958",
  1027. .ops = &clk_regmap_mux_ops,
  1028. .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
  1029. .num_parents = 2,
  1030. /*
  1031. *The parent is specific to origin of the audio data. Let the
  1032. * consumer choose the appropriate parent
  1033. */
  1034. .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  1035. },
  1036. };
  1037. static struct clk_regmap gxbb_32k_clk_div = {
  1038. .data = &(struct clk_regmap_div_data){
  1039. .offset = HHI_32K_CLK_CNTL,
  1040. .shift = 0,
  1041. .width = 14,
  1042. },
  1043. .hw.init = &(struct clk_init_data){
  1044. .name = "32k_clk_div",
  1045. .ops = &clk_regmap_divider_ops,
  1046. .parent_names = (const char *[]){ "32k_clk_sel" },
  1047. .num_parents = 1,
  1048. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  1049. },
  1050. };
  1051. static struct clk_regmap gxbb_32k_clk = {
  1052. .data = &(struct clk_regmap_gate_data){
  1053. .offset = HHI_32K_CLK_CNTL,
  1054. .bit_idx = 15,
  1055. },
  1056. .hw.init = &(struct clk_init_data){
  1057. .name = "32k_clk",
  1058. .ops = &clk_regmap_gate_ops,
  1059. .parent_names = (const char *[]){ "32k_clk_div" },
  1060. .num_parents = 1,
  1061. .flags = CLK_SET_RATE_PARENT,
  1062. },
  1063. };
  1064. static const char * const gxbb_32k_clk_parent_names[] = {
  1065. "xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5"
  1066. };
  1067. static struct clk_regmap gxbb_32k_clk_sel = {
  1068. .data = &(struct clk_regmap_mux_data){
  1069. .offset = HHI_32K_CLK_CNTL,
  1070. .mask = 0x3,
  1071. .shift = 16,
  1072. },
  1073. .hw.init = &(struct clk_init_data){
  1074. .name = "32k_clk_sel",
  1075. .ops = &clk_regmap_mux_ops,
  1076. .parent_names = gxbb_32k_clk_parent_names,
  1077. .num_parents = 4,
  1078. .flags = CLK_SET_RATE_PARENT,
  1079. },
  1080. };
  1081. static const char * const gxbb_sd_emmc_clk0_parent_names[] = {
  1082. "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
  1083. /*
  1084. * Following these parent clocks, we should also have had mpll2, mpll3
  1085. * and gp0_pll but these clocks are too precious to be used here. All
  1086. * the necessary rates for MMC and NAND operation can be acheived using
  1087. * xtal or fclk_div clocks
  1088. */
  1089. };
  1090. /* SDIO clock */
  1091. static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = {
  1092. .data = &(struct clk_regmap_mux_data){
  1093. .offset = HHI_SD_EMMC_CLK_CNTL,
  1094. .mask = 0x7,
  1095. .shift = 9,
  1096. },
  1097. .hw.init = &(struct clk_init_data) {
  1098. .name = "sd_emmc_a_clk0_sel",
  1099. .ops = &clk_regmap_mux_ops,
  1100. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1101. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1102. .flags = CLK_SET_RATE_PARENT,
  1103. },
  1104. };
  1105. static struct clk_regmap gxbb_sd_emmc_a_clk0_div = {
  1106. .data = &(struct clk_regmap_div_data){
  1107. .offset = HHI_SD_EMMC_CLK_CNTL,
  1108. .shift = 0,
  1109. .width = 7,
  1110. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1111. },
  1112. .hw.init = &(struct clk_init_data) {
  1113. .name = "sd_emmc_a_clk0_div",
  1114. .ops = &clk_regmap_divider_ops,
  1115. .parent_names = (const char *[]){ "sd_emmc_a_clk0_sel" },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. },
  1119. };
  1120. static struct clk_regmap gxbb_sd_emmc_a_clk0 = {
  1121. .data = &(struct clk_regmap_gate_data){
  1122. .offset = HHI_SD_EMMC_CLK_CNTL,
  1123. .bit_idx = 7,
  1124. },
  1125. .hw.init = &(struct clk_init_data){
  1126. .name = "sd_emmc_a_clk0",
  1127. .ops = &clk_regmap_gate_ops,
  1128. .parent_names = (const char *[]){ "sd_emmc_a_clk0_div" },
  1129. .num_parents = 1,
  1130. .flags = CLK_SET_RATE_PARENT,
  1131. },
  1132. };
  1133. /* SDcard clock */
  1134. static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = {
  1135. .data = &(struct clk_regmap_mux_data){
  1136. .offset = HHI_SD_EMMC_CLK_CNTL,
  1137. .mask = 0x7,
  1138. .shift = 25,
  1139. },
  1140. .hw.init = &(struct clk_init_data) {
  1141. .name = "sd_emmc_b_clk0_sel",
  1142. .ops = &clk_regmap_mux_ops,
  1143. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1144. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1145. .flags = CLK_SET_RATE_PARENT,
  1146. },
  1147. };
  1148. static struct clk_regmap gxbb_sd_emmc_b_clk0_div = {
  1149. .data = &(struct clk_regmap_div_data){
  1150. .offset = HHI_SD_EMMC_CLK_CNTL,
  1151. .shift = 16,
  1152. .width = 7,
  1153. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1154. },
  1155. .hw.init = &(struct clk_init_data) {
  1156. .name = "sd_emmc_b_clk0_div",
  1157. .ops = &clk_regmap_divider_ops,
  1158. .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
  1159. .num_parents = 1,
  1160. .flags = CLK_SET_RATE_PARENT,
  1161. },
  1162. };
  1163. static struct clk_regmap gxbb_sd_emmc_b_clk0 = {
  1164. .data = &(struct clk_regmap_gate_data){
  1165. .offset = HHI_SD_EMMC_CLK_CNTL,
  1166. .bit_idx = 23,
  1167. },
  1168. .hw.init = &(struct clk_init_data){
  1169. .name = "sd_emmc_b_clk0",
  1170. .ops = &clk_regmap_gate_ops,
  1171. .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
  1172. .num_parents = 1,
  1173. .flags = CLK_SET_RATE_PARENT,
  1174. },
  1175. };
  1176. /* EMMC/NAND clock */
  1177. static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = {
  1178. .data = &(struct clk_regmap_mux_data){
  1179. .offset = HHI_NAND_CLK_CNTL,
  1180. .mask = 0x7,
  1181. .shift = 9,
  1182. },
  1183. .hw.init = &(struct clk_init_data) {
  1184. .name = "sd_emmc_c_clk0_sel",
  1185. .ops = &clk_regmap_mux_ops,
  1186. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1187. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1188. .flags = CLK_SET_RATE_PARENT,
  1189. },
  1190. };
  1191. static struct clk_regmap gxbb_sd_emmc_c_clk0_div = {
  1192. .data = &(struct clk_regmap_div_data){
  1193. .offset = HHI_NAND_CLK_CNTL,
  1194. .shift = 0,
  1195. .width = 7,
  1196. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1197. },
  1198. .hw.init = &(struct clk_init_data) {
  1199. .name = "sd_emmc_c_clk0_div",
  1200. .ops = &clk_regmap_divider_ops,
  1201. .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
  1202. .num_parents = 1,
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. },
  1205. };
  1206. static struct clk_regmap gxbb_sd_emmc_c_clk0 = {
  1207. .data = &(struct clk_regmap_gate_data){
  1208. .offset = HHI_NAND_CLK_CNTL,
  1209. .bit_idx = 7,
  1210. },
  1211. .hw.init = &(struct clk_init_data){
  1212. .name = "sd_emmc_c_clk0",
  1213. .ops = &clk_regmap_gate_ops,
  1214. .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
  1215. .num_parents = 1,
  1216. .flags = CLK_SET_RATE_PARENT,
  1217. },
  1218. };
  1219. /* VPU Clock */
  1220. static const char * const gxbb_vpu_parent_names[] = {
  1221. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1222. };
  1223. static struct clk_regmap gxbb_vpu_0_sel = {
  1224. .data = &(struct clk_regmap_mux_data){
  1225. .offset = HHI_VPU_CLK_CNTL,
  1226. .mask = 0x3,
  1227. .shift = 9,
  1228. },
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "vpu_0_sel",
  1231. .ops = &clk_regmap_mux_ops,
  1232. /*
  1233. * bits 9:10 selects from 4 possible parents:
  1234. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1235. */
  1236. .parent_names = gxbb_vpu_parent_names,
  1237. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1238. .flags = CLK_SET_RATE_NO_REPARENT,
  1239. },
  1240. };
  1241. static struct clk_regmap gxbb_vpu_0_div = {
  1242. .data = &(struct clk_regmap_div_data){
  1243. .offset = HHI_VPU_CLK_CNTL,
  1244. .shift = 0,
  1245. .width = 7,
  1246. },
  1247. .hw.init = &(struct clk_init_data){
  1248. .name = "vpu_0_div",
  1249. .ops = &clk_regmap_divider_ops,
  1250. .parent_names = (const char *[]){ "vpu_0_sel" },
  1251. .num_parents = 1,
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. },
  1254. };
  1255. static struct clk_regmap gxbb_vpu_0 = {
  1256. .data = &(struct clk_regmap_gate_data){
  1257. .offset = HHI_VPU_CLK_CNTL,
  1258. .bit_idx = 8,
  1259. },
  1260. .hw.init = &(struct clk_init_data) {
  1261. .name = "vpu_0",
  1262. .ops = &clk_regmap_gate_ops,
  1263. .parent_names = (const char *[]){ "vpu_0_div" },
  1264. .num_parents = 1,
  1265. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1266. },
  1267. };
  1268. static struct clk_regmap gxbb_vpu_1_sel = {
  1269. .data = &(struct clk_regmap_mux_data){
  1270. .offset = HHI_VPU_CLK_CNTL,
  1271. .mask = 0x3,
  1272. .shift = 25,
  1273. },
  1274. .hw.init = &(struct clk_init_data){
  1275. .name = "vpu_1_sel",
  1276. .ops = &clk_regmap_mux_ops,
  1277. /*
  1278. * bits 25:26 selects from 4 possible parents:
  1279. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1280. */
  1281. .parent_names = gxbb_vpu_parent_names,
  1282. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1283. .flags = CLK_SET_RATE_NO_REPARENT,
  1284. },
  1285. };
  1286. static struct clk_regmap gxbb_vpu_1_div = {
  1287. .data = &(struct clk_regmap_div_data){
  1288. .offset = HHI_VPU_CLK_CNTL,
  1289. .shift = 16,
  1290. .width = 7,
  1291. },
  1292. .hw.init = &(struct clk_init_data){
  1293. .name = "vpu_1_div",
  1294. .ops = &clk_regmap_divider_ops,
  1295. .parent_names = (const char *[]){ "vpu_1_sel" },
  1296. .num_parents = 1,
  1297. .flags = CLK_SET_RATE_PARENT,
  1298. },
  1299. };
  1300. static struct clk_regmap gxbb_vpu_1 = {
  1301. .data = &(struct clk_regmap_gate_data){
  1302. .offset = HHI_VPU_CLK_CNTL,
  1303. .bit_idx = 24,
  1304. },
  1305. .hw.init = &(struct clk_init_data) {
  1306. .name = "vpu_1",
  1307. .ops = &clk_regmap_gate_ops,
  1308. .parent_names = (const char *[]){ "vpu_1_div" },
  1309. .num_parents = 1,
  1310. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1311. },
  1312. };
  1313. static struct clk_regmap gxbb_vpu = {
  1314. .data = &(struct clk_regmap_mux_data){
  1315. .offset = HHI_VPU_CLK_CNTL,
  1316. .mask = 1,
  1317. .shift = 31,
  1318. },
  1319. .hw.init = &(struct clk_init_data){
  1320. .name = "vpu",
  1321. .ops = &clk_regmap_mux_ops,
  1322. /*
  1323. * bit 31 selects from 2 possible parents:
  1324. * vpu_0 or vpu_1
  1325. */
  1326. .parent_names = (const char *[]){ "vpu_0", "vpu_1" },
  1327. .num_parents = 2,
  1328. .flags = CLK_SET_RATE_NO_REPARENT,
  1329. },
  1330. };
  1331. /* VAPB Clock */
  1332. static const char * const gxbb_vapb_parent_names[] = {
  1333. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1334. };
  1335. static struct clk_regmap gxbb_vapb_0_sel = {
  1336. .data = &(struct clk_regmap_mux_data){
  1337. .offset = HHI_VAPBCLK_CNTL,
  1338. .mask = 0x3,
  1339. .shift = 9,
  1340. },
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "vapb_0_sel",
  1343. .ops = &clk_regmap_mux_ops,
  1344. /*
  1345. * bits 9:10 selects from 4 possible parents:
  1346. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1347. */
  1348. .parent_names = gxbb_vapb_parent_names,
  1349. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1350. .flags = CLK_SET_RATE_NO_REPARENT,
  1351. },
  1352. };
  1353. static struct clk_regmap gxbb_vapb_0_div = {
  1354. .data = &(struct clk_regmap_div_data){
  1355. .offset = HHI_VAPBCLK_CNTL,
  1356. .shift = 0,
  1357. .width = 7,
  1358. },
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "vapb_0_div",
  1361. .ops = &clk_regmap_divider_ops,
  1362. .parent_names = (const char *[]){ "vapb_0_sel" },
  1363. .num_parents = 1,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. },
  1366. };
  1367. static struct clk_regmap gxbb_vapb_0 = {
  1368. .data = &(struct clk_regmap_gate_data){
  1369. .offset = HHI_VAPBCLK_CNTL,
  1370. .bit_idx = 8,
  1371. },
  1372. .hw.init = &(struct clk_init_data) {
  1373. .name = "vapb_0",
  1374. .ops = &clk_regmap_gate_ops,
  1375. .parent_names = (const char *[]){ "vapb_0_div" },
  1376. .num_parents = 1,
  1377. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1378. },
  1379. };
  1380. static struct clk_regmap gxbb_vapb_1_sel = {
  1381. .data = &(struct clk_regmap_mux_data){
  1382. .offset = HHI_VAPBCLK_CNTL,
  1383. .mask = 0x3,
  1384. .shift = 25,
  1385. },
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "vapb_1_sel",
  1388. .ops = &clk_regmap_mux_ops,
  1389. /*
  1390. * bits 25:26 selects from 4 possible parents:
  1391. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1392. */
  1393. .parent_names = gxbb_vapb_parent_names,
  1394. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1395. .flags = CLK_SET_RATE_NO_REPARENT,
  1396. },
  1397. };
  1398. static struct clk_regmap gxbb_vapb_1_div = {
  1399. .data = &(struct clk_regmap_div_data){
  1400. .offset = HHI_VAPBCLK_CNTL,
  1401. .shift = 16,
  1402. .width = 7,
  1403. },
  1404. .hw.init = &(struct clk_init_data){
  1405. .name = "vapb_1_div",
  1406. .ops = &clk_regmap_divider_ops,
  1407. .parent_names = (const char *[]){ "vapb_1_sel" },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT,
  1410. },
  1411. };
  1412. static struct clk_regmap gxbb_vapb_1 = {
  1413. .data = &(struct clk_regmap_gate_data){
  1414. .offset = HHI_VAPBCLK_CNTL,
  1415. .bit_idx = 24,
  1416. },
  1417. .hw.init = &(struct clk_init_data) {
  1418. .name = "vapb_1",
  1419. .ops = &clk_regmap_gate_ops,
  1420. .parent_names = (const char *[]){ "vapb_1_div" },
  1421. .num_parents = 1,
  1422. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1423. },
  1424. };
  1425. static struct clk_regmap gxbb_vapb_sel = {
  1426. .data = &(struct clk_regmap_mux_data){
  1427. .offset = HHI_VAPBCLK_CNTL,
  1428. .mask = 1,
  1429. .shift = 31,
  1430. },
  1431. .hw.init = &(struct clk_init_data){
  1432. .name = "vapb_sel",
  1433. .ops = &clk_regmap_mux_ops,
  1434. /*
  1435. * bit 31 selects from 2 possible parents:
  1436. * vapb_0 or vapb_1
  1437. */
  1438. .parent_names = (const char *[]){ "vapb_0", "vapb_1" },
  1439. .num_parents = 2,
  1440. .flags = CLK_SET_RATE_NO_REPARENT,
  1441. },
  1442. };
  1443. static struct clk_regmap gxbb_vapb = {
  1444. .data = &(struct clk_regmap_gate_data){
  1445. .offset = HHI_VAPBCLK_CNTL,
  1446. .bit_idx = 30,
  1447. },
  1448. .hw.init = &(struct clk_init_data) {
  1449. .name = "vapb",
  1450. .ops = &clk_regmap_gate_ops,
  1451. .parent_names = (const char *[]){ "vapb_sel" },
  1452. .num_parents = 1,
  1453. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1454. },
  1455. };
  1456. /* Everything Else (EE) domain gates */
  1457. static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
  1458. static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
  1459. static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
  1460. static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
  1461. static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
  1462. static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
  1463. static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
  1464. static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10);
  1465. static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
  1466. static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
  1467. static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
  1468. static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
  1469. static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
  1470. static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
  1471. static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
  1472. static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
  1473. static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
  1474. static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
  1475. static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
  1476. static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
  1477. static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
  1478. static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
  1479. static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
  1480. static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
  1481. static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
  1482. static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
  1483. static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
  1484. static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
  1485. static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
  1486. static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
  1487. static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
  1488. static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
  1489. static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
  1490. static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
  1491. static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
  1492. static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
  1493. static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
  1494. static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
  1495. static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
  1496. static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
  1497. static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
  1498. static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
  1499. static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
  1500. static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
  1501. static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
  1502. static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
  1503. static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
  1504. static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  1505. static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  1506. static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  1507. static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  1508. static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  1509. static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  1510. static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
  1511. static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
  1512. static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
  1513. static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22);
  1514. static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
  1515. static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  1516. static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
  1517. static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
  1518. static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
  1519. static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  1520. static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  1521. static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
  1522. static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  1523. static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
  1524. static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
  1525. static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
  1526. static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
  1527. static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
  1528. static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
  1529. static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  1530. static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
  1531. static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
  1532. static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
  1533. /* Always On (AO) domain gates */
  1534. static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
  1535. static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
  1536. static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
  1537. static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
  1538. static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
  1539. /* Array of all clocks provided by this provider */
  1540. static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
  1541. .hws = {
  1542. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1543. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  1544. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1545. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1546. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1547. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1548. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1549. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1550. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  1551. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1552. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1553. [CLKID_CLK81] = &gxbb_clk81.hw,
  1554. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1555. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1556. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1557. [CLKID_DDR] = &gxbb_ddr.hw,
  1558. [CLKID_DOS] = &gxbb_dos.hw,
  1559. [CLKID_ISA] = &gxbb_isa.hw,
  1560. [CLKID_PL301] = &gxbb_pl301.hw,
  1561. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1562. [CLKID_SPICC] = &gxbb_spicc.hw,
  1563. [CLKID_I2C] = &gxbb_i2c.hw,
  1564. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1565. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1566. [CLKID_RNG0] = &gxbb_rng0.hw,
  1567. [CLKID_UART0] = &gxbb_uart0.hw,
  1568. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1569. [CLKID_STREAM] = &gxbb_stream.hw,
  1570. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1571. [CLKID_SDIO] = &gxbb_sdio.hw,
  1572. [CLKID_ABUF] = &gxbb_abuf.hw,
  1573. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1574. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1575. [CLKID_SPI] = &gxbb_spi.hw,
  1576. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1577. [CLKID_ETH] = &gxbb_eth.hw,
  1578. [CLKID_DEMUX] = &gxbb_demux.hw,
  1579. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1580. [CLKID_IEC958] = &gxbb_iec958.hw,
  1581. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1582. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1583. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1584. [CLKID_MIXER] = &gxbb_mixer.hw,
  1585. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1586. [CLKID_ADC] = &gxbb_adc.hw,
  1587. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1588. [CLKID_AIU] = &gxbb_aiu.hw,
  1589. [CLKID_UART1] = &gxbb_uart1.hw,
  1590. [CLKID_G2D] = &gxbb_g2d.hw,
  1591. [CLKID_USB0] = &gxbb_usb0.hw,
  1592. [CLKID_USB1] = &gxbb_usb1.hw,
  1593. [CLKID_RESET] = &gxbb_reset.hw,
  1594. [CLKID_NAND] = &gxbb_nand.hw,
  1595. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1596. [CLKID_USB] = &gxbb_usb.hw,
  1597. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1598. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1599. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1600. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1601. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1602. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1603. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1604. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1605. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1606. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1607. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1608. [CLKID_DVIN] = &gxbb_dvin.hw,
  1609. [CLKID_UART2] = &gxbb_uart2.hw,
  1610. [CLKID_SANA] = &gxbb_sana.hw,
  1611. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1612. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1613. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1614. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1615. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1616. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1617. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1618. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1619. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1620. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1621. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1622. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1623. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1624. [CLKID_RNG1] = &gxbb_rng1.hw,
  1625. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1626. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1627. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1628. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1629. [CLKID_EDP] = &gxbb_edp.hw,
  1630. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1631. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1632. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1633. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1634. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1635. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1636. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1637. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1638. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1639. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1640. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1641. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1642. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1643. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1644. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1645. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1646. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1647. [CLKID_MALI] = &gxbb_mali.hw,
  1648. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1649. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1650. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1651. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1652. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1653. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1654. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1655. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1656. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1657. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1658. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1659. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1660. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1661. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1662. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1663. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1664. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1665. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1666. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1667. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1668. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1669. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1670. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1671. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1672. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1673. [CLKID_VPU] = &gxbb_vpu.hw,
  1674. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1675. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1676. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1677. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1678. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1679. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1680. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1681. [CLKID_VAPB] = &gxbb_vapb.hw,
  1682. [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
  1683. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1684. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1685. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1686. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1687. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1688. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1689. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  1690. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  1691. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  1692. [NR_CLKS] = NULL,
  1693. },
  1694. .num = NR_CLKS,
  1695. };
  1696. static struct clk_hw_onecell_data gxl_hw_onecell_data = {
  1697. .hws = {
  1698. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1699. [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
  1700. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1701. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1702. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1703. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1704. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1705. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1706. [CLKID_GP0_PLL] = &gxl_gp0_pll.hw,
  1707. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1708. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1709. [CLKID_CLK81] = &gxbb_clk81.hw,
  1710. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1711. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1712. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1713. [CLKID_DDR] = &gxbb_ddr.hw,
  1714. [CLKID_DOS] = &gxbb_dos.hw,
  1715. [CLKID_ISA] = &gxbb_isa.hw,
  1716. [CLKID_PL301] = &gxbb_pl301.hw,
  1717. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1718. [CLKID_SPICC] = &gxbb_spicc.hw,
  1719. [CLKID_I2C] = &gxbb_i2c.hw,
  1720. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1721. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1722. [CLKID_RNG0] = &gxbb_rng0.hw,
  1723. [CLKID_UART0] = &gxbb_uart0.hw,
  1724. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1725. [CLKID_STREAM] = &gxbb_stream.hw,
  1726. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1727. [CLKID_SDIO] = &gxbb_sdio.hw,
  1728. [CLKID_ABUF] = &gxbb_abuf.hw,
  1729. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1730. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1731. [CLKID_SPI] = &gxbb_spi.hw,
  1732. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1733. [CLKID_ETH] = &gxbb_eth.hw,
  1734. [CLKID_DEMUX] = &gxbb_demux.hw,
  1735. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1736. [CLKID_IEC958] = &gxbb_iec958.hw,
  1737. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1738. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1739. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1740. [CLKID_MIXER] = &gxbb_mixer.hw,
  1741. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1742. [CLKID_ADC] = &gxbb_adc.hw,
  1743. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1744. [CLKID_AIU] = &gxbb_aiu.hw,
  1745. [CLKID_UART1] = &gxbb_uart1.hw,
  1746. [CLKID_G2D] = &gxbb_g2d.hw,
  1747. [CLKID_USB0] = &gxbb_usb0.hw,
  1748. [CLKID_USB1] = &gxbb_usb1.hw,
  1749. [CLKID_RESET] = &gxbb_reset.hw,
  1750. [CLKID_NAND] = &gxbb_nand.hw,
  1751. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1752. [CLKID_USB] = &gxbb_usb.hw,
  1753. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1754. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1755. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1756. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1757. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1758. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1759. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1760. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1761. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1762. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1763. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1764. [CLKID_DVIN] = &gxbb_dvin.hw,
  1765. [CLKID_UART2] = &gxbb_uart2.hw,
  1766. [CLKID_SANA] = &gxbb_sana.hw,
  1767. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1768. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1769. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1770. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1771. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1772. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1773. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1774. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1775. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1776. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1777. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1778. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1779. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1780. [CLKID_RNG1] = &gxbb_rng1.hw,
  1781. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1782. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1783. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1784. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1785. [CLKID_EDP] = &gxbb_edp.hw,
  1786. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1787. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1788. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1789. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1790. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1791. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1792. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1793. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1794. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1795. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1796. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1797. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1798. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1799. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1800. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1801. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1802. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1803. [CLKID_MALI] = &gxbb_mali.hw,
  1804. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1805. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1806. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1807. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1808. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1809. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1810. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1811. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1812. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1813. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1814. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1815. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1816. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1817. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1818. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1819. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1820. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1821. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1822. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1823. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1824. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1825. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1826. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1827. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1828. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1829. [CLKID_VPU] = &gxbb_vpu.hw,
  1830. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1831. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1832. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1833. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1834. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1835. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1836. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1837. [CLKID_VAPB] = &gxbb_vapb.hw,
  1838. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1839. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1840. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1841. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1842. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1843. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1844. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  1845. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  1846. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  1847. [NR_CLKS] = NULL,
  1848. },
  1849. .num = NR_CLKS,
  1850. };
  1851. static struct clk_regmap *const gxbb_clk_regmaps[] = {
  1852. &gxbb_gp0_pll,
  1853. &gxbb_hdmi_pll,
  1854. };
  1855. static struct clk_regmap *const gxl_clk_regmaps[] = {
  1856. &gxl_gp0_pll,
  1857. &gxl_hdmi_pll,
  1858. };
  1859. static struct clk_regmap *const gx_clk_regmaps[] = {
  1860. &gxbb_clk81,
  1861. &gxbb_ddr,
  1862. &gxbb_dos,
  1863. &gxbb_isa,
  1864. &gxbb_pl301,
  1865. &gxbb_periphs,
  1866. &gxbb_spicc,
  1867. &gxbb_i2c,
  1868. &gxbb_sar_adc,
  1869. &gxbb_smart_card,
  1870. &gxbb_rng0,
  1871. &gxbb_uart0,
  1872. &gxbb_sdhc,
  1873. &gxbb_stream,
  1874. &gxbb_async_fifo,
  1875. &gxbb_sdio,
  1876. &gxbb_abuf,
  1877. &gxbb_hiu_iface,
  1878. &gxbb_assist_misc,
  1879. &gxbb_spi,
  1880. &gxbb_i2s_spdif,
  1881. &gxbb_eth,
  1882. &gxbb_demux,
  1883. &gxbb_aiu_glue,
  1884. &gxbb_iec958,
  1885. &gxbb_i2s_out,
  1886. &gxbb_amclk,
  1887. &gxbb_aififo2,
  1888. &gxbb_mixer,
  1889. &gxbb_mixer_iface,
  1890. &gxbb_adc,
  1891. &gxbb_blkmv,
  1892. &gxbb_aiu,
  1893. &gxbb_uart1,
  1894. &gxbb_g2d,
  1895. &gxbb_usb0,
  1896. &gxbb_usb1,
  1897. &gxbb_reset,
  1898. &gxbb_nand,
  1899. &gxbb_dos_parser,
  1900. &gxbb_usb,
  1901. &gxbb_vdin1,
  1902. &gxbb_ahb_arb0,
  1903. &gxbb_efuse,
  1904. &gxbb_boot_rom,
  1905. &gxbb_ahb_data_bus,
  1906. &gxbb_ahb_ctrl_bus,
  1907. &gxbb_hdmi_intr_sync,
  1908. &gxbb_hdmi_pclk,
  1909. &gxbb_usb1_ddr_bridge,
  1910. &gxbb_usb0_ddr_bridge,
  1911. &gxbb_mmc_pclk,
  1912. &gxbb_dvin,
  1913. &gxbb_uart2,
  1914. &gxbb_sana,
  1915. &gxbb_vpu_intr,
  1916. &gxbb_sec_ahb_ahb3_bridge,
  1917. &gxbb_clk81_a53,
  1918. &gxbb_vclk2_venci0,
  1919. &gxbb_vclk2_venci1,
  1920. &gxbb_vclk2_vencp0,
  1921. &gxbb_vclk2_vencp1,
  1922. &gxbb_gclk_venci_int0,
  1923. &gxbb_gclk_vencp_int,
  1924. &gxbb_dac_clk,
  1925. &gxbb_aoclk_gate,
  1926. &gxbb_iec958_gate,
  1927. &gxbb_enc480p,
  1928. &gxbb_rng1,
  1929. &gxbb_gclk_venci_int1,
  1930. &gxbb_vclk2_venclmcc,
  1931. &gxbb_vclk2_vencl,
  1932. &gxbb_vclk_other,
  1933. &gxbb_edp,
  1934. &gxbb_ao_media_cpu,
  1935. &gxbb_ao_ahb_sram,
  1936. &gxbb_ao_ahb_bus,
  1937. &gxbb_ao_iface,
  1938. &gxbb_ao_i2c,
  1939. &gxbb_emmc_a,
  1940. &gxbb_emmc_b,
  1941. &gxbb_emmc_c,
  1942. &gxbb_sar_adc_clk,
  1943. &gxbb_mali_0,
  1944. &gxbb_mali_1,
  1945. &gxbb_cts_amclk,
  1946. &gxbb_cts_mclk_i958,
  1947. &gxbb_32k_clk,
  1948. &gxbb_sd_emmc_a_clk0,
  1949. &gxbb_sd_emmc_b_clk0,
  1950. &gxbb_sd_emmc_c_clk0,
  1951. &gxbb_vpu_0,
  1952. &gxbb_vpu_1,
  1953. &gxbb_vapb_0,
  1954. &gxbb_vapb_1,
  1955. &gxbb_vapb,
  1956. &gxbb_mpeg_clk_div,
  1957. &gxbb_sar_adc_clk_div,
  1958. &gxbb_mali_0_div,
  1959. &gxbb_mali_1_div,
  1960. &gxbb_cts_mclk_i958_div,
  1961. &gxbb_32k_clk_div,
  1962. &gxbb_sd_emmc_a_clk0_div,
  1963. &gxbb_sd_emmc_b_clk0_div,
  1964. &gxbb_sd_emmc_c_clk0_div,
  1965. &gxbb_vpu_0_div,
  1966. &gxbb_vpu_1_div,
  1967. &gxbb_vapb_0_div,
  1968. &gxbb_vapb_1_div,
  1969. &gxbb_mpeg_clk_sel,
  1970. &gxbb_sar_adc_clk_sel,
  1971. &gxbb_mali_0_sel,
  1972. &gxbb_mali_1_sel,
  1973. &gxbb_mali,
  1974. &gxbb_cts_amclk_sel,
  1975. &gxbb_cts_mclk_i958_sel,
  1976. &gxbb_cts_i958,
  1977. &gxbb_32k_clk_sel,
  1978. &gxbb_sd_emmc_a_clk0_sel,
  1979. &gxbb_sd_emmc_b_clk0_sel,
  1980. &gxbb_sd_emmc_c_clk0_sel,
  1981. &gxbb_vpu_0_sel,
  1982. &gxbb_vpu_1_sel,
  1983. &gxbb_vpu,
  1984. &gxbb_vapb_0_sel,
  1985. &gxbb_vapb_1_sel,
  1986. &gxbb_vapb_sel,
  1987. &gxbb_mpll0,
  1988. &gxbb_mpll1,
  1989. &gxbb_mpll2,
  1990. &gxbb_mpll0_div,
  1991. &gxbb_mpll1_div,
  1992. &gxbb_mpll2_div,
  1993. &gxbb_cts_amclk_div,
  1994. &gxbb_fixed_pll,
  1995. &gxbb_sys_pll,
  1996. &gxbb_mpll_prediv,
  1997. &gxbb_fclk_div2,
  1998. &gxbb_fclk_div3,
  1999. &gxbb_fclk_div4,
  2000. &gxbb_fclk_div5,
  2001. &gxbb_fclk_div7,
  2002. };
  2003. struct clkc_data {
  2004. struct clk_regmap *const *regmap_clks;
  2005. unsigned int regmap_clks_count;
  2006. struct clk_hw_onecell_data *hw_onecell_data;
  2007. };
  2008. static const struct clkc_data gxbb_clkc_data = {
  2009. .regmap_clks = gxbb_clk_regmaps,
  2010. .regmap_clks_count = ARRAY_SIZE(gxbb_clk_regmaps),
  2011. .hw_onecell_data = &gxbb_hw_onecell_data,
  2012. };
  2013. static const struct clkc_data gxl_clkc_data = {
  2014. .regmap_clks = gxl_clk_regmaps,
  2015. .regmap_clks_count = ARRAY_SIZE(gxl_clk_regmaps),
  2016. .hw_onecell_data = &gxl_hw_onecell_data,
  2017. };
  2018. static const struct of_device_id clkc_match_table[] = {
  2019. { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
  2020. { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
  2021. {},
  2022. };
  2023. static const struct regmap_config clkc_regmap_config = {
  2024. .reg_bits = 32,
  2025. .val_bits = 32,
  2026. .reg_stride = 4,
  2027. };
  2028. static int gxbb_clkc_probe(struct platform_device *pdev)
  2029. {
  2030. const struct clkc_data *clkc_data;
  2031. struct resource *res;
  2032. void __iomem *clk_base;
  2033. struct regmap *map;
  2034. int ret, i;
  2035. struct device *dev = &pdev->dev;
  2036. clkc_data = of_device_get_match_data(dev);
  2037. if (!clkc_data)
  2038. return -EINVAL;
  2039. /* Get the hhi system controller node if available */
  2040. map = syscon_node_to_regmap(of_get_parent(dev->of_node));
  2041. if (IS_ERR(map)) {
  2042. dev_err(dev,
  2043. "failed to get HHI regmap - Trying obsolete regs\n");
  2044. /*
  2045. * FIXME: HHI registers should be accessed through
  2046. * the appropriate system controller. This is required because
  2047. * there is more than just clocks in this register space
  2048. *
  2049. * This fallback method is only provided temporarily until
  2050. * all the platform DTs are properly using the syscon node
  2051. */
  2052. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2053. if (!res)
  2054. return -EINVAL;
  2055. clk_base = devm_ioremap(dev, res->start, resource_size(res));
  2056. if (!clk_base) {
  2057. dev_err(dev, "Unable to map clk base\n");
  2058. return -ENXIO;
  2059. }
  2060. map = devm_regmap_init_mmio(dev, clk_base,
  2061. &clkc_regmap_config);
  2062. if (IS_ERR(map))
  2063. return PTR_ERR(map);
  2064. }
  2065. /* Populate regmap for the common regmap backed clocks */
  2066. for (i = 0; i < ARRAY_SIZE(gx_clk_regmaps); i++)
  2067. gx_clk_regmaps[i]->map = map;
  2068. /* Populate regmap for soc specific clocks */
  2069. for (i = 0; i < clkc_data->regmap_clks_count; i++)
  2070. clkc_data->regmap_clks[i]->map = map;
  2071. /* Register all clks */
  2072. for (i = 0; i < clkc_data->hw_onecell_data->num; i++) {
  2073. /* array might be sparse */
  2074. if (!clkc_data->hw_onecell_data->hws[i])
  2075. continue;
  2076. ret = devm_clk_hw_register(dev,
  2077. clkc_data->hw_onecell_data->hws[i]);
  2078. if (ret) {
  2079. dev_err(dev, "Clock registration failed\n");
  2080. return ret;
  2081. }
  2082. }
  2083. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  2084. clkc_data->hw_onecell_data);
  2085. }
  2086. static struct platform_driver gxbb_driver = {
  2087. .probe = gxbb_clkc_probe,
  2088. .driver = {
  2089. .name = "gxbb-clkc",
  2090. .of_match_table = clkc_match_table,
  2091. },
  2092. };
  2093. builtin_platform_driver(gxbb_driver);