axg.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * AmLogic Meson-AXG Clock Controller Driver
  4. *
  5. * Copyright (c) 2016 Baylibre SAS.
  6. * Author: Michael Turquette <mturquette@baylibre.com>
  7. *
  8. * Copyright (c) 2017 Amlogic, inc.
  9. * Author: Qiufang Dai <qiufang.dai@amlogic.com>
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/init.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/regmap.h>
  19. #include "clkc.h"
  20. #include "axg.h"
  21. static DEFINE_SPINLOCK(meson_clk_lock);
  22. static struct clk_regmap axg_fixed_pll = {
  23. .data = &(struct meson_clk_pll_data){
  24. .m = {
  25. .reg_off = HHI_MPLL_CNTL,
  26. .shift = 0,
  27. .width = 9,
  28. },
  29. .n = {
  30. .reg_off = HHI_MPLL_CNTL,
  31. .shift = 9,
  32. .width = 5,
  33. },
  34. .od = {
  35. .reg_off = HHI_MPLL_CNTL,
  36. .shift = 16,
  37. .width = 2,
  38. },
  39. .frac = {
  40. .reg_off = HHI_MPLL_CNTL2,
  41. .shift = 0,
  42. .width = 12,
  43. },
  44. .l = {
  45. .reg_off = HHI_MPLL_CNTL,
  46. .shift = 31,
  47. .width = 1,
  48. },
  49. .rst = {
  50. .reg_off = HHI_MPLL_CNTL,
  51. .shift = 29,
  52. .width = 1,
  53. },
  54. },
  55. .hw.init = &(struct clk_init_data){
  56. .name = "fixed_pll",
  57. .ops = &meson_clk_pll_ro_ops,
  58. .parent_names = (const char *[]){ "xtal" },
  59. .num_parents = 1,
  60. },
  61. };
  62. static struct clk_regmap axg_sys_pll = {
  63. .data = &(struct meson_clk_pll_data){
  64. .m = {
  65. .reg_off = HHI_SYS_PLL_CNTL,
  66. .shift = 0,
  67. .width = 9,
  68. },
  69. .n = {
  70. .reg_off = HHI_SYS_PLL_CNTL,
  71. .shift = 9,
  72. .width = 5,
  73. },
  74. .od = {
  75. .reg_off = HHI_SYS_PLL_CNTL,
  76. .shift = 16,
  77. .width = 2,
  78. },
  79. .l = {
  80. .reg_off = HHI_SYS_PLL_CNTL,
  81. .shift = 31,
  82. .width = 1,
  83. },
  84. .rst = {
  85. .reg_off = HHI_SYS_PLL_CNTL,
  86. .shift = 29,
  87. .width = 1,
  88. },
  89. },
  90. .hw.init = &(struct clk_init_data){
  91. .name = "sys_pll",
  92. .ops = &meson_clk_pll_ro_ops,
  93. .parent_names = (const char *[]){ "xtal" },
  94. .num_parents = 1,
  95. .flags = CLK_GET_RATE_NOCACHE,
  96. },
  97. };
  98. static const struct pll_rate_table axg_gp0_pll_rate_table[] = {
  99. PLL_RATE(240000000, 40, 1, 2),
  100. PLL_RATE(246000000, 41, 1, 2),
  101. PLL_RATE(252000000, 42, 1, 2),
  102. PLL_RATE(258000000, 43, 1, 2),
  103. PLL_RATE(264000000, 44, 1, 2),
  104. PLL_RATE(270000000, 45, 1, 2),
  105. PLL_RATE(276000000, 46, 1, 2),
  106. PLL_RATE(282000000, 47, 1, 2),
  107. PLL_RATE(288000000, 48, 1, 2),
  108. PLL_RATE(294000000, 49, 1, 2),
  109. PLL_RATE(300000000, 50, 1, 2),
  110. PLL_RATE(306000000, 51, 1, 2),
  111. PLL_RATE(312000000, 52, 1, 2),
  112. PLL_RATE(318000000, 53, 1, 2),
  113. PLL_RATE(324000000, 54, 1, 2),
  114. PLL_RATE(330000000, 55, 1, 2),
  115. PLL_RATE(336000000, 56, 1, 2),
  116. PLL_RATE(342000000, 57, 1, 2),
  117. PLL_RATE(348000000, 58, 1, 2),
  118. PLL_RATE(354000000, 59, 1, 2),
  119. PLL_RATE(360000000, 60, 1, 2),
  120. PLL_RATE(366000000, 61, 1, 2),
  121. PLL_RATE(372000000, 62, 1, 2),
  122. PLL_RATE(378000000, 63, 1, 2),
  123. PLL_RATE(384000000, 64, 1, 2),
  124. PLL_RATE(390000000, 65, 1, 3),
  125. PLL_RATE(396000000, 66, 1, 3),
  126. PLL_RATE(402000000, 67, 1, 3),
  127. PLL_RATE(408000000, 68, 1, 3),
  128. PLL_RATE(480000000, 40, 1, 1),
  129. PLL_RATE(492000000, 41, 1, 1),
  130. PLL_RATE(504000000, 42, 1, 1),
  131. PLL_RATE(516000000, 43, 1, 1),
  132. PLL_RATE(528000000, 44, 1, 1),
  133. PLL_RATE(540000000, 45, 1, 1),
  134. PLL_RATE(552000000, 46, 1, 1),
  135. PLL_RATE(564000000, 47, 1, 1),
  136. PLL_RATE(576000000, 48, 1, 1),
  137. PLL_RATE(588000000, 49, 1, 1),
  138. PLL_RATE(600000000, 50, 1, 1),
  139. PLL_RATE(612000000, 51, 1, 1),
  140. PLL_RATE(624000000, 52, 1, 1),
  141. PLL_RATE(636000000, 53, 1, 1),
  142. PLL_RATE(648000000, 54, 1, 1),
  143. PLL_RATE(660000000, 55, 1, 1),
  144. PLL_RATE(672000000, 56, 1, 1),
  145. PLL_RATE(684000000, 57, 1, 1),
  146. PLL_RATE(696000000, 58, 1, 1),
  147. PLL_RATE(708000000, 59, 1, 1),
  148. PLL_RATE(720000000, 60, 1, 1),
  149. PLL_RATE(732000000, 61, 1, 1),
  150. PLL_RATE(744000000, 62, 1, 1),
  151. PLL_RATE(756000000, 63, 1, 1),
  152. PLL_RATE(768000000, 64, 1, 1),
  153. PLL_RATE(780000000, 65, 1, 1),
  154. PLL_RATE(792000000, 66, 1, 1),
  155. PLL_RATE(804000000, 67, 1, 1),
  156. PLL_RATE(816000000, 68, 1, 1),
  157. PLL_RATE(960000000, 40, 1, 0),
  158. PLL_RATE(984000000, 41, 1, 0),
  159. PLL_RATE(1008000000, 42, 1, 0),
  160. PLL_RATE(1032000000, 43, 1, 0),
  161. PLL_RATE(1056000000, 44, 1, 0),
  162. PLL_RATE(1080000000, 45, 1, 0),
  163. PLL_RATE(1104000000, 46, 1, 0),
  164. PLL_RATE(1128000000, 47, 1, 0),
  165. PLL_RATE(1152000000, 48, 1, 0),
  166. PLL_RATE(1176000000, 49, 1, 0),
  167. PLL_RATE(1200000000, 50, 1, 0),
  168. PLL_RATE(1224000000, 51, 1, 0),
  169. PLL_RATE(1248000000, 52, 1, 0),
  170. PLL_RATE(1272000000, 53, 1, 0),
  171. PLL_RATE(1296000000, 54, 1, 0),
  172. PLL_RATE(1320000000, 55, 1, 0),
  173. PLL_RATE(1344000000, 56, 1, 0),
  174. PLL_RATE(1368000000, 57, 1, 0),
  175. PLL_RATE(1392000000, 58, 1, 0),
  176. PLL_RATE(1416000000, 59, 1, 0),
  177. PLL_RATE(1440000000, 60, 1, 0),
  178. PLL_RATE(1464000000, 61, 1, 0),
  179. PLL_RATE(1488000000, 62, 1, 0),
  180. PLL_RATE(1512000000, 63, 1, 0),
  181. PLL_RATE(1536000000, 64, 1, 0),
  182. PLL_RATE(1560000000, 65, 1, 0),
  183. PLL_RATE(1584000000, 66, 1, 0),
  184. PLL_RATE(1608000000, 67, 1, 0),
  185. PLL_RATE(1632000000, 68, 1, 0),
  186. { /* sentinel */ },
  187. };
  188. static const struct reg_sequence axg_gp0_init_regs[] = {
  189. { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
  190. { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
  191. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
  192. { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
  193. { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
  194. { .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 },
  195. };
  196. static struct clk_regmap axg_gp0_pll = {
  197. .data = &(struct meson_clk_pll_data){
  198. .m = {
  199. .reg_off = HHI_GP0_PLL_CNTL,
  200. .shift = 0,
  201. .width = 9,
  202. },
  203. .n = {
  204. .reg_off = HHI_GP0_PLL_CNTL,
  205. .shift = 9,
  206. .width = 5,
  207. },
  208. .od = {
  209. .reg_off = HHI_GP0_PLL_CNTL,
  210. .shift = 16,
  211. .width = 2,
  212. },
  213. .frac = {
  214. .reg_off = HHI_GP0_PLL_CNTL1,
  215. .shift = 0,
  216. .width = 10,
  217. },
  218. .l = {
  219. .reg_off = HHI_GP0_PLL_CNTL,
  220. .shift = 31,
  221. .width = 1,
  222. },
  223. .rst = {
  224. .reg_off = HHI_GP0_PLL_CNTL,
  225. .shift = 29,
  226. .width = 1,
  227. },
  228. .table = axg_gp0_pll_rate_table,
  229. .init_regs = axg_gp0_init_regs,
  230. .init_count = ARRAY_SIZE(axg_gp0_init_regs),
  231. },
  232. .hw.init = &(struct clk_init_data){
  233. .name = "gp0_pll",
  234. .ops = &meson_clk_pll_ops,
  235. .parent_names = (const char *[]){ "xtal" },
  236. .num_parents = 1,
  237. },
  238. };
  239. static const struct reg_sequence axg_hifi_init_regs[] = {
  240. { .reg = HHI_HIFI_PLL_CNTL1, .def = 0xc084b000 },
  241. { .reg = HHI_HIFI_PLL_CNTL2, .def = 0xb75020be },
  242. { .reg = HHI_HIFI_PLL_CNTL3, .def = 0x0a6a3a88 },
  243. { .reg = HHI_HIFI_PLL_CNTL4, .def = 0xc000004d },
  244. { .reg = HHI_HIFI_PLL_CNTL5, .def = 0x00058000 },
  245. { .reg = HHI_HIFI_PLL_CNTL, .def = 0x40010250 },
  246. };
  247. static struct clk_regmap axg_hifi_pll = {
  248. .data = &(struct meson_clk_pll_data){
  249. .m = {
  250. .reg_off = HHI_HIFI_PLL_CNTL,
  251. .shift = 0,
  252. .width = 9,
  253. },
  254. .n = {
  255. .reg_off = HHI_HIFI_PLL_CNTL,
  256. .shift = 9,
  257. .width = 5,
  258. },
  259. .od = {
  260. .reg_off = HHI_HIFI_PLL_CNTL,
  261. .shift = 16,
  262. .width = 2,
  263. },
  264. .frac = {
  265. .reg_off = HHI_HIFI_PLL_CNTL5,
  266. .shift = 0,
  267. .width = 13,
  268. },
  269. .l = {
  270. .reg_off = HHI_HIFI_PLL_CNTL,
  271. .shift = 31,
  272. .width = 1,
  273. },
  274. .rst = {
  275. .reg_off = HHI_HIFI_PLL_CNTL,
  276. .shift = 29,
  277. .width = 1,
  278. },
  279. .table = axg_gp0_pll_rate_table,
  280. .init_regs = axg_hifi_init_regs,
  281. .init_count = ARRAY_SIZE(axg_hifi_init_regs),
  282. .flags = CLK_MESON_PLL_ROUND_CLOSEST,
  283. },
  284. .hw.init = &(struct clk_init_data){
  285. .name = "hifi_pll",
  286. .ops = &meson_clk_pll_ops,
  287. .parent_names = (const char *[]){ "xtal" },
  288. .num_parents = 1,
  289. },
  290. };
  291. static struct clk_fixed_factor axg_fclk_div2_div = {
  292. .mult = 1,
  293. .div = 2,
  294. .hw.init = &(struct clk_init_data){
  295. .name = "fclk_div2_div",
  296. .ops = &clk_fixed_factor_ops,
  297. .parent_names = (const char *[]){ "fixed_pll" },
  298. .num_parents = 1,
  299. },
  300. };
  301. static struct clk_regmap axg_fclk_div2 = {
  302. .data = &(struct clk_regmap_gate_data){
  303. .offset = HHI_MPLL_CNTL6,
  304. .bit_idx = 27,
  305. },
  306. .hw.init = &(struct clk_init_data){
  307. .name = "fclk_div2",
  308. .ops = &clk_regmap_gate_ops,
  309. .parent_names = (const char *[]){ "fclk_div2_div" },
  310. .num_parents = 1,
  311. },
  312. };
  313. static struct clk_fixed_factor axg_fclk_div3_div = {
  314. .mult = 1,
  315. .div = 3,
  316. .hw.init = &(struct clk_init_data){
  317. .name = "fclk_div3_div",
  318. .ops = &clk_fixed_factor_ops,
  319. .parent_names = (const char *[]){ "fixed_pll" },
  320. .num_parents = 1,
  321. },
  322. };
  323. static struct clk_regmap axg_fclk_div3 = {
  324. .data = &(struct clk_regmap_gate_data){
  325. .offset = HHI_MPLL_CNTL6,
  326. .bit_idx = 28,
  327. },
  328. .hw.init = &(struct clk_init_data){
  329. .name = "fclk_div3",
  330. .ops = &clk_regmap_gate_ops,
  331. .parent_names = (const char *[]){ "fclk_div3_div" },
  332. .num_parents = 1,
  333. },
  334. };
  335. static struct clk_fixed_factor axg_fclk_div4_div = {
  336. .mult = 1,
  337. .div = 4,
  338. .hw.init = &(struct clk_init_data){
  339. .name = "fclk_div4_div",
  340. .ops = &clk_fixed_factor_ops,
  341. .parent_names = (const char *[]){ "fixed_pll" },
  342. .num_parents = 1,
  343. },
  344. };
  345. static struct clk_regmap axg_fclk_div4 = {
  346. .data = &(struct clk_regmap_gate_data){
  347. .offset = HHI_MPLL_CNTL6,
  348. .bit_idx = 29,
  349. },
  350. .hw.init = &(struct clk_init_data){
  351. .name = "fclk_div4",
  352. .ops = &clk_regmap_gate_ops,
  353. .parent_names = (const char *[]){ "fclk_div4_div" },
  354. .num_parents = 1,
  355. },
  356. };
  357. static struct clk_fixed_factor axg_fclk_div5_div = {
  358. .mult = 1,
  359. .div = 5,
  360. .hw.init = &(struct clk_init_data){
  361. .name = "fclk_div5_div",
  362. .ops = &clk_fixed_factor_ops,
  363. .parent_names = (const char *[]){ "fixed_pll" },
  364. .num_parents = 1,
  365. },
  366. };
  367. static struct clk_regmap axg_fclk_div5 = {
  368. .data = &(struct clk_regmap_gate_data){
  369. .offset = HHI_MPLL_CNTL6,
  370. .bit_idx = 30,
  371. },
  372. .hw.init = &(struct clk_init_data){
  373. .name = "fclk_div5",
  374. .ops = &clk_regmap_gate_ops,
  375. .parent_names = (const char *[]){ "fclk_div5_div" },
  376. .num_parents = 1,
  377. },
  378. };
  379. static struct clk_fixed_factor axg_fclk_div7_div = {
  380. .mult = 1,
  381. .div = 7,
  382. .hw.init = &(struct clk_init_data){
  383. .name = "fclk_div7_div",
  384. .ops = &clk_fixed_factor_ops,
  385. .parent_names = (const char *[]){ "fixed_pll" },
  386. .num_parents = 1,
  387. },
  388. };
  389. static struct clk_regmap axg_fclk_div7 = {
  390. .data = &(struct clk_regmap_gate_data){
  391. .offset = HHI_MPLL_CNTL6,
  392. .bit_idx = 31,
  393. },
  394. .hw.init = &(struct clk_init_data){
  395. .name = "fclk_div7",
  396. .ops = &clk_regmap_gate_ops,
  397. .parent_names = (const char *[]){ "fclk_div7_div" },
  398. .num_parents = 1,
  399. },
  400. };
  401. static struct clk_regmap axg_mpll_prediv = {
  402. .data = &(struct clk_regmap_div_data){
  403. .offset = HHI_MPLL_CNTL5,
  404. .shift = 12,
  405. .width = 1,
  406. },
  407. .hw.init = &(struct clk_init_data){
  408. .name = "mpll_prediv",
  409. .ops = &clk_regmap_divider_ro_ops,
  410. .parent_names = (const char *[]){ "fixed_pll" },
  411. .num_parents = 1,
  412. },
  413. };
  414. static struct clk_regmap axg_mpll0_div = {
  415. .data = &(struct meson_clk_mpll_data){
  416. .sdm = {
  417. .reg_off = HHI_MPLL_CNTL7,
  418. .shift = 0,
  419. .width = 14,
  420. },
  421. .sdm_en = {
  422. .reg_off = HHI_MPLL_CNTL7,
  423. .shift = 15,
  424. .width = 1,
  425. },
  426. .n2 = {
  427. .reg_off = HHI_MPLL_CNTL7,
  428. .shift = 16,
  429. .width = 9,
  430. },
  431. .ssen = {
  432. .reg_off = HHI_MPLL_CNTL,
  433. .shift = 25,
  434. .width = 1,
  435. },
  436. .misc = {
  437. .reg_off = HHI_PLL_TOP_MISC,
  438. .shift = 0,
  439. .width = 1,
  440. },
  441. .lock = &meson_clk_lock,
  442. },
  443. .hw.init = &(struct clk_init_data){
  444. .name = "mpll0_div",
  445. .ops = &meson_clk_mpll_ops,
  446. .parent_names = (const char *[]){ "mpll_prediv" },
  447. .num_parents = 1,
  448. },
  449. };
  450. static struct clk_regmap axg_mpll0 = {
  451. .data = &(struct clk_regmap_gate_data){
  452. .offset = HHI_MPLL_CNTL7,
  453. .bit_idx = 14,
  454. },
  455. .hw.init = &(struct clk_init_data){
  456. .name = "mpll0",
  457. .ops = &clk_regmap_gate_ops,
  458. .parent_names = (const char *[]){ "mpll0_div" },
  459. .num_parents = 1,
  460. .flags = CLK_SET_RATE_PARENT,
  461. },
  462. };
  463. static struct clk_regmap axg_mpll1_div = {
  464. .data = &(struct meson_clk_mpll_data){
  465. .sdm = {
  466. .reg_off = HHI_MPLL_CNTL8,
  467. .shift = 0,
  468. .width = 14,
  469. },
  470. .sdm_en = {
  471. .reg_off = HHI_MPLL_CNTL8,
  472. .shift = 15,
  473. .width = 1,
  474. },
  475. .n2 = {
  476. .reg_off = HHI_MPLL_CNTL8,
  477. .shift = 16,
  478. .width = 9,
  479. },
  480. .misc = {
  481. .reg_off = HHI_PLL_TOP_MISC,
  482. .shift = 1,
  483. .width = 1,
  484. },
  485. .lock = &meson_clk_lock,
  486. },
  487. .hw.init = &(struct clk_init_data){
  488. .name = "mpll1_div",
  489. .ops = &meson_clk_mpll_ops,
  490. .parent_names = (const char *[]){ "mpll_prediv" },
  491. .num_parents = 1,
  492. },
  493. };
  494. static struct clk_regmap axg_mpll1 = {
  495. .data = &(struct clk_regmap_gate_data){
  496. .offset = HHI_MPLL_CNTL8,
  497. .bit_idx = 14,
  498. },
  499. .hw.init = &(struct clk_init_data){
  500. .name = "mpll1",
  501. .ops = &clk_regmap_gate_ops,
  502. .parent_names = (const char *[]){ "mpll1_div" },
  503. .num_parents = 1,
  504. .flags = CLK_SET_RATE_PARENT,
  505. },
  506. };
  507. static struct clk_regmap axg_mpll2_div = {
  508. .data = &(struct meson_clk_mpll_data){
  509. .sdm = {
  510. .reg_off = HHI_MPLL_CNTL9,
  511. .shift = 0,
  512. .width = 14,
  513. },
  514. .sdm_en = {
  515. .reg_off = HHI_MPLL_CNTL9,
  516. .shift = 15,
  517. .width = 1,
  518. },
  519. .n2 = {
  520. .reg_off = HHI_MPLL_CNTL9,
  521. .shift = 16,
  522. .width = 9,
  523. },
  524. .misc = {
  525. .reg_off = HHI_PLL_TOP_MISC,
  526. .shift = 2,
  527. .width = 1,
  528. },
  529. .lock = &meson_clk_lock,
  530. },
  531. .hw.init = &(struct clk_init_data){
  532. .name = "mpll2_div",
  533. .ops = &meson_clk_mpll_ops,
  534. .parent_names = (const char *[]){ "mpll_prediv" },
  535. .num_parents = 1,
  536. },
  537. };
  538. static struct clk_regmap axg_mpll2 = {
  539. .data = &(struct clk_regmap_gate_data){
  540. .offset = HHI_MPLL_CNTL9,
  541. .bit_idx = 14,
  542. },
  543. .hw.init = &(struct clk_init_data){
  544. .name = "mpll2",
  545. .ops = &clk_regmap_gate_ops,
  546. .parent_names = (const char *[]){ "mpll2_div" },
  547. .num_parents = 1,
  548. .flags = CLK_SET_RATE_PARENT,
  549. },
  550. };
  551. static struct clk_regmap axg_mpll3_div = {
  552. .data = &(struct meson_clk_mpll_data){
  553. .sdm = {
  554. .reg_off = HHI_MPLL3_CNTL0,
  555. .shift = 12,
  556. .width = 14,
  557. },
  558. .sdm_en = {
  559. .reg_off = HHI_MPLL3_CNTL0,
  560. .shift = 11,
  561. .width = 1,
  562. },
  563. .n2 = {
  564. .reg_off = HHI_MPLL3_CNTL0,
  565. .shift = 2,
  566. .width = 9,
  567. },
  568. .misc = {
  569. .reg_off = HHI_PLL_TOP_MISC,
  570. .shift = 3,
  571. .width = 1,
  572. },
  573. .lock = &meson_clk_lock,
  574. },
  575. .hw.init = &(struct clk_init_data){
  576. .name = "mpll3_div",
  577. .ops = &meson_clk_mpll_ops,
  578. .parent_names = (const char *[]){ "mpll_prediv" },
  579. .num_parents = 1,
  580. },
  581. };
  582. static struct clk_regmap axg_mpll3 = {
  583. .data = &(struct clk_regmap_gate_data){
  584. .offset = HHI_MPLL3_CNTL0,
  585. .bit_idx = 0,
  586. },
  587. .hw.init = &(struct clk_init_data){
  588. .name = "mpll3",
  589. .ops = &clk_regmap_gate_ops,
  590. .parent_names = (const char *[]){ "mpll3_div" },
  591. .num_parents = 1,
  592. .flags = CLK_SET_RATE_PARENT,
  593. },
  594. };
  595. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  596. static const char * const clk81_parent_names[] = {
  597. "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
  598. "fclk_div3", "fclk_div5"
  599. };
  600. static struct clk_regmap axg_mpeg_clk_sel = {
  601. .data = &(struct clk_regmap_mux_data){
  602. .offset = HHI_MPEG_CLK_CNTL,
  603. .mask = 0x7,
  604. .shift = 12,
  605. .table = mux_table_clk81,
  606. },
  607. .hw.init = &(struct clk_init_data){
  608. .name = "mpeg_clk_sel",
  609. .ops = &clk_regmap_mux_ro_ops,
  610. .parent_names = clk81_parent_names,
  611. .num_parents = ARRAY_SIZE(clk81_parent_names),
  612. },
  613. };
  614. static struct clk_regmap axg_mpeg_clk_div = {
  615. .data = &(struct clk_regmap_div_data){
  616. .offset = HHI_MPEG_CLK_CNTL,
  617. .shift = 0,
  618. .width = 7,
  619. },
  620. .hw.init = &(struct clk_init_data){
  621. .name = "mpeg_clk_div",
  622. .ops = &clk_regmap_divider_ops,
  623. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  624. .num_parents = 1,
  625. .flags = CLK_SET_RATE_PARENT,
  626. },
  627. };
  628. static struct clk_regmap axg_clk81 = {
  629. .data = &(struct clk_regmap_gate_data){
  630. .offset = HHI_MPEG_CLK_CNTL,
  631. .bit_idx = 7,
  632. },
  633. .hw.init = &(struct clk_init_data){
  634. .name = "clk81",
  635. .ops = &clk_regmap_gate_ops,
  636. .parent_names = (const char *[]){ "mpeg_clk_div" },
  637. .num_parents = 1,
  638. .flags = (CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
  639. },
  640. };
  641. static const char * const axg_sd_emmc_clk0_parent_names[] = {
  642. "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
  643. /*
  644. * Following these parent clocks, we should also have had mpll2, mpll3
  645. * and gp0_pll but these clocks are too precious to be used here. All
  646. * the necessary rates for MMC and NAND operation can be acheived using
  647. * xtal or fclk_div clocks
  648. */
  649. };
  650. /* SDcard clock */
  651. static struct clk_regmap axg_sd_emmc_b_clk0_sel = {
  652. .data = &(struct clk_regmap_mux_data){
  653. .offset = HHI_SD_EMMC_CLK_CNTL,
  654. .mask = 0x7,
  655. .shift = 25,
  656. },
  657. .hw.init = &(struct clk_init_data) {
  658. .name = "sd_emmc_b_clk0_sel",
  659. .ops = &clk_regmap_mux_ops,
  660. .parent_names = axg_sd_emmc_clk0_parent_names,
  661. .num_parents = ARRAY_SIZE(axg_sd_emmc_clk0_parent_names),
  662. .flags = CLK_SET_RATE_PARENT,
  663. },
  664. };
  665. static struct clk_regmap axg_sd_emmc_b_clk0_div = {
  666. .data = &(struct clk_regmap_div_data){
  667. .offset = HHI_SD_EMMC_CLK_CNTL,
  668. .shift = 16,
  669. .width = 7,
  670. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  671. },
  672. .hw.init = &(struct clk_init_data) {
  673. .name = "sd_emmc_b_clk0_div",
  674. .ops = &clk_regmap_divider_ops,
  675. .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
  676. .num_parents = 1,
  677. .flags = CLK_SET_RATE_PARENT,
  678. },
  679. };
  680. static struct clk_regmap axg_sd_emmc_b_clk0 = {
  681. .data = &(struct clk_regmap_gate_data){
  682. .offset = HHI_SD_EMMC_CLK_CNTL,
  683. .bit_idx = 23,
  684. },
  685. .hw.init = &(struct clk_init_data){
  686. .name = "sd_emmc_b_clk0",
  687. .ops = &clk_regmap_gate_ops,
  688. .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
  689. .num_parents = 1,
  690. .flags = CLK_SET_RATE_PARENT,
  691. },
  692. };
  693. /* EMMC/NAND clock */
  694. static struct clk_regmap axg_sd_emmc_c_clk0_sel = {
  695. .data = &(struct clk_regmap_mux_data){
  696. .offset = HHI_NAND_CLK_CNTL,
  697. .mask = 0x7,
  698. .shift = 9,
  699. },
  700. .hw.init = &(struct clk_init_data) {
  701. .name = "sd_emmc_c_clk0_sel",
  702. .ops = &clk_regmap_mux_ops,
  703. .parent_names = axg_sd_emmc_clk0_parent_names,
  704. .num_parents = ARRAY_SIZE(axg_sd_emmc_clk0_parent_names),
  705. .flags = CLK_SET_RATE_PARENT,
  706. },
  707. };
  708. static struct clk_regmap axg_sd_emmc_c_clk0_div = {
  709. .data = &(struct clk_regmap_div_data){
  710. .offset = HHI_NAND_CLK_CNTL,
  711. .shift = 0,
  712. .width = 7,
  713. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  714. },
  715. .hw.init = &(struct clk_init_data) {
  716. .name = "sd_emmc_c_clk0_div",
  717. .ops = &clk_regmap_divider_ops,
  718. .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
  719. .num_parents = 1,
  720. .flags = CLK_SET_RATE_PARENT,
  721. },
  722. };
  723. static struct clk_regmap axg_sd_emmc_c_clk0 = {
  724. .data = &(struct clk_regmap_gate_data){
  725. .offset = HHI_NAND_CLK_CNTL,
  726. .bit_idx = 7,
  727. },
  728. .hw.init = &(struct clk_init_data){
  729. .name = "sd_emmc_c_clk0",
  730. .ops = &clk_regmap_gate_ops,
  731. .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
  732. .num_parents = 1,
  733. .flags = CLK_SET_RATE_PARENT,
  734. },
  735. };
  736. /* Everything Else (EE) domain gates */
  737. static MESON_GATE(axg_ddr, HHI_GCLK_MPEG0, 0);
  738. static MESON_GATE(axg_audio_locker, HHI_GCLK_MPEG0, 2);
  739. static MESON_GATE(axg_mipi_dsi_host, HHI_GCLK_MPEG0, 3);
  740. static MESON_GATE(axg_isa, HHI_GCLK_MPEG0, 5);
  741. static MESON_GATE(axg_pl301, HHI_GCLK_MPEG0, 6);
  742. static MESON_GATE(axg_periphs, HHI_GCLK_MPEG0, 7);
  743. static MESON_GATE(axg_spicc_0, HHI_GCLK_MPEG0, 8);
  744. static MESON_GATE(axg_i2c, HHI_GCLK_MPEG0, 9);
  745. static MESON_GATE(axg_rng0, HHI_GCLK_MPEG0, 12);
  746. static MESON_GATE(axg_uart0, HHI_GCLK_MPEG0, 13);
  747. static MESON_GATE(axg_mipi_dsi_phy, HHI_GCLK_MPEG0, 14);
  748. static MESON_GATE(axg_spicc_1, HHI_GCLK_MPEG0, 15);
  749. static MESON_GATE(axg_pcie_a, HHI_GCLK_MPEG0, 16);
  750. static MESON_GATE(axg_pcie_b, HHI_GCLK_MPEG0, 17);
  751. static MESON_GATE(axg_hiu_reg, HHI_GCLK_MPEG0, 19);
  752. static MESON_GATE(axg_assist_misc, HHI_GCLK_MPEG0, 23);
  753. static MESON_GATE(axg_emmc_b, HHI_GCLK_MPEG0, 25);
  754. static MESON_GATE(axg_emmc_c, HHI_GCLK_MPEG0, 26);
  755. static MESON_GATE(axg_dma, HHI_GCLK_MPEG0, 27);
  756. static MESON_GATE(axg_spi, HHI_GCLK_MPEG0, 30);
  757. static MESON_GATE(axg_audio, HHI_GCLK_MPEG1, 0);
  758. static MESON_GATE(axg_eth_core, HHI_GCLK_MPEG1, 3);
  759. static MESON_GATE(axg_uart1, HHI_GCLK_MPEG1, 16);
  760. static MESON_GATE(axg_g2d, HHI_GCLK_MPEG1, 20);
  761. static MESON_GATE(axg_usb0, HHI_GCLK_MPEG1, 21);
  762. static MESON_GATE(axg_usb1, HHI_GCLK_MPEG1, 22);
  763. static MESON_GATE(axg_reset, HHI_GCLK_MPEG1, 23);
  764. static MESON_GATE(axg_usb_general, HHI_GCLK_MPEG1, 26);
  765. static MESON_GATE(axg_ahb_arb0, HHI_GCLK_MPEG1, 29);
  766. static MESON_GATE(axg_efuse, HHI_GCLK_MPEG1, 30);
  767. static MESON_GATE(axg_boot_rom, HHI_GCLK_MPEG1, 31);
  768. static MESON_GATE(axg_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  769. static MESON_GATE(axg_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  770. static MESON_GATE(axg_usb1_to_ddr, HHI_GCLK_MPEG2, 8);
  771. static MESON_GATE(axg_usb0_to_ddr, HHI_GCLK_MPEG2, 9);
  772. static MESON_GATE(axg_mmc_pclk, HHI_GCLK_MPEG2, 11);
  773. static MESON_GATE(axg_vpu_intr, HHI_GCLK_MPEG2, 25);
  774. static MESON_GATE(axg_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  775. static MESON_GATE(axg_gic, HHI_GCLK_MPEG2, 30);
  776. /* Always On (AO) domain gates */
  777. static MESON_GATE(axg_ao_media_cpu, HHI_GCLK_AO, 0);
  778. static MESON_GATE(axg_ao_ahb_sram, HHI_GCLK_AO, 1);
  779. static MESON_GATE(axg_ao_ahb_bus, HHI_GCLK_AO, 2);
  780. static MESON_GATE(axg_ao_iface, HHI_GCLK_AO, 3);
  781. static MESON_GATE(axg_ao_i2c, HHI_GCLK_AO, 4);
  782. /* Array of all clocks provided by this provider */
  783. static struct clk_hw_onecell_data axg_hw_onecell_data = {
  784. .hws = {
  785. [CLKID_SYS_PLL] = &axg_sys_pll.hw,
  786. [CLKID_FIXED_PLL] = &axg_fixed_pll.hw,
  787. [CLKID_FCLK_DIV2] = &axg_fclk_div2.hw,
  788. [CLKID_FCLK_DIV3] = &axg_fclk_div3.hw,
  789. [CLKID_FCLK_DIV4] = &axg_fclk_div4.hw,
  790. [CLKID_FCLK_DIV5] = &axg_fclk_div5.hw,
  791. [CLKID_FCLK_DIV7] = &axg_fclk_div7.hw,
  792. [CLKID_GP0_PLL] = &axg_gp0_pll.hw,
  793. [CLKID_MPEG_SEL] = &axg_mpeg_clk_sel.hw,
  794. [CLKID_MPEG_DIV] = &axg_mpeg_clk_div.hw,
  795. [CLKID_CLK81] = &axg_clk81.hw,
  796. [CLKID_MPLL0] = &axg_mpll0.hw,
  797. [CLKID_MPLL1] = &axg_mpll1.hw,
  798. [CLKID_MPLL2] = &axg_mpll2.hw,
  799. [CLKID_MPLL3] = &axg_mpll3.hw,
  800. [CLKID_DDR] = &axg_ddr.hw,
  801. [CLKID_AUDIO_LOCKER] = &axg_audio_locker.hw,
  802. [CLKID_MIPI_DSI_HOST] = &axg_mipi_dsi_host.hw,
  803. [CLKID_ISA] = &axg_isa.hw,
  804. [CLKID_PL301] = &axg_pl301.hw,
  805. [CLKID_PERIPHS] = &axg_periphs.hw,
  806. [CLKID_SPICC0] = &axg_spicc_0.hw,
  807. [CLKID_I2C] = &axg_i2c.hw,
  808. [CLKID_RNG0] = &axg_rng0.hw,
  809. [CLKID_UART0] = &axg_uart0.hw,
  810. [CLKID_MIPI_DSI_PHY] = &axg_mipi_dsi_phy.hw,
  811. [CLKID_SPICC1] = &axg_spicc_1.hw,
  812. [CLKID_PCIE_A] = &axg_pcie_a.hw,
  813. [CLKID_PCIE_B] = &axg_pcie_b.hw,
  814. [CLKID_HIU_IFACE] = &axg_hiu_reg.hw,
  815. [CLKID_ASSIST_MISC] = &axg_assist_misc.hw,
  816. [CLKID_SD_EMMC_B] = &axg_emmc_b.hw,
  817. [CLKID_SD_EMMC_C] = &axg_emmc_c.hw,
  818. [CLKID_DMA] = &axg_dma.hw,
  819. [CLKID_SPI] = &axg_spi.hw,
  820. [CLKID_AUDIO] = &axg_audio.hw,
  821. [CLKID_ETH] = &axg_eth_core.hw,
  822. [CLKID_UART1] = &axg_uart1.hw,
  823. [CLKID_G2D] = &axg_g2d.hw,
  824. [CLKID_USB0] = &axg_usb0.hw,
  825. [CLKID_USB1] = &axg_usb1.hw,
  826. [CLKID_RESET] = &axg_reset.hw,
  827. [CLKID_USB] = &axg_usb_general.hw,
  828. [CLKID_AHB_ARB0] = &axg_ahb_arb0.hw,
  829. [CLKID_EFUSE] = &axg_efuse.hw,
  830. [CLKID_BOOT_ROM] = &axg_boot_rom.hw,
  831. [CLKID_AHB_DATA_BUS] = &axg_ahb_data_bus.hw,
  832. [CLKID_AHB_CTRL_BUS] = &axg_ahb_ctrl_bus.hw,
  833. [CLKID_USB1_DDR_BRIDGE] = &axg_usb1_to_ddr.hw,
  834. [CLKID_USB0_DDR_BRIDGE] = &axg_usb0_to_ddr.hw,
  835. [CLKID_MMC_PCLK] = &axg_mmc_pclk.hw,
  836. [CLKID_VPU_INTR] = &axg_vpu_intr.hw,
  837. [CLKID_SEC_AHB_AHB3_BRIDGE] = &axg_sec_ahb_ahb3_bridge.hw,
  838. [CLKID_GIC] = &axg_gic.hw,
  839. [CLKID_AO_MEDIA_CPU] = &axg_ao_media_cpu.hw,
  840. [CLKID_AO_AHB_SRAM] = &axg_ao_ahb_sram.hw,
  841. [CLKID_AO_AHB_BUS] = &axg_ao_ahb_bus.hw,
  842. [CLKID_AO_IFACE] = &axg_ao_iface.hw,
  843. [CLKID_AO_I2C] = &axg_ao_i2c.hw,
  844. [CLKID_SD_EMMC_B_CLK0_SEL] = &axg_sd_emmc_b_clk0_sel.hw,
  845. [CLKID_SD_EMMC_B_CLK0_DIV] = &axg_sd_emmc_b_clk0_div.hw,
  846. [CLKID_SD_EMMC_B_CLK0] = &axg_sd_emmc_b_clk0.hw,
  847. [CLKID_SD_EMMC_C_CLK0_SEL] = &axg_sd_emmc_c_clk0_sel.hw,
  848. [CLKID_SD_EMMC_C_CLK0_DIV] = &axg_sd_emmc_c_clk0_div.hw,
  849. [CLKID_SD_EMMC_C_CLK0] = &axg_sd_emmc_c_clk0.hw,
  850. [CLKID_MPLL0_DIV] = &axg_mpll0_div.hw,
  851. [CLKID_MPLL1_DIV] = &axg_mpll1_div.hw,
  852. [CLKID_MPLL2_DIV] = &axg_mpll2_div.hw,
  853. [CLKID_MPLL3_DIV] = &axg_mpll3_div.hw,
  854. [CLKID_HIFI_PLL] = &axg_hifi_pll.hw,
  855. [CLKID_MPLL_PREDIV] = &axg_mpll_prediv.hw,
  856. [CLKID_FCLK_DIV2_DIV] = &axg_fclk_div2_div.hw,
  857. [CLKID_FCLK_DIV3_DIV] = &axg_fclk_div3_div.hw,
  858. [CLKID_FCLK_DIV4_DIV] = &axg_fclk_div4_div.hw,
  859. [CLKID_FCLK_DIV5_DIV] = &axg_fclk_div5_div.hw,
  860. [CLKID_FCLK_DIV7_DIV] = &axg_fclk_div7_div.hw,
  861. [NR_CLKS] = NULL,
  862. },
  863. .num = NR_CLKS,
  864. };
  865. /* Convenience table to populate regmap in .probe */
  866. static struct clk_regmap *const axg_clk_regmaps[] = {
  867. &axg_clk81,
  868. &axg_ddr,
  869. &axg_audio_locker,
  870. &axg_mipi_dsi_host,
  871. &axg_isa,
  872. &axg_pl301,
  873. &axg_periphs,
  874. &axg_spicc_0,
  875. &axg_i2c,
  876. &axg_rng0,
  877. &axg_uart0,
  878. &axg_mipi_dsi_phy,
  879. &axg_spicc_1,
  880. &axg_pcie_a,
  881. &axg_pcie_b,
  882. &axg_hiu_reg,
  883. &axg_assist_misc,
  884. &axg_emmc_b,
  885. &axg_emmc_c,
  886. &axg_dma,
  887. &axg_spi,
  888. &axg_audio,
  889. &axg_eth_core,
  890. &axg_uart1,
  891. &axg_g2d,
  892. &axg_usb0,
  893. &axg_usb1,
  894. &axg_reset,
  895. &axg_usb_general,
  896. &axg_ahb_arb0,
  897. &axg_efuse,
  898. &axg_boot_rom,
  899. &axg_ahb_data_bus,
  900. &axg_ahb_ctrl_bus,
  901. &axg_usb1_to_ddr,
  902. &axg_usb0_to_ddr,
  903. &axg_mmc_pclk,
  904. &axg_vpu_intr,
  905. &axg_sec_ahb_ahb3_bridge,
  906. &axg_gic,
  907. &axg_ao_media_cpu,
  908. &axg_ao_ahb_sram,
  909. &axg_ao_ahb_bus,
  910. &axg_ao_iface,
  911. &axg_ao_i2c,
  912. &axg_sd_emmc_b_clk0,
  913. &axg_sd_emmc_c_clk0,
  914. &axg_mpeg_clk_div,
  915. &axg_sd_emmc_b_clk0_div,
  916. &axg_sd_emmc_c_clk0_div,
  917. &axg_mpeg_clk_sel,
  918. &axg_sd_emmc_b_clk0_sel,
  919. &axg_sd_emmc_c_clk0_sel,
  920. &axg_mpll0,
  921. &axg_mpll1,
  922. &axg_mpll2,
  923. &axg_mpll3,
  924. &axg_mpll0_div,
  925. &axg_mpll1_div,
  926. &axg_mpll2_div,
  927. &axg_mpll3_div,
  928. &axg_fixed_pll,
  929. &axg_sys_pll,
  930. &axg_gp0_pll,
  931. &axg_hifi_pll,
  932. &axg_mpll_prediv,
  933. &axg_fclk_div2,
  934. &axg_fclk_div3,
  935. &axg_fclk_div4,
  936. &axg_fclk_div5,
  937. &axg_fclk_div7,
  938. };
  939. static const struct of_device_id clkc_match_table[] = {
  940. { .compatible = "amlogic,axg-clkc" },
  941. {}
  942. };
  943. static const struct regmap_config clkc_regmap_config = {
  944. .reg_bits = 32,
  945. .val_bits = 32,
  946. .reg_stride = 4,
  947. };
  948. static int axg_clkc_probe(struct platform_device *pdev)
  949. {
  950. struct device *dev = &pdev->dev;
  951. struct resource *res;
  952. void __iomem *clk_base = NULL;
  953. struct regmap *map;
  954. int ret, i;
  955. /* Get the hhi system controller node if available */
  956. map = syscon_node_to_regmap(of_get_parent(dev->of_node));
  957. if (IS_ERR(map)) {
  958. dev_err(dev,
  959. "failed to get HHI regmap - Trying obsolete regs\n");
  960. /*
  961. * FIXME: HHI registers should be accessed through
  962. * the appropriate system controller. This is required because
  963. * there is more than just clocks in this register space
  964. *
  965. * This fallback method is only provided temporarily until
  966. * all the platform DTs are properly using the syscon node
  967. */
  968. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  969. if (!res)
  970. return -EINVAL;
  971. clk_base = devm_ioremap(dev, res->start, resource_size(res));
  972. if (!clk_base) {
  973. dev_err(dev, "Unable to map clk base\n");
  974. return -ENXIO;
  975. }
  976. map = devm_regmap_init_mmio(dev, clk_base,
  977. &clkc_regmap_config);
  978. if (IS_ERR(map))
  979. return PTR_ERR(map);
  980. }
  981. /* Populate regmap for the regmap backed clocks */
  982. for (i = 0; i < ARRAY_SIZE(axg_clk_regmaps); i++)
  983. axg_clk_regmaps[i]->map = map;
  984. for (i = 0; i < axg_hw_onecell_data.num; i++) {
  985. /* array might be sparse */
  986. if (!axg_hw_onecell_data.hws[i])
  987. continue;
  988. ret = devm_clk_hw_register(dev, axg_hw_onecell_data.hws[i]);
  989. if (ret) {
  990. dev_err(dev, "Clock registration failed\n");
  991. return ret;
  992. }
  993. }
  994. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  995. &axg_hw_onecell_data);
  996. }
  997. static struct platform_driver axg_driver = {
  998. .probe = axg_clkc_probe,
  999. .driver = {
  1000. .name = "axg-clkc",
  1001. .of_match_table = clkc_match_table,
  1002. },
  1003. };
  1004. builtin_platform_driver(axg_driver);