pll-dm646x.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PLL clock descriptions for TI DM646X
  4. *
  5. * Copyright (C) 2018 David Lechner <david@lechnology.com>
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/clkdev.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include "pll.h"
  12. static const struct davinci_pll_clk_info dm646x_pll1_info = {
  13. .name = "pll1",
  14. .pllm_mask = GENMASK(4, 0),
  15. .pllm_min = 14,
  16. .pllm_max = 32,
  17. .flags = PLL_HAS_CLKMODE,
  18. };
  19. SYSCLK(1, pll1_sysclk1, pll1_pllen, 4, SYSCLK_FIXED_DIV);
  20. SYSCLK(2, pll1_sysclk2, pll1_pllen, 4, SYSCLK_FIXED_DIV);
  21. SYSCLK(3, pll1_sysclk3, pll1_pllen, 4, SYSCLK_FIXED_DIV);
  22. SYSCLK(4, pll1_sysclk4, pll1_pllen, 4, 0);
  23. SYSCLK(5, pll1_sysclk5, pll1_pllen, 4, 0);
  24. SYSCLK(6, pll1_sysclk6, pll1_pllen, 4, 0);
  25. SYSCLK(8, pll1_sysclk8, pll1_pllen, 4, 0);
  26. SYSCLK(9, pll1_sysclk9, pll1_pllen, 4, 0);
  27. int dm646x_pll1_init(struct device *dev, void __iomem *base)
  28. {
  29. struct clk *clk;
  30. davinci_pll_clk_register(dev, &dm646x_pll1_info, "ref_clk", base);
  31. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk1, base);
  32. clk_register_clkdev(clk, "pll1_sysclk1", "dm646x-psc");
  33. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk2, base);
  34. clk_register_clkdev(clk, "pll1_sysclk2", "dm646x-psc");
  35. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk3, base);
  36. clk_register_clkdev(clk, "pll1_sysclk3", "dm646x-psc");
  37. clk_register_clkdev(clk, NULL, "davinci-wdt");
  38. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk4, base);
  39. clk_register_clkdev(clk, "pll1_sysclk4", "dm646x-psc");
  40. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk5, base);
  41. clk_register_clkdev(clk, "pll1_sysclk5", "dm646x-psc");
  42. davinci_pll_sysclk_register(dev, &pll1_sysclk6, base);
  43. davinci_pll_sysclk_register(dev, &pll1_sysclk8, base);
  44. davinci_pll_sysclk_register(dev, &pll1_sysclk9, base);
  45. davinci_pll_sysclkbp_clk_register(dev, "pll1_sysclkbp", base);
  46. davinci_pll_auxclk_register(dev, "pll1_auxclk", base);
  47. return 0;
  48. }
  49. static const struct davinci_pll_clk_info dm646x_pll2_info = {
  50. .name = "pll2",
  51. .pllm_mask = GENMASK(4, 0),
  52. .pllm_min = 14,
  53. .pllm_max = 32,
  54. .flags = 0,
  55. };
  56. SYSCLK(1, pll2_sysclk1, pll2_pllen, 4, 0);
  57. int dm646x_pll2_init(struct device *dev, void __iomem *base)
  58. {
  59. davinci_pll_clk_register(dev, &dm646x_pll2_info, "oscin", base);
  60. davinci_pll_sysclk_register(dev, &pll2_sysclk1, base);
  61. return 0;
  62. }