pll-da850.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PLL clock descriptions for TI DA850/OMAP-L138/AM18XX
  4. *
  5. * Copyright (C) 2018 David Lechner <david@lechnology.com>
  6. */
  7. #include <linux/bitops.h>
  8. #include <linux/clk-provider.h>
  9. #include <linux/clkdev.h>
  10. #include <linux/init.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/da8xx-cfgchip.h>
  13. #include <linux/of.h>
  14. #include <linux/types.h>
  15. #include "pll.h"
  16. #define OCSEL_OCSRC_OSCIN 0x14
  17. #define OCSEL_OCSRC_PLL0_SYSCLK(n) (0x16 + (n))
  18. #define OCSEL_OCSRC_PLL1_OBSCLK 0x1e
  19. #define OCSEL_OCSRC_PLL1_SYSCLK(n) (0x16 + (n))
  20. static const struct davinci_pll_clk_info da850_pll0_info = {
  21. .name = "pll0",
  22. .unlock_reg = CFGCHIP(0),
  23. .unlock_mask = CFGCHIP0_PLL_MASTER_LOCK,
  24. .pllm_mask = GENMASK(4, 0),
  25. .pllm_min = 4,
  26. .pllm_max = 32,
  27. .pllout_min_rate = 300000000,
  28. .pllout_max_rate = 600000000,
  29. .flags = PLL_HAS_CLKMODE | PLL_HAS_PREDIV | PLL_HAS_POSTDIV |
  30. PLL_HAS_EXTCLKSRC,
  31. };
  32. /*
  33. * NB: Technically, the clocks flagged as SYSCLK_FIXED_DIV are "fixed ratio",
  34. * meaning that we could change the divider as long as we keep the correct
  35. * ratio between all of the clocks, but we don't support that because there is
  36. * currently not a need for it.
  37. */
  38. SYSCLK(1, pll0_sysclk1, pll0_pllen, 5, SYSCLK_FIXED_DIV);
  39. SYSCLK(2, pll0_sysclk2, pll0_pllen, 5, SYSCLK_FIXED_DIV);
  40. SYSCLK(3, pll0_sysclk3, pll0_pllen, 5, 0);
  41. SYSCLK(4, pll0_sysclk4, pll0_pllen, 5, SYSCLK_FIXED_DIV);
  42. SYSCLK(5, pll0_sysclk5, pll0_pllen, 5, 0);
  43. SYSCLK(6, pll0_sysclk6, pll0_pllen, 5, SYSCLK_ARM_RATE | SYSCLK_FIXED_DIV);
  44. SYSCLK(7, pll0_sysclk7, pll0_pllen, 5, 0);
  45. static const char * const da850_pll0_obsclk_parent_names[] = {
  46. "oscin",
  47. "pll0_sysclk1",
  48. "pll0_sysclk2",
  49. "pll0_sysclk3",
  50. "pll0_sysclk4",
  51. "pll0_sysclk5",
  52. "pll0_sysclk6",
  53. "pll0_sysclk7",
  54. "pll1_obsclk",
  55. };
  56. static u32 da850_pll0_obsclk_table[] = {
  57. OCSEL_OCSRC_OSCIN,
  58. OCSEL_OCSRC_PLL0_SYSCLK(1),
  59. OCSEL_OCSRC_PLL0_SYSCLK(2),
  60. OCSEL_OCSRC_PLL0_SYSCLK(3),
  61. OCSEL_OCSRC_PLL0_SYSCLK(4),
  62. OCSEL_OCSRC_PLL0_SYSCLK(5),
  63. OCSEL_OCSRC_PLL0_SYSCLK(6),
  64. OCSEL_OCSRC_PLL0_SYSCLK(7),
  65. OCSEL_OCSRC_PLL1_OBSCLK,
  66. };
  67. static const struct davinci_pll_obsclk_info da850_pll0_obsclk_info = {
  68. .name = "pll0_obsclk",
  69. .parent_names = da850_pll0_obsclk_parent_names,
  70. .num_parents = ARRAY_SIZE(da850_pll0_obsclk_parent_names),
  71. .table = da850_pll0_obsclk_table,
  72. .ocsrc_mask = GENMASK(4, 0),
  73. };
  74. int da850_pll0_init(struct device *dev, void __iomem *base)
  75. {
  76. struct clk *clk;
  77. davinci_pll_clk_register(dev, &da850_pll0_info, "ref_clk", base);
  78. clk = davinci_pll_sysclk_register(dev, &pll0_sysclk1, base);
  79. clk_register_clkdev(clk, "pll0_sysclk1", "da850-psc0");
  80. clk = davinci_pll_sysclk_register(dev, &pll0_sysclk2, base);
  81. clk_register_clkdev(clk, "pll0_sysclk2", "da850-psc0");
  82. clk_register_clkdev(clk, "pll0_sysclk2", "da850-psc1");
  83. clk_register_clkdev(clk, "pll0_sysclk2", "da850-async3-clksrc");
  84. clk = davinci_pll_sysclk_register(dev, &pll0_sysclk3, base);
  85. clk_register_clkdev(clk, "pll0_sysclk3", "da850-async1-clksrc");
  86. clk = davinci_pll_sysclk_register(dev, &pll0_sysclk4, base);
  87. clk_register_clkdev(clk, "pll0_sysclk4", "da850-psc0");
  88. clk_register_clkdev(clk, "pll0_sysclk4", "da850-psc1");
  89. davinci_pll_sysclk_register(dev, &pll0_sysclk5, base);
  90. clk = davinci_pll_sysclk_register(dev, &pll0_sysclk6, base);
  91. clk_register_clkdev(clk, "pll0_sysclk6", "da850-psc0");
  92. davinci_pll_sysclk_register(dev, &pll0_sysclk7, base);
  93. davinci_pll_auxclk_register(dev, "pll0_auxclk", base);
  94. clk = clk_register_fixed_factor(dev, "async2", "pll0_auxclk",
  95. CLK_IS_CRITICAL, 1, 1);
  96. clk_register_clkdev(clk, NULL, "i2c_davinci.1");
  97. clk_register_clkdev(clk, "timer0", NULL);
  98. clk_register_clkdev(clk, NULL, "davinci-wdt");
  99. davinci_pll_obsclk_register(dev, &da850_pll0_obsclk_info, base);
  100. return 0;
  101. }
  102. static const struct davinci_pll_sysclk_info *da850_pll0_sysclk_info[] = {
  103. &pll0_sysclk1,
  104. &pll0_sysclk2,
  105. &pll0_sysclk3,
  106. &pll0_sysclk4,
  107. &pll0_sysclk5,
  108. &pll0_sysclk6,
  109. &pll0_sysclk7,
  110. NULL
  111. };
  112. int of_da850_pll0_init(struct device *dev, void __iomem *base)
  113. {
  114. return of_davinci_pll_init(dev, &da850_pll0_info,
  115. &da850_pll0_obsclk_info,
  116. da850_pll0_sysclk_info, 7, base);
  117. }
  118. static const struct davinci_pll_clk_info da850_pll1_info = {
  119. .name = "pll1",
  120. .unlock_reg = CFGCHIP(3),
  121. .unlock_mask = CFGCHIP3_PLL1_MASTER_LOCK,
  122. .pllm_mask = GENMASK(4, 0),
  123. .pllm_min = 4,
  124. .pllm_max = 32,
  125. .pllout_min_rate = 300000000,
  126. .pllout_max_rate = 600000000,
  127. .flags = PLL_HAS_POSTDIV,
  128. };
  129. SYSCLK(1, pll1_sysclk1, pll1_pllen, 5, SYSCLK_ALWAYS_ENABLED);
  130. SYSCLK(2, pll1_sysclk2, pll1_pllen, 5, 0);
  131. SYSCLK(3, pll1_sysclk3, pll1_pllen, 5, 0);
  132. static const char * const da850_pll1_obsclk_parent_names[] = {
  133. "oscin",
  134. "pll1_sysclk1",
  135. "pll1_sysclk2",
  136. "pll1_sysclk3",
  137. };
  138. static u32 da850_pll1_obsclk_table[] = {
  139. OCSEL_OCSRC_OSCIN,
  140. OCSEL_OCSRC_PLL1_SYSCLK(1),
  141. OCSEL_OCSRC_PLL1_SYSCLK(2),
  142. OCSEL_OCSRC_PLL1_SYSCLK(3),
  143. };
  144. static const struct davinci_pll_obsclk_info da850_pll1_obsclk_info = {
  145. .name = "pll1_obsclk",
  146. .parent_names = da850_pll1_obsclk_parent_names,
  147. .num_parents = ARRAY_SIZE(da850_pll1_obsclk_parent_names),
  148. .table = da850_pll1_obsclk_table,
  149. .ocsrc_mask = GENMASK(4, 0),
  150. };
  151. int da850_pll1_init(struct device *dev, void __iomem *base)
  152. {
  153. struct clk *clk;
  154. davinci_pll_clk_register(dev, &da850_pll1_info, "oscin", base);
  155. davinci_pll_sysclk_register(dev, &pll1_sysclk1, base);
  156. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk2, base);
  157. clk_register_clkdev(clk, "pll1_sysclk2", "da850-async3-clksrc");
  158. davinci_pll_sysclk_register(dev, &pll1_sysclk3, base);
  159. davinci_pll_obsclk_register(dev, &da850_pll1_obsclk_info, base);
  160. return 0;
  161. }
  162. static const struct davinci_pll_sysclk_info *da850_pll1_sysclk_info[] = {
  163. &pll1_sysclk1,
  164. &pll1_sysclk2,
  165. &pll1_sysclk3,
  166. NULL
  167. };
  168. int of_da850_pll1_init(struct device *dev, void __iomem *base)
  169. {
  170. return of_davinci_pll_init(dev, &da850_pll1_info,
  171. &da850_pll1_obsclk_info,
  172. da850_pll1_sysclk_info, 3, base);
  173. }