sdma_v4_0.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_ucode.h"
  27. #include "amdgpu_trace.h"
  28. #include "sdma0/sdma0_4_0_offset.h"
  29. #include "sdma0/sdma0_4_0_sh_mask.h"
  30. #include "sdma1/sdma1_4_0_offset.h"
  31. #include "sdma1/sdma1_4_0_sh_mask.h"
  32. #include "mmhub/mmhub_1_0_offset.h"
  33. #include "mmhub/mmhub_1_0_sh_mask.h"
  34. #include "hdp/hdp_4_0_offset.h"
  35. #include "sdma0/sdma0_4_1_default.h"
  36. #include "soc15_common.h"
  37. #include "soc15.h"
  38. #include "vega10_sdma_pkt_open.h"
  39. MODULE_FIRMWARE("amdgpu/vega10_sdma.bin");
  40. MODULE_FIRMWARE("amdgpu/vega10_sdma1.bin");
  41. MODULE_FIRMWARE("amdgpu/raven_sdma.bin");
  42. #define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK 0x000000F8L
  43. #define SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK 0xFC000000L
  44. static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev);
  45. static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev);
  46. static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  47. static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev);
  48. static const struct soc15_reg_golden golden_settings_sdma_4[] = {
  49. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831d07),
  50. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xff000ff0, 0x3f000100),
  51. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_IB_CNTL, 0x800f0100, 0x00000100),
  52. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
  53. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_PAGE_IB_CNTL, 0x800f0100, 0x00000100),
  54. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_PAGE_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
  55. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_POWER_CNTL, 0x003ff006, 0x0003c000),
  56. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL, 0x800f0100, 0x00000100),
  57. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
  58. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL, 0x800f0100, 0x00000100),
  59. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
  60. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_PAGE, 0x000003ff, 0x000003c0),
  61. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CHICKEN_BITS, 0xfe931f07, 0x02831f07),
  62. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_CLK_CTRL, 0xffffffff, 0x3f000100),
  63. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GFX_IB_CNTL, 0x800f0100, 0x00000100),
  64. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GFX_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
  65. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_PAGE_IB_CNTL, 0x800f0100, 0x00000100),
  66. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_PAGE_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
  67. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_POWER_CNTL, 0x003ff000, 0x0003c000),
  68. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC0_IB_CNTL, 0x800f0100, 0x00000100),
  69. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC0_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
  70. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC1_IB_CNTL, 0x800f0100, 0x00000100),
  71. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_RLC1_RB_WPTR_POLL_CNTL, 0x0000fff0, 0x00403000),
  72. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_UTCL1_PAGE, 0x000003ff, 0x000003c0)
  73. };
  74. static const struct soc15_reg_golden golden_settings_sdma_vg10[] = {
  75. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
  76. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002),
  77. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG, 0x0018773f, 0x00104002),
  78. SOC15_REG_GOLDEN_VALUE(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00104002)
  79. };
  80. static const struct soc15_reg_golden golden_settings_sdma_4_1[] =
  81. {
  82. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CHICKEN_BITS, 0xfe931f07, 0x02831d07),
  83. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_CLK_CTRL, 0xffffffff, 0x3f000100),
  84. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100),
  85. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
  86. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_POWER_CNTL, 0xfc3fffff, 0x40000051),
  87. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100),
  88. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
  89. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100),
  90. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL, 0xfffffff7, 0x00403000),
  91. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_UTCL1_PAGE, 0x000003ff, 0x000003c0)
  92. };
  93. static const struct soc15_reg_golden golden_settings_sdma_rv1[] =
  94. {
  95. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG, 0x0018773f, 0x00000002),
  96. SOC15_REG_GOLDEN_VALUE(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ, 0x0018773f, 0x00000002)
  97. };
  98. static u32 sdma_v4_0_get_reg_offset(struct amdgpu_device *adev,
  99. u32 instance, u32 offset)
  100. {
  101. return ( 0 == instance ? (adev->reg_offset[SDMA0_HWIP][0][0] + offset) :
  102. (adev->reg_offset[SDMA1_HWIP][0][0] + offset));
  103. }
  104. static void sdma_v4_0_init_golden_registers(struct amdgpu_device *adev)
  105. {
  106. switch (adev->asic_type) {
  107. case CHIP_VEGA10:
  108. soc15_program_register_sequence(adev,
  109. golden_settings_sdma_4,
  110. ARRAY_SIZE(golden_settings_sdma_4));
  111. soc15_program_register_sequence(adev,
  112. golden_settings_sdma_vg10,
  113. ARRAY_SIZE(golden_settings_sdma_vg10));
  114. break;
  115. case CHIP_RAVEN:
  116. soc15_program_register_sequence(adev,
  117. golden_settings_sdma_4_1,
  118. ARRAY_SIZE(golden_settings_sdma_4_1));
  119. soc15_program_register_sequence(adev,
  120. golden_settings_sdma_rv1,
  121. ARRAY_SIZE(golden_settings_sdma_rv1));
  122. break;
  123. default:
  124. break;
  125. }
  126. }
  127. /**
  128. * sdma_v4_0_init_microcode - load ucode images from disk
  129. *
  130. * @adev: amdgpu_device pointer
  131. *
  132. * Use the firmware interface to load the ucode images into
  133. * the driver (not loaded into hw).
  134. * Returns 0 on success, error on failure.
  135. */
  136. // emulation only, won't work on real chip
  137. // vega10 real chip need to use PSP to load firmware
  138. static int sdma_v4_0_init_microcode(struct amdgpu_device *adev)
  139. {
  140. const char *chip_name;
  141. char fw_name[30];
  142. int err = 0, i;
  143. struct amdgpu_firmware_info *info = NULL;
  144. const struct common_firmware_header *header = NULL;
  145. const struct sdma_firmware_header_v1_0 *hdr;
  146. DRM_DEBUG("\n");
  147. switch (adev->asic_type) {
  148. case CHIP_VEGA10:
  149. chip_name = "vega10";
  150. break;
  151. case CHIP_RAVEN:
  152. chip_name = "raven";
  153. break;
  154. default:
  155. BUG();
  156. }
  157. for (i = 0; i < adev->sdma.num_instances; i++) {
  158. if (i == 0)
  159. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  160. else
  161. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  162. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  163. if (err)
  164. goto out;
  165. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  166. if (err)
  167. goto out;
  168. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  169. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  170. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  171. if (adev->sdma.instance[i].feature_version >= 20)
  172. adev->sdma.instance[i].burst_nop = true;
  173. DRM_DEBUG("psp_load == '%s'\n",
  174. adev->firmware.load_type == AMDGPU_FW_LOAD_PSP ? "true" : "false");
  175. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  176. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  177. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  178. info->fw = adev->sdma.instance[i].fw;
  179. header = (const struct common_firmware_header *)info->fw->data;
  180. adev->firmware.fw_size +=
  181. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  182. }
  183. }
  184. out:
  185. if (err) {
  186. DRM_ERROR("sdma_v4_0: Failed to load firmware \"%s\"\n", fw_name);
  187. for (i = 0; i < adev->sdma.num_instances; i++) {
  188. release_firmware(adev->sdma.instance[i].fw);
  189. adev->sdma.instance[i].fw = NULL;
  190. }
  191. }
  192. return err;
  193. }
  194. /**
  195. * sdma_v4_0_ring_get_rptr - get the current read pointer
  196. *
  197. * @ring: amdgpu ring pointer
  198. *
  199. * Get the current rptr from the hardware (VEGA10+).
  200. */
  201. static uint64_t sdma_v4_0_ring_get_rptr(struct amdgpu_ring *ring)
  202. {
  203. u64 *rptr;
  204. /* XXX check if swapping is necessary on BE */
  205. rptr = ((u64 *)&ring->adev->wb.wb[ring->rptr_offs]);
  206. DRM_DEBUG("rptr before shift == 0x%016llx\n", *rptr);
  207. return ((*rptr) >> 2);
  208. }
  209. /**
  210. * sdma_v4_0_ring_get_wptr - get the current write pointer
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Get the current wptr from the hardware (VEGA10+).
  215. */
  216. static uint64_t sdma_v4_0_ring_get_wptr(struct amdgpu_ring *ring)
  217. {
  218. struct amdgpu_device *adev = ring->adev;
  219. u64 wptr;
  220. if (ring->use_doorbell) {
  221. /* XXX check if swapping is necessary on BE */
  222. wptr = READ_ONCE(*((u64 *)&adev->wb.wb[ring->wptr_offs]));
  223. DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", wptr);
  224. } else {
  225. u32 lowbit, highbit;
  226. int me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  227. lowbit = RREG32(sdma_v4_0_get_reg_offset(adev, me, mmSDMA0_GFX_RB_WPTR)) >> 2;
  228. highbit = RREG32(sdma_v4_0_get_reg_offset(adev, me, mmSDMA0_GFX_RB_WPTR_HI)) >> 2;
  229. DRM_DEBUG("wptr [%i]high== 0x%08x low==0x%08x\n",
  230. me, highbit, lowbit);
  231. wptr = highbit;
  232. wptr = wptr << 32;
  233. wptr |= lowbit;
  234. }
  235. return wptr >> 2;
  236. }
  237. /**
  238. * sdma_v4_0_ring_set_wptr - commit the write pointer
  239. *
  240. * @ring: amdgpu ring pointer
  241. *
  242. * Write the wptr back to the hardware (VEGA10+).
  243. */
  244. static void sdma_v4_0_ring_set_wptr(struct amdgpu_ring *ring)
  245. {
  246. struct amdgpu_device *adev = ring->adev;
  247. DRM_DEBUG("Setting write pointer\n");
  248. if (ring->use_doorbell) {
  249. u64 *wb = (u64 *)&adev->wb.wb[ring->wptr_offs];
  250. DRM_DEBUG("Using doorbell -- "
  251. "wptr_offs == 0x%08x "
  252. "lower_32_bits(ring->wptr) << 2 == 0x%08x "
  253. "upper_32_bits(ring->wptr) << 2 == 0x%08x\n",
  254. ring->wptr_offs,
  255. lower_32_bits(ring->wptr << 2),
  256. upper_32_bits(ring->wptr << 2));
  257. /* XXX check if swapping is necessary on BE */
  258. WRITE_ONCE(*wb, (ring->wptr << 2));
  259. DRM_DEBUG("calling WDOORBELL64(0x%08x, 0x%016llx)\n",
  260. ring->doorbell_index, ring->wptr << 2);
  261. WDOORBELL64(ring->doorbell_index, ring->wptr << 2);
  262. } else {
  263. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  264. DRM_DEBUG("Not using doorbell -- "
  265. "mmSDMA%i_GFX_RB_WPTR == 0x%08x "
  266. "mmSDMA%i_GFX_RB_WPTR_HI == 0x%08x\n",
  267. me,
  268. lower_32_bits(ring->wptr << 2),
  269. me,
  270. upper_32_bits(ring->wptr << 2));
  271. WREG32(sdma_v4_0_get_reg_offset(adev, me, mmSDMA0_GFX_RB_WPTR), lower_32_bits(ring->wptr << 2));
  272. WREG32(sdma_v4_0_get_reg_offset(adev, me, mmSDMA0_GFX_RB_WPTR_HI), upper_32_bits(ring->wptr << 2));
  273. }
  274. }
  275. static void sdma_v4_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  276. {
  277. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  278. int i;
  279. for (i = 0; i < count; i++)
  280. if (sdma && sdma->burst_nop && (i == 0))
  281. amdgpu_ring_write(ring, ring->funcs->nop |
  282. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  283. else
  284. amdgpu_ring_write(ring, ring->funcs->nop);
  285. }
  286. /**
  287. * sdma_v4_0_ring_emit_ib - Schedule an IB on the DMA engine
  288. *
  289. * @ring: amdgpu ring pointer
  290. * @ib: IB object to schedule
  291. *
  292. * Schedule an IB in the DMA ring (VEGA10).
  293. */
  294. static void sdma_v4_0_ring_emit_ib(struct amdgpu_ring *ring,
  295. struct amdgpu_ib *ib,
  296. unsigned vmid, bool ctx_switch)
  297. {
  298. /* IB packet must end on a 8 DW boundary */
  299. sdma_v4_0_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
  300. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  301. SDMA_PKT_INDIRECT_HEADER_VMID(vmid & 0xf));
  302. /* base must be 32 byte aligned */
  303. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  304. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  305. amdgpu_ring_write(ring, ib->length_dw);
  306. amdgpu_ring_write(ring, 0);
  307. amdgpu_ring_write(ring, 0);
  308. }
  309. /**
  310. * sdma_v4_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  311. *
  312. * @ring: amdgpu ring pointer
  313. *
  314. * Emit an hdp flush packet on the requested DMA ring.
  315. */
  316. static void sdma_v4_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  317. {
  318. struct amdgpu_device *adev = ring->adev;
  319. u32 ref_and_mask = 0;
  320. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  321. if (ring == &ring->adev->sdma.instance[0].ring)
  322. ref_and_mask = nbio_hf_reg->ref_and_mask_sdma0;
  323. else
  324. ref_and_mask = nbio_hf_reg->ref_and_mask_sdma1;
  325. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  326. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  327. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  328. amdgpu_ring_write(ring, (adev->nbio_funcs->get_hdp_flush_done_offset(adev)) << 2);
  329. amdgpu_ring_write(ring, (adev->nbio_funcs->get_hdp_flush_req_offset(adev)) << 2);
  330. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  331. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  332. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  333. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  334. }
  335. static void sdma_v4_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  336. {
  337. struct amdgpu_device *adev = ring->adev;
  338. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  339. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  340. amdgpu_ring_write(ring, SOC15_REG_OFFSET(HDP, 0, mmHDP_READ_CACHE_INVALIDATE));
  341. amdgpu_ring_write(ring, 1);
  342. }
  343. /**
  344. * sdma_v4_0_ring_emit_fence - emit a fence on the DMA ring
  345. *
  346. * @ring: amdgpu ring pointer
  347. * @fence: amdgpu fence object
  348. *
  349. * Add a DMA fence packet to the ring to write
  350. * the fence seq number and DMA trap packet to generate
  351. * an interrupt if needed (VEGA10).
  352. */
  353. static void sdma_v4_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  354. unsigned flags)
  355. {
  356. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  357. /* write the fence */
  358. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  359. /* zero in first two bits */
  360. BUG_ON(addr & 0x3);
  361. amdgpu_ring_write(ring, lower_32_bits(addr));
  362. amdgpu_ring_write(ring, upper_32_bits(addr));
  363. amdgpu_ring_write(ring, lower_32_bits(seq));
  364. /* optionally write high bits as well */
  365. if (write64bit) {
  366. addr += 4;
  367. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  368. /* zero in first two bits */
  369. BUG_ON(addr & 0x3);
  370. amdgpu_ring_write(ring, lower_32_bits(addr));
  371. amdgpu_ring_write(ring, upper_32_bits(addr));
  372. amdgpu_ring_write(ring, upper_32_bits(seq));
  373. }
  374. /* generate an interrupt */
  375. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  376. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  377. }
  378. /**
  379. * sdma_v4_0_gfx_stop - stop the gfx async dma engines
  380. *
  381. * @adev: amdgpu_device pointer
  382. *
  383. * Stop the gfx async dma ring buffers (VEGA10).
  384. */
  385. static void sdma_v4_0_gfx_stop(struct amdgpu_device *adev)
  386. {
  387. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  388. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  389. u32 rb_cntl, ib_cntl;
  390. int i;
  391. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  392. (adev->mman.buffer_funcs_ring == sdma1))
  393. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  394. for (i = 0; i < adev->sdma.num_instances; i++) {
  395. rb_cntl = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_CNTL));
  396. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  397. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  398. ib_cntl = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_IB_CNTL));
  399. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  400. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_IB_CNTL), ib_cntl);
  401. }
  402. sdma0->ready = false;
  403. sdma1->ready = false;
  404. }
  405. /**
  406. * sdma_v4_0_rlc_stop - stop the compute async dma engines
  407. *
  408. * @adev: amdgpu_device pointer
  409. *
  410. * Stop the compute async dma queues (VEGA10).
  411. */
  412. static void sdma_v4_0_rlc_stop(struct amdgpu_device *adev)
  413. {
  414. /* XXX todo */
  415. }
  416. /**
  417. * sdma_v_0_ctx_switch_enable - stop the async dma engines context switch
  418. *
  419. * @adev: amdgpu_device pointer
  420. * @enable: enable/disable the DMA MEs context switch.
  421. *
  422. * Halt or unhalt the async dma engines context switch (VEGA10).
  423. */
  424. static void sdma_v4_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  425. {
  426. u32 f32_cntl, phase_quantum = 0;
  427. int i;
  428. if (amdgpu_sdma_phase_quantum) {
  429. unsigned value = amdgpu_sdma_phase_quantum;
  430. unsigned unit = 0;
  431. while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  432. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
  433. value = (value + 1) >> 1;
  434. unit++;
  435. }
  436. if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  437. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
  438. value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  439. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
  440. unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  441. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
  442. WARN_ONCE(1,
  443. "clamping sdma_phase_quantum to %uK clock cycles\n",
  444. value << unit);
  445. }
  446. phase_quantum =
  447. value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
  448. unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
  449. }
  450. for (i = 0; i < adev->sdma.num_instances; i++) {
  451. f32_cntl = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_CNTL));
  452. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  453. AUTO_CTXSW_ENABLE, enable ? 1 : 0);
  454. if (enable && amdgpu_sdma_phase_quantum) {
  455. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_PHASE0_QUANTUM),
  456. phase_quantum);
  457. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_PHASE1_QUANTUM),
  458. phase_quantum);
  459. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_PHASE2_QUANTUM),
  460. phase_quantum);
  461. }
  462. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_CNTL), f32_cntl);
  463. }
  464. }
  465. /**
  466. * sdma_v4_0_enable - stop the async dma engines
  467. *
  468. * @adev: amdgpu_device pointer
  469. * @enable: enable/disable the DMA MEs.
  470. *
  471. * Halt or unhalt the async dma engines (VEGA10).
  472. */
  473. static void sdma_v4_0_enable(struct amdgpu_device *adev, bool enable)
  474. {
  475. u32 f32_cntl;
  476. int i;
  477. if (enable == false) {
  478. sdma_v4_0_gfx_stop(adev);
  479. sdma_v4_0_rlc_stop(adev);
  480. }
  481. for (i = 0; i < adev->sdma.num_instances; i++) {
  482. f32_cntl = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_F32_CNTL));
  483. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, enable ? 0 : 1);
  484. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_F32_CNTL), f32_cntl);
  485. }
  486. }
  487. /**
  488. * sdma_v4_0_gfx_resume - setup and start the async dma engines
  489. *
  490. * @adev: amdgpu_device pointer
  491. *
  492. * Set up the gfx DMA ring buffers and enable them (VEGA10).
  493. * Returns 0 for success, error for failure.
  494. */
  495. static int sdma_v4_0_gfx_resume(struct amdgpu_device *adev)
  496. {
  497. struct amdgpu_ring *ring;
  498. u32 rb_cntl, ib_cntl, wptr_poll_cntl;
  499. u32 rb_bufsz;
  500. u32 wb_offset;
  501. u32 doorbell;
  502. u32 doorbell_offset;
  503. u32 temp;
  504. u64 wptr_gpu_addr;
  505. int i, r;
  506. for (i = 0; i < adev->sdma.num_instances; i++) {
  507. ring = &adev->sdma.instance[i].ring;
  508. wb_offset = (ring->rptr_offs * 4);
  509. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL), 0);
  510. /* Set ring buffer size in dwords */
  511. rb_bufsz = order_base_2(ring->ring_size / 4);
  512. rb_cntl = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_CNTL));
  513. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  514. #ifdef __BIG_ENDIAN
  515. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  516. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  517. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  518. #endif
  519. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  520. /* Initialize the ring buffer's read and write pointers */
  521. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_RPTR), 0);
  522. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_RPTR_HI), 0);
  523. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR), 0);
  524. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR_HI), 0);
  525. /* set the wb address whether it's enabled or not */
  526. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_RPTR_ADDR_HI),
  527. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  528. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_RPTR_ADDR_LO),
  529. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  530. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  531. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_BASE), ring->gpu_addr >> 8);
  532. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_BASE_HI), ring->gpu_addr >> 40);
  533. ring->wptr = 0;
  534. /* before programing wptr to a less value, need set minor_ptr_update first */
  535. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_MINOR_PTR_UPDATE), 1);
  536. if (!amdgpu_sriov_vf(adev)) { /* only bare-metal use register write for wptr */
  537. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR), lower_32_bits(ring->wptr) << 2);
  538. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR_HI), upper_32_bits(ring->wptr) << 2);
  539. }
  540. doorbell = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_DOORBELL));
  541. doorbell_offset = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_DOORBELL_OFFSET));
  542. if (ring->use_doorbell) {
  543. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
  544. doorbell_offset = REG_SET_FIELD(doorbell_offset, SDMA0_GFX_DOORBELL_OFFSET,
  545. OFFSET, ring->doorbell_index);
  546. } else {
  547. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
  548. }
  549. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_DOORBELL), doorbell);
  550. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_DOORBELL_OFFSET), doorbell_offset);
  551. adev->nbio_funcs->sdma_doorbell_range(adev, i, ring->use_doorbell,
  552. ring->doorbell_index);
  553. if (amdgpu_sriov_vf(adev))
  554. sdma_v4_0_ring_set_wptr(ring);
  555. /* set minor_ptr_update to 0 after wptr programed */
  556. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_MINOR_PTR_UPDATE), 0);
  557. /* set utc l1 enable flag always to 1 */
  558. temp = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_CNTL));
  559. temp = REG_SET_FIELD(temp, SDMA0_CNTL, UTC_L1_ENABLE, 1);
  560. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_CNTL), temp);
  561. if (!amdgpu_sriov_vf(adev)) {
  562. /* unhalt engine */
  563. temp = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_F32_CNTL));
  564. temp = REG_SET_FIELD(temp, SDMA0_F32_CNTL, HALT, 0);
  565. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_F32_CNTL), temp);
  566. }
  567. /* setup the wptr shadow polling */
  568. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  569. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR_POLL_ADDR_LO),
  570. lower_32_bits(wptr_gpu_addr));
  571. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR_POLL_ADDR_HI),
  572. upper_32_bits(wptr_gpu_addr));
  573. wptr_poll_cntl = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR_POLL_CNTL));
  574. if (amdgpu_sriov_vf(adev))
  575. wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl, SDMA0_GFX_RB_WPTR_POLL_CNTL, F32_POLL_ENABLE, 1);
  576. else
  577. wptr_poll_cntl = REG_SET_FIELD(wptr_poll_cntl, SDMA0_GFX_RB_WPTR_POLL_CNTL, F32_POLL_ENABLE, 0);
  578. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_WPTR_POLL_CNTL), wptr_poll_cntl);
  579. /* enable DMA RB */
  580. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  581. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  582. ib_cntl = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_IB_CNTL));
  583. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  584. #ifdef __BIG_ENDIAN
  585. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  586. #endif
  587. /* enable DMA IBs */
  588. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_GFX_IB_CNTL), ib_cntl);
  589. ring->ready = true;
  590. if (amdgpu_sriov_vf(adev)) { /* bare-metal sequence doesn't need below to lines */
  591. sdma_v4_0_ctx_switch_enable(adev, true);
  592. sdma_v4_0_enable(adev, true);
  593. }
  594. r = amdgpu_ring_test_ring(ring);
  595. if (r) {
  596. ring->ready = false;
  597. return r;
  598. }
  599. if (adev->mman.buffer_funcs_ring == ring)
  600. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  601. }
  602. return 0;
  603. }
  604. static void
  605. sdma_v4_1_update_power_gating(struct amdgpu_device *adev, bool enable)
  606. {
  607. uint32_t def, data;
  608. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_SDMA)) {
  609. /* disable idle interrupt */
  610. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  611. data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  612. if (data != def)
  613. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  614. } else {
  615. /* disable idle interrupt */
  616. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  617. data &= ~SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  618. if (data != def)
  619. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  620. }
  621. }
  622. static void sdma_v4_1_init_power_gating(struct amdgpu_device *adev)
  623. {
  624. uint32_t def, data;
  625. /* Enable HW based PG. */
  626. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  627. data |= SDMA0_POWER_CNTL__PG_CNTL_ENABLE_MASK;
  628. if (data != def)
  629. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  630. /* enable interrupt */
  631. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  632. data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  633. if (data != def)
  634. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  635. /* Configure hold time to filter in-valid power on/off request. Use default right now */
  636. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  637. data &= ~SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK;
  638. data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK);
  639. /* Configure switch time for hysteresis purpose. Use default right now */
  640. data &= ~SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK;
  641. data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK);
  642. if(data != def)
  643. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  644. }
  645. static void sdma_v4_0_init_pg(struct amdgpu_device *adev)
  646. {
  647. if (!(adev->pg_flags & AMD_PG_SUPPORT_SDMA))
  648. return;
  649. switch (adev->asic_type) {
  650. case CHIP_RAVEN:
  651. sdma_v4_1_init_power_gating(adev);
  652. sdma_v4_1_update_power_gating(adev, true);
  653. break;
  654. default:
  655. break;
  656. }
  657. }
  658. /**
  659. * sdma_v4_0_rlc_resume - setup and start the async dma engines
  660. *
  661. * @adev: amdgpu_device pointer
  662. *
  663. * Set up the compute DMA queues and enable them (VEGA10).
  664. * Returns 0 for success, error for failure.
  665. */
  666. static int sdma_v4_0_rlc_resume(struct amdgpu_device *adev)
  667. {
  668. sdma_v4_0_init_pg(adev);
  669. return 0;
  670. }
  671. /**
  672. * sdma_v4_0_load_microcode - load the sDMA ME ucode
  673. *
  674. * @adev: amdgpu_device pointer
  675. *
  676. * Loads the sDMA0/1 ucode.
  677. * Returns 0 for success, -EINVAL if the ucode is not available.
  678. */
  679. static int sdma_v4_0_load_microcode(struct amdgpu_device *adev)
  680. {
  681. const struct sdma_firmware_header_v1_0 *hdr;
  682. const __le32 *fw_data;
  683. u32 fw_size;
  684. int i, j;
  685. /* halt the MEs */
  686. sdma_v4_0_enable(adev, false);
  687. for (i = 0; i < adev->sdma.num_instances; i++) {
  688. if (!adev->sdma.instance[i].fw)
  689. return -EINVAL;
  690. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  691. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  692. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  693. fw_data = (const __le32 *)
  694. (adev->sdma.instance[i].fw->data +
  695. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  696. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_UCODE_ADDR), 0);
  697. for (j = 0; j < fw_size; j++)
  698. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_UCODE_DATA), le32_to_cpup(fw_data++));
  699. WREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_UCODE_ADDR), adev->sdma.instance[i].fw_version);
  700. }
  701. return 0;
  702. }
  703. /**
  704. * sdma_v4_0_start - setup and start the async dma engines
  705. *
  706. * @adev: amdgpu_device pointer
  707. *
  708. * Set up the DMA engines and enable them (VEGA10).
  709. * Returns 0 for success, error for failure.
  710. */
  711. static int sdma_v4_0_start(struct amdgpu_device *adev)
  712. {
  713. int r = 0;
  714. if (amdgpu_sriov_vf(adev)) {
  715. sdma_v4_0_ctx_switch_enable(adev, false);
  716. sdma_v4_0_enable(adev, false);
  717. /* set RB registers */
  718. r = sdma_v4_0_gfx_resume(adev);
  719. return r;
  720. }
  721. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  722. r = sdma_v4_0_load_microcode(adev);
  723. if (r)
  724. return r;
  725. }
  726. /* unhalt the MEs */
  727. sdma_v4_0_enable(adev, true);
  728. /* enable sdma ring preemption */
  729. sdma_v4_0_ctx_switch_enable(adev, true);
  730. /* start the gfx rings and rlc compute queues */
  731. r = sdma_v4_0_gfx_resume(adev);
  732. if (r)
  733. return r;
  734. r = sdma_v4_0_rlc_resume(adev);
  735. return r;
  736. }
  737. /**
  738. * sdma_v4_0_ring_test_ring - simple async dma engine test
  739. *
  740. * @ring: amdgpu_ring structure holding ring information
  741. *
  742. * Test the DMA engine by writing using it to write an
  743. * value to memory. (VEGA10).
  744. * Returns 0 for success, error for failure.
  745. */
  746. static int sdma_v4_0_ring_test_ring(struct amdgpu_ring *ring)
  747. {
  748. struct amdgpu_device *adev = ring->adev;
  749. unsigned i;
  750. unsigned index;
  751. int r;
  752. u32 tmp;
  753. u64 gpu_addr;
  754. r = amdgpu_device_wb_get(adev, &index);
  755. if (r) {
  756. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  757. return r;
  758. }
  759. gpu_addr = adev->wb.gpu_addr + (index * 4);
  760. tmp = 0xCAFEDEAD;
  761. adev->wb.wb[index] = cpu_to_le32(tmp);
  762. r = amdgpu_ring_alloc(ring, 5);
  763. if (r) {
  764. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  765. amdgpu_device_wb_free(adev, index);
  766. return r;
  767. }
  768. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  769. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  770. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  771. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  772. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0));
  773. amdgpu_ring_write(ring, 0xDEADBEEF);
  774. amdgpu_ring_commit(ring);
  775. for (i = 0; i < adev->usec_timeout; i++) {
  776. tmp = le32_to_cpu(adev->wb.wb[index]);
  777. if (tmp == 0xDEADBEEF)
  778. break;
  779. DRM_UDELAY(1);
  780. }
  781. if (i < adev->usec_timeout) {
  782. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  783. } else {
  784. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  785. ring->idx, tmp);
  786. r = -EINVAL;
  787. }
  788. amdgpu_device_wb_free(adev, index);
  789. return r;
  790. }
  791. /**
  792. * sdma_v4_0_ring_test_ib - test an IB on the DMA engine
  793. *
  794. * @ring: amdgpu_ring structure holding ring information
  795. *
  796. * Test a simple IB in the DMA ring (VEGA10).
  797. * Returns 0 on success, error on failure.
  798. */
  799. static int sdma_v4_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  800. {
  801. struct amdgpu_device *adev = ring->adev;
  802. struct amdgpu_ib ib;
  803. struct dma_fence *f = NULL;
  804. unsigned index;
  805. long r;
  806. u32 tmp = 0;
  807. u64 gpu_addr;
  808. r = amdgpu_device_wb_get(adev, &index);
  809. if (r) {
  810. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  811. return r;
  812. }
  813. gpu_addr = adev->wb.gpu_addr + (index * 4);
  814. tmp = 0xCAFEDEAD;
  815. adev->wb.wb[index] = cpu_to_le32(tmp);
  816. memset(&ib, 0, sizeof(ib));
  817. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  818. if (r) {
  819. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  820. goto err0;
  821. }
  822. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  823. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  824. ib.ptr[1] = lower_32_bits(gpu_addr);
  825. ib.ptr[2] = upper_32_bits(gpu_addr);
  826. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0);
  827. ib.ptr[4] = 0xDEADBEEF;
  828. ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  829. ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  830. ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  831. ib.length_dw = 8;
  832. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  833. if (r)
  834. goto err1;
  835. r = dma_fence_wait_timeout(f, false, timeout);
  836. if (r == 0) {
  837. DRM_ERROR("amdgpu: IB test timed out\n");
  838. r = -ETIMEDOUT;
  839. goto err1;
  840. } else if (r < 0) {
  841. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  842. goto err1;
  843. }
  844. tmp = le32_to_cpu(adev->wb.wb[index]);
  845. if (tmp == 0xDEADBEEF) {
  846. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  847. r = 0;
  848. } else {
  849. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  850. r = -EINVAL;
  851. }
  852. err1:
  853. amdgpu_ib_free(adev, &ib, NULL);
  854. dma_fence_put(f);
  855. err0:
  856. amdgpu_device_wb_free(adev, index);
  857. return r;
  858. }
  859. /**
  860. * sdma_v4_0_vm_copy_pte - update PTEs by copying them from the GART
  861. *
  862. * @ib: indirect buffer to fill with commands
  863. * @pe: addr of the page entry
  864. * @src: src addr to copy from
  865. * @count: number of page entries to update
  866. *
  867. * Update PTEs by copying them from the GART using sDMA (VEGA10).
  868. */
  869. static void sdma_v4_0_vm_copy_pte(struct amdgpu_ib *ib,
  870. uint64_t pe, uint64_t src,
  871. unsigned count)
  872. {
  873. unsigned bytes = count * 8;
  874. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  875. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  876. ib->ptr[ib->length_dw++] = bytes - 1;
  877. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  878. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  879. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  880. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  881. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  882. }
  883. /**
  884. * sdma_v4_0_vm_write_pte - update PTEs by writing them manually
  885. *
  886. * @ib: indirect buffer to fill with commands
  887. * @pe: addr of the page entry
  888. * @addr: dst addr to write into pe
  889. * @count: number of page entries to update
  890. * @incr: increase next addr by incr bytes
  891. * @flags: access flags
  892. *
  893. * Update PTEs by writing them manually using sDMA (VEGA10).
  894. */
  895. static void sdma_v4_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  896. uint64_t value, unsigned count,
  897. uint32_t incr)
  898. {
  899. unsigned ndw = count * 2;
  900. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  901. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  902. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  903. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  904. ib->ptr[ib->length_dw++] = ndw - 1;
  905. for (; ndw > 0; ndw -= 2) {
  906. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  907. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  908. value += incr;
  909. }
  910. }
  911. /**
  912. * sdma_v4_0_vm_set_pte_pde - update the page tables using sDMA
  913. *
  914. * @ib: indirect buffer to fill with commands
  915. * @pe: addr of the page entry
  916. * @addr: dst addr to write into pe
  917. * @count: number of page entries to update
  918. * @incr: increase next addr by incr bytes
  919. * @flags: access flags
  920. *
  921. * Update the page tables using sDMA (VEGA10).
  922. */
  923. static void sdma_v4_0_vm_set_pte_pde(struct amdgpu_ib *ib,
  924. uint64_t pe,
  925. uint64_t addr, unsigned count,
  926. uint32_t incr, uint64_t flags)
  927. {
  928. /* for physically contiguous pages (vram) */
  929. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_PTEPDE);
  930. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  931. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  932. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  933. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  934. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  935. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  936. ib->ptr[ib->length_dw++] = incr; /* increment size */
  937. ib->ptr[ib->length_dw++] = 0;
  938. ib->ptr[ib->length_dw++] = count - 1; /* number of entries */
  939. }
  940. /**
  941. * sdma_v4_0_ring_pad_ib - pad the IB to the required number of dw
  942. *
  943. * @ib: indirect buffer to fill with padding
  944. *
  945. */
  946. static void sdma_v4_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  947. {
  948. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  949. u32 pad_count;
  950. int i;
  951. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  952. for (i = 0; i < pad_count; i++)
  953. if (sdma && sdma->burst_nop && (i == 0))
  954. ib->ptr[ib->length_dw++] =
  955. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  956. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  957. else
  958. ib->ptr[ib->length_dw++] =
  959. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  960. }
  961. /**
  962. * sdma_v4_0_ring_emit_pipeline_sync - sync the pipeline
  963. *
  964. * @ring: amdgpu_ring pointer
  965. *
  966. * Make sure all previous operations are completed (CIK).
  967. */
  968. static void sdma_v4_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  969. {
  970. uint32_t seq = ring->fence_drv.sync_seq;
  971. uint64_t addr = ring->fence_drv.gpu_addr;
  972. /* wait for idle */
  973. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  974. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  975. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  976. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  977. amdgpu_ring_write(ring, addr & 0xfffffffc);
  978. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  979. amdgpu_ring_write(ring, seq); /* reference */
  980. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  981. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  982. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  983. }
  984. /**
  985. * sdma_v4_0_ring_emit_vm_flush - vm flush using sDMA
  986. *
  987. * @ring: amdgpu_ring pointer
  988. * @vm: amdgpu_vm pointer
  989. *
  990. * Update the page table base and flush the VM TLB
  991. * using sDMA (VEGA10).
  992. */
  993. static void sdma_v4_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  994. unsigned vmid, uint64_t pd_addr)
  995. {
  996. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  997. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vmid);
  998. uint64_t flags = AMDGPU_PTE_VALID;
  999. unsigned eng = ring->vm_inv_eng;
  1000. amdgpu_gart_get_vm_pde(ring->adev, -1, &pd_addr, &flags);
  1001. pd_addr |= flags;
  1002. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  1003. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  1004. amdgpu_ring_write(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2);
  1005. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1006. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  1007. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  1008. amdgpu_ring_write(ring, hub->ctx0_ptb_addr_hi32 + vmid * 2);
  1009. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  1010. /* flush TLB */
  1011. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  1012. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  1013. amdgpu_ring_write(ring, hub->vm_inv_eng0_req + eng);
  1014. amdgpu_ring_write(ring, req);
  1015. /* wait for flush */
  1016. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  1017. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  1018. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* equal */
  1019. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  1020. amdgpu_ring_write(ring, 0);
  1021. amdgpu_ring_write(ring, 1 << vmid); /* reference */
  1022. amdgpu_ring_write(ring, 1 << vmid); /* mask */
  1023. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  1024. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10));
  1025. }
  1026. static int sdma_v4_0_early_init(void *handle)
  1027. {
  1028. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1029. if (adev->asic_type == CHIP_RAVEN)
  1030. adev->sdma.num_instances = 1;
  1031. else
  1032. adev->sdma.num_instances = 2;
  1033. sdma_v4_0_set_ring_funcs(adev);
  1034. sdma_v4_0_set_buffer_funcs(adev);
  1035. sdma_v4_0_set_vm_pte_funcs(adev);
  1036. sdma_v4_0_set_irq_funcs(adev);
  1037. return 0;
  1038. }
  1039. static int sdma_v4_0_sw_init(void *handle)
  1040. {
  1041. struct amdgpu_ring *ring;
  1042. int r, i;
  1043. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1044. /* SDMA trap event */
  1045. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_SDMA0, 224,
  1046. &adev->sdma.trap_irq);
  1047. if (r)
  1048. return r;
  1049. /* SDMA trap event */
  1050. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_SDMA1, 224,
  1051. &adev->sdma.trap_irq);
  1052. if (r)
  1053. return r;
  1054. r = sdma_v4_0_init_microcode(adev);
  1055. if (r) {
  1056. DRM_ERROR("Failed to load sdma firmware!\n");
  1057. return r;
  1058. }
  1059. for (i = 0; i < adev->sdma.num_instances; i++) {
  1060. ring = &adev->sdma.instance[i].ring;
  1061. ring->ring_obj = NULL;
  1062. ring->use_doorbell = true;
  1063. DRM_INFO("use_doorbell being set to: [%s]\n",
  1064. ring->use_doorbell?"true":"false");
  1065. ring->doorbell_index = (i == 0) ?
  1066. (AMDGPU_DOORBELL64_sDMA_ENGINE0 << 1) //get DWORD offset
  1067. : (AMDGPU_DOORBELL64_sDMA_ENGINE1 << 1); // get DWORD offset
  1068. sprintf(ring->name, "sdma%d", i);
  1069. r = amdgpu_ring_init(adev, ring, 1024,
  1070. &adev->sdma.trap_irq,
  1071. (i == 0) ?
  1072. AMDGPU_SDMA_IRQ_TRAP0 :
  1073. AMDGPU_SDMA_IRQ_TRAP1);
  1074. if (r)
  1075. return r;
  1076. }
  1077. return r;
  1078. }
  1079. static int sdma_v4_0_sw_fini(void *handle)
  1080. {
  1081. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1082. int i;
  1083. for (i = 0; i < adev->sdma.num_instances; i++)
  1084. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  1085. for (i = 0; i < adev->sdma.num_instances; i++) {
  1086. release_firmware(adev->sdma.instance[i].fw);
  1087. adev->sdma.instance[i].fw = NULL;
  1088. }
  1089. return 0;
  1090. }
  1091. static int sdma_v4_0_hw_init(void *handle)
  1092. {
  1093. int r;
  1094. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1095. sdma_v4_0_init_golden_registers(adev);
  1096. r = sdma_v4_0_start(adev);
  1097. return r;
  1098. }
  1099. static int sdma_v4_0_hw_fini(void *handle)
  1100. {
  1101. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1102. if (amdgpu_sriov_vf(adev))
  1103. return 0;
  1104. sdma_v4_0_ctx_switch_enable(adev, false);
  1105. sdma_v4_0_enable(adev, false);
  1106. return 0;
  1107. }
  1108. static int sdma_v4_0_suspend(void *handle)
  1109. {
  1110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1111. return sdma_v4_0_hw_fini(adev);
  1112. }
  1113. static int sdma_v4_0_resume(void *handle)
  1114. {
  1115. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1116. return sdma_v4_0_hw_init(adev);
  1117. }
  1118. static bool sdma_v4_0_is_idle(void *handle)
  1119. {
  1120. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1121. u32 i;
  1122. for (i = 0; i < adev->sdma.num_instances; i++) {
  1123. u32 tmp = RREG32(sdma_v4_0_get_reg_offset(adev, i, mmSDMA0_STATUS_REG));
  1124. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  1125. return false;
  1126. }
  1127. return true;
  1128. }
  1129. static int sdma_v4_0_wait_for_idle(void *handle)
  1130. {
  1131. unsigned i;
  1132. u32 sdma0, sdma1;
  1133. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1134. for (i = 0; i < adev->usec_timeout; i++) {
  1135. sdma0 = RREG32(sdma_v4_0_get_reg_offset(adev, 0, mmSDMA0_STATUS_REG));
  1136. sdma1 = RREG32(sdma_v4_0_get_reg_offset(adev, 1, mmSDMA0_STATUS_REG));
  1137. if (sdma0 & sdma1 & SDMA0_STATUS_REG__IDLE_MASK)
  1138. return 0;
  1139. udelay(1);
  1140. }
  1141. return -ETIMEDOUT;
  1142. }
  1143. static int sdma_v4_0_soft_reset(void *handle)
  1144. {
  1145. /* todo */
  1146. return 0;
  1147. }
  1148. static int sdma_v4_0_set_trap_irq_state(struct amdgpu_device *adev,
  1149. struct amdgpu_irq_src *source,
  1150. unsigned type,
  1151. enum amdgpu_interrupt_state state)
  1152. {
  1153. u32 sdma_cntl;
  1154. u32 reg_offset = (type == AMDGPU_SDMA_IRQ_TRAP0) ?
  1155. sdma_v4_0_get_reg_offset(adev, 0, mmSDMA0_CNTL) :
  1156. sdma_v4_0_get_reg_offset(adev, 1, mmSDMA0_CNTL);
  1157. sdma_cntl = RREG32(reg_offset);
  1158. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE,
  1159. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  1160. WREG32(reg_offset, sdma_cntl);
  1161. return 0;
  1162. }
  1163. static int sdma_v4_0_process_trap_irq(struct amdgpu_device *adev,
  1164. struct amdgpu_irq_src *source,
  1165. struct amdgpu_iv_entry *entry)
  1166. {
  1167. DRM_DEBUG("IH: SDMA trap\n");
  1168. switch (entry->client_id) {
  1169. case AMDGPU_IH_CLIENTID_SDMA0:
  1170. switch (entry->ring_id) {
  1171. case 0:
  1172. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1173. break;
  1174. case 1:
  1175. /* XXX compute */
  1176. break;
  1177. case 2:
  1178. /* XXX compute */
  1179. break;
  1180. case 3:
  1181. /* XXX page queue*/
  1182. break;
  1183. }
  1184. break;
  1185. case AMDGPU_IH_CLIENTID_SDMA1:
  1186. switch (entry->ring_id) {
  1187. case 0:
  1188. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1189. break;
  1190. case 1:
  1191. /* XXX compute */
  1192. break;
  1193. case 2:
  1194. /* XXX compute */
  1195. break;
  1196. case 3:
  1197. /* XXX page queue*/
  1198. break;
  1199. }
  1200. break;
  1201. }
  1202. return 0;
  1203. }
  1204. static int sdma_v4_0_process_illegal_inst_irq(struct amdgpu_device *adev,
  1205. struct amdgpu_irq_src *source,
  1206. struct amdgpu_iv_entry *entry)
  1207. {
  1208. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1209. schedule_work(&adev->reset_work);
  1210. return 0;
  1211. }
  1212. static void sdma_v4_0_update_medium_grain_clock_gating(
  1213. struct amdgpu_device *adev,
  1214. bool enable)
  1215. {
  1216. uint32_t data, def;
  1217. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  1218. /* enable sdma0 clock gating */
  1219. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1220. data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1221. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1222. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1223. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1224. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1225. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1226. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1227. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1228. if (def != data)
  1229. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), data);
  1230. if (adev->asic_type == CHIP_VEGA10) {
  1231. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL));
  1232. data &= ~(SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1233. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1234. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1235. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1236. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1237. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1238. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1239. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1240. if (def != data)
  1241. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), data);
  1242. }
  1243. } else {
  1244. /* disable sdma0 clock gating */
  1245. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1246. data |= (SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1247. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1248. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1249. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1250. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1251. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1252. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1253. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1254. if (def != data)
  1255. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), data);
  1256. if (adev->asic_type == CHIP_VEGA10) {
  1257. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL));
  1258. data |= (SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1259. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1260. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1261. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1262. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1263. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1264. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1265. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1266. if (def != data)
  1267. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), data);
  1268. }
  1269. }
  1270. }
  1271. static void sdma_v4_0_update_medium_grain_light_sleep(
  1272. struct amdgpu_device *adev,
  1273. bool enable)
  1274. {
  1275. uint32_t data, def;
  1276. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  1277. /* 1-not override: enable sdma0 mem light sleep */
  1278. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1279. data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1280. if (def != data)
  1281. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  1282. /* 1-not override: enable sdma1 mem light sleep */
  1283. if (adev->asic_type == CHIP_VEGA10) {
  1284. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL));
  1285. data |= SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1286. if (def != data)
  1287. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), data);
  1288. }
  1289. } else {
  1290. /* 0-override:disable sdma0 mem light sleep */
  1291. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1292. data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1293. if (def != data)
  1294. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  1295. /* 0-override:disable sdma1 mem light sleep */
  1296. if (adev->asic_type == CHIP_VEGA10) {
  1297. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL));
  1298. data &= ~SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1299. if (def != data)
  1300. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), data);
  1301. }
  1302. }
  1303. }
  1304. static int sdma_v4_0_set_clockgating_state(void *handle,
  1305. enum amd_clockgating_state state)
  1306. {
  1307. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1308. if (amdgpu_sriov_vf(adev))
  1309. return 0;
  1310. switch (adev->asic_type) {
  1311. case CHIP_VEGA10:
  1312. case CHIP_RAVEN:
  1313. sdma_v4_0_update_medium_grain_clock_gating(adev,
  1314. state == AMD_CG_STATE_GATE ? true : false);
  1315. sdma_v4_0_update_medium_grain_light_sleep(adev,
  1316. state == AMD_CG_STATE_GATE ? true : false);
  1317. break;
  1318. default:
  1319. break;
  1320. }
  1321. return 0;
  1322. }
  1323. static int sdma_v4_0_set_powergating_state(void *handle,
  1324. enum amd_powergating_state state)
  1325. {
  1326. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1327. switch (adev->asic_type) {
  1328. case CHIP_RAVEN:
  1329. sdma_v4_1_update_power_gating(adev,
  1330. state == AMD_PG_STATE_GATE ? true : false);
  1331. break;
  1332. default:
  1333. break;
  1334. }
  1335. return 0;
  1336. }
  1337. static void sdma_v4_0_get_clockgating_state(void *handle, u32 *flags)
  1338. {
  1339. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1340. int data;
  1341. if (amdgpu_sriov_vf(adev))
  1342. *flags = 0;
  1343. /* AMD_CG_SUPPORT_SDMA_MGCG */
  1344. data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1345. if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK))
  1346. *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
  1347. /* AMD_CG_SUPPORT_SDMA_LS */
  1348. data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1349. if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
  1350. *flags |= AMD_CG_SUPPORT_SDMA_LS;
  1351. }
  1352. const struct amd_ip_funcs sdma_v4_0_ip_funcs = {
  1353. .name = "sdma_v4_0",
  1354. .early_init = sdma_v4_0_early_init,
  1355. .late_init = NULL,
  1356. .sw_init = sdma_v4_0_sw_init,
  1357. .sw_fini = sdma_v4_0_sw_fini,
  1358. .hw_init = sdma_v4_0_hw_init,
  1359. .hw_fini = sdma_v4_0_hw_fini,
  1360. .suspend = sdma_v4_0_suspend,
  1361. .resume = sdma_v4_0_resume,
  1362. .is_idle = sdma_v4_0_is_idle,
  1363. .wait_for_idle = sdma_v4_0_wait_for_idle,
  1364. .soft_reset = sdma_v4_0_soft_reset,
  1365. .set_clockgating_state = sdma_v4_0_set_clockgating_state,
  1366. .set_powergating_state = sdma_v4_0_set_powergating_state,
  1367. .get_clockgating_state = sdma_v4_0_get_clockgating_state,
  1368. };
  1369. static const struct amdgpu_ring_funcs sdma_v4_0_ring_funcs = {
  1370. .type = AMDGPU_RING_TYPE_SDMA,
  1371. .align_mask = 0xf,
  1372. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1373. .support_64bit_ptrs = true,
  1374. .vmhub = AMDGPU_MMHUB,
  1375. .get_rptr = sdma_v4_0_ring_get_rptr,
  1376. .get_wptr = sdma_v4_0_ring_get_wptr,
  1377. .set_wptr = sdma_v4_0_ring_set_wptr,
  1378. .emit_frame_size =
  1379. 6 + /* sdma_v4_0_ring_emit_hdp_flush */
  1380. 3 + /* sdma_v4_0_ring_emit_hdp_invalidate */
  1381. 6 + /* sdma_v4_0_ring_emit_pipeline_sync */
  1382. 18 + /* sdma_v4_0_ring_emit_vm_flush */
  1383. 10 + 10 + 10, /* sdma_v4_0_ring_emit_fence x3 for user fence, vm fence */
  1384. .emit_ib_size = 7 + 6, /* sdma_v4_0_ring_emit_ib */
  1385. .emit_ib = sdma_v4_0_ring_emit_ib,
  1386. .emit_fence = sdma_v4_0_ring_emit_fence,
  1387. .emit_pipeline_sync = sdma_v4_0_ring_emit_pipeline_sync,
  1388. .emit_vm_flush = sdma_v4_0_ring_emit_vm_flush,
  1389. .emit_hdp_flush = sdma_v4_0_ring_emit_hdp_flush,
  1390. .emit_hdp_invalidate = sdma_v4_0_ring_emit_hdp_invalidate,
  1391. .test_ring = sdma_v4_0_ring_test_ring,
  1392. .test_ib = sdma_v4_0_ring_test_ib,
  1393. .insert_nop = sdma_v4_0_ring_insert_nop,
  1394. .pad_ib = sdma_v4_0_ring_pad_ib,
  1395. };
  1396. static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev)
  1397. {
  1398. int i;
  1399. for (i = 0; i < adev->sdma.num_instances; i++)
  1400. adev->sdma.instance[i].ring.funcs = &sdma_v4_0_ring_funcs;
  1401. }
  1402. static const struct amdgpu_irq_src_funcs sdma_v4_0_trap_irq_funcs = {
  1403. .set = sdma_v4_0_set_trap_irq_state,
  1404. .process = sdma_v4_0_process_trap_irq,
  1405. };
  1406. static const struct amdgpu_irq_src_funcs sdma_v4_0_illegal_inst_irq_funcs = {
  1407. .process = sdma_v4_0_process_illegal_inst_irq,
  1408. };
  1409. static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev)
  1410. {
  1411. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1412. adev->sdma.trap_irq.funcs = &sdma_v4_0_trap_irq_funcs;
  1413. adev->sdma.illegal_inst_irq.funcs = &sdma_v4_0_illegal_inst_irq_funcs;
  1414. }
  1415. /**
  1416. * sdma_v4_0_emit_copy_buffer - copy buffer using the sDMA engine
  1417. *
  1418. * @ring: amdgpu_ring structure holding ring information
  1419. * @src_offset: src GPU address
  1420. * @dst_offset: dst GPU address
  1421. * @byte_count: number of bytes to xfer
  1422. *
  1423. * Copy GPU buffers using the DMA engine (VEGA10).
  1424. * Used by the amdgpu ttm implementation to move pages if
  1425. * registered as the asic copy callback.
  1426. */
  1427. static void sdma_v4_0_emit_copy_buffer(struct amdgpu_ib *ib,
  1428. uint64_t src_offset,
  1429. uint64_t dst_offset,
  1430. uint32_t byte_count)
  1431. {
  1432. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1433. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1434. ib->ptr[ib->length_dw++] = byte_count - 1;
  1435. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1436. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1437. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1438. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1439. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1440. }
  1441. /**
  1442. * sdma_v4_0_emit_fill_buffer - fill buffer using the sDMA engine
  1443. *
  1444. * @ring: amdgpu_ring structure holding ring information
  1445. * @src_data: value to write to buffer
  1446. * @dst_offset: dst GPU address
  1447. * @byte_count: number of bytes to xfer
  1448. *
  1449. * Fill GPU buffers using the DMA engine (VEGA10).
  1450. */
  1451. static void sdma_v4_0_emit_fill_buffer(struct amdgpu_ib *ib,
  1452. uint32_t src_data,
  1453. uint64_t dst_offset,
  1454. uint32_t byte_count)
  1455. {
  1456. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1457. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1458. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1459. ib->ptr[ib->length_dw++] = src_data;
  1460. ib->ptr[ib->length_dw++] = byte_count - 1;
  1461. }
  1462. static const struct amdgpu_buffer_funcs sdma_v4_0_buffer_funcs = {
  1463. .copy_max_bytes = 0x400000,
  1464. .copy_num_dw = 7,
  1465. .emit_copy_buffer = sdma_v4_0_emit_copy_buffer,
  1466. .fill_max_bytes = 0x400000,
  1467. .fill_num_dw = 5,
  1468. .emit_fill_buffer = sdma_v4_0_emit_fill_buffer,
  1469. };
  1470. static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev)
  1471. {
  1472. if (adev->mman.buffer_funcs == NULL) {
  1473. adev->mman.buffer_funcs = &sdma_v4_0_buffer_funcs;
  1474. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1475. }
  1476. }
  1477. static const struct amdgpu_vm_pte_funcs sdma_v4_0_vm_pte_funcs = {
  1478. .copy_pte_num_dw = 7,
  1479. .copy_pte = sdma_v4_0_vm_copy_pte,
  1480. .write_pte = sdma_v4_0_vm_write_pte,
  1481. .set_max_nums_pte_pde = 0x400000 >> 3,
  1482. .set_pte_pde_num_dw = 10,
  1483. .set_pte_pde = sdma_v4_0_vm_set_pte_pde,
  1484. };
  1485. static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev)
  1486. {
  1487. unsigned i;
  1488. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1489. adev->vm_manager.vm_pte_funcs = &sdma_v4_0_vm_pte_funcs;
  1490. for (i = 0; i < adev->sdma.num_instances; i++)
  1491. adev->vm_manager.vm_pte_rings[i] =
  1492. &adev->sdma.instance[i].ring;
  1493. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1494. }
  1495. }
  1496. const struct amdgpu_ip_block_version sdma_v4_0_ip_block = {
  1497. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1498. .major = 4,
  1499. .minor = 0,
  1500. .rev = 0,
  1501. .funcs = &sdma_v4_0_ip_funcs,
  1502. };