ci_dpm.c 197 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_ucode.h"
  28. #include "cikd.h"
  29. #include "amdgpu_dpm.h"
  30. #include "ci_dpm.h"
  31. #include "gfx_v7_0.h"
  32. #include "atom.h"
  33. #include "amd_pcie.h"
  34. #include <linux/seq_file.h>
  35. #include "smu/smu_7_0_1_d.h"
  36. #include "smu/smu_7_0_1_sh_mask.h"
  37. #include "dce/dce_8_0_d.h"
  38. #include "dce/dce_8_0_sh_mask.h"
  39. #include "bif/bif_4_1_d.h"
  40. #include "bif/bif_4_1_sh_mask.h"
  41. #include "gca/gfx_7_2_d.h"
  42. #include "gca/gfx_7_2_sh_mask.h"
  43. #include "gmc/gmc_7_1_d.h"
  44. #include "gmc/gmc_7_1_sh_mask.h"
  45. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
  47. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  48. MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
  49. #define MC_CG_ARB_FREQ_F0 0x0a
  50. #define MC_CG_ARB_FREQ_F1 0x0b
  51. #define MC_CG_ARB_FREQ_F2 0x0c
  52. #define MC_CG_ARB_FREQ_F3 0x0d
  53. #define SMC_RAM_END 0x40000
  54. #define VOLTAGE_SCALE 4
  55. #define VOLTAGE_VID_OFFSET_SCALE1 625
  56. #define VOLTAGE_VID_OFFSET_SCALE2 100
  57. static const struct ci_pt_defaults defaults_hawaii_xt =
  58. {
  59. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
  60. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  61. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  62. };
  63. static const struct ci_pt_defaults defaults_hawaii_pro =
  64. {
  65. 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
  66. { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
  67. { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
  68. };
  69. static const struct ci_pt_defaults defaults_bonaire_xt =
  70. {
  71. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
  72. { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
  73. { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
  74. };
  75. #if 0
  76. static const struct ci_pt_defaults defaults_bonaire_pro =
  77. {
  78. 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
  79. { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
  80. { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
  81. };
  82. #endif
  83. static const struct ci_pt_defaults defaults_saturn_xt =
  84. {
  85. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
  86. { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
  87. { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
  88. };
  89. #if 0
  90. static const struct ci_pt_defaults defaults_saturn_pro =
  91. {
  92. 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
  93. { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
  94. { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
  95. };
  96. #endif
  97. static const struct ci_pt_config_reg didt_config_ci[] =
  98. {
  99. { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  100. { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  101. { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  102. { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  103. { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  104. { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  105. { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  106. { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  107. { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  108. { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  109. { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  110. { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  111. { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  112. { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  113. { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  114. { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  115. { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  116. { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  117. { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  118. { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  119. { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  120. { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  121. { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  122. { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  123. { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  124. { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  125. { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  126. { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  127. { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  128. { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  129. { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  130. { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  131. { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  132. { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  133. { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  134. { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  135. { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  136. { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  137. { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  138. { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  139. { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  140. { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  141. { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  142. { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  143. { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  144. { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  145. { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  146. { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  147. { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  148. { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  149. { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  150. { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  151. { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  152. { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  153. { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  154. { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  155. { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  156. { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  157. { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  158. { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  159. { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  160. { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  161. { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  162. { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  163. { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  164. { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  165. { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
  166. { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
  167. { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
  168. { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  169. { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
  170. { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
  171. { 0xFFFFFFFF }
  172. };
  173. static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
  174. {
  175. return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
  176. }
  177. #define MC_CG_ARB_FREQ_F0 0x0a
  178. #define MC_CG_ARB_FREQ_F1 0x0b
  179. #define MC_CG_ARB_FREQ_F2 0x0c
  180. #define MC_CG_ARB_FREQ_F3 0x0d
  181. static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  182. u32 arb_freq_src, u32 arb_freq_dest)
  183. {
  184. u32 mc_arb_dram_timing;
  185. u32 mc_arb_dram_timing2;
  186. u32 burst_time;
  187. u32 mc_cg_config;
  188. switch (arb_freq_src) {
  189. case MC_CG_ARB_FREQ_F0:
  190. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  191. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  192. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
  193. MC_ARB_BURST_TIME__STATE0__SHIFT;
  194. break;
  195. case MC_CG_ARB_FREQ_F1:
  196. mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
  197. mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
  198. burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
  199. MC_ARB_BURST_TIME__STATE1__SHIFT;
  200. break;
  201. default:
  202. return -EINVAL;
  203. }
  204. switch (arb_freq_dest) {
  205. case MC_CG_ARB_FREQ_F0:
  206. WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  207. WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  208. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
  209. ~MC_ARB_BURST_TIME__STATE0_MASK);
  210. break;
  211. case MC_CG_ARB_FREQ_F1:
  212. WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  213. WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  214. WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
  215. ~MC_ARB_BURST_TIME__STATE1_MASK);
  216. break;
  217. default:
  218. return -EINVAL;
  219. }
  220. mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
  221. WREG32(mmMC_CG_CONFIG, mc_cg_config);
  222. WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
  223. ~MC_ARB_CG__CG_ARB_REQ_MASK);
  224. return 0;
  225. }
  226. static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  227. {
  228. u8 mc_para_index;
  229. if (memory_clock < 10000)
  230. mc_para_index = 0;
  231. else if (memory_clock >= 80000)
  232. mc_para_index = 0x0f;
  233. else
  234. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  235. return mc_para_index;
  236. }
  237. static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  238. {
  239. u8 mc_para_index;
  240. if (strobe_mode) {
  241. if (memory_clock < 12500)
  242. mc_para_index = 0x00;
  243. else if (memory_clock > 47500)
  244. mc_para_index = 0x0f;
  245. else
  246. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  247. } else {
  248. if (memory_clock < 65000)
  249. mc_para_index = 0x00;
  250. else if (memory_clock > 135000)
  251. mc_para_index = 0x0f;
  252. else
  253. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  254. }
  255. return mc_para_index;
  256. }
  257. static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  258. u32 max_voltage_steps,
  259. struct atom_voltage_table *voltage_table)
  260. {
  261. unsigned int i, diff;
  262. if (voltage_table->count <= max_voltage_steps)
  263. return;
  264. diff = voltage_table->count - max_voltage_steps;
  265. for (i = 0; i < max_voltage_steps; i++)
  266. voltage_table->entries[i] = voltage_table->entries[i + diff];
  267. voltage_table->count = max_voltage_steps;
  268. }
  269. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  270. struct atom_voltage_table_entry *voltage_table,
  271. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
  272. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
  273. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  274. u32 target_tdp);
  275. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
  276. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  277. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
  278. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  279. PPSMC_Msg msg, u32 parameter);
  280. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  281. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  282. static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
  283. {
  284. struct ci_power_info *pi = adev->pm.dpm.priv;
  285. return pi;
  286. }
  287. static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
  288. {
  289. struct ci_ps *ps = rps->ps_priv;
  290. return ps;
  291. }
  292. static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
  293. {
  294. struct ci_power_info *pi = ci_get_pi(adev);
  295. switch (adev->pdev->device) {
  296. case 0x6649:
  297. case 0x6650:
  298. case 0x6651:
  299. case 0x6658:
  300. case 0x665C:
  301. case 0x665D:
  302. default:
  303. pi->powertune_defaults = &defaults_bonaire_xt;
  304. break;
  305. case 0x6640:
  306. case 0x6641:
  307. case 0x6646:
  308. case 0x6647:
  309. pi->powertune_defaults = &defaults_saturn_xt;
  310. break;
  311. case 0x67B8:
  312. case 0x67B0:
  313. pi->powertune_defaults = &defaults_hawaii_xt;
  314. break;
  315. case 0x67BA:
  316. case 0x67B1:
  317. pi->powertune_defaults = &defaults_hawaii_pro;
  318. break;
  319. case 0x67A0:
  320. case 0x67A1:
  321. case 0x67A2:
  322. case 0x67A8:
  323. case 0x67A9:
  324. case 0x67AA:
  325. case 0x67B9:
  326. case 0x67BE:
  327. pi->powertune_defaults = &defaults_bonaire_xt;
  328. break;
  329. }
  330. pi->dte_tj_offset = 0;
  331. pi->caps_power_containment = true;
  332. pi->caps_cac = false;
  333. pi->caps_sq_ramping = false;
  334. pi->caps_db_ramping = false;
  335. pi->caps_td_ramping = false;
  336. pi->caps_tcp_ramping = false;
  337. if (pi->caps_power_containment) {
  338. pi->caps_cac = true;
  339. if (adev->asic_type == CHIP_HAWAII)
  340. pi->enable_bapm_feature = false;
  341. else
  342. pi->enable_bapm_feature = true;
  343. pi->enable_tdc_limit_feature = true;
  344. pi->enable_pkg_pwr_tracking_feature = true;
  345. }
  346. }
  347. static u8 ci_convert_to_vid(u16 vddc)
  348. {
  349. return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
  350. }
  351. static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
  352. {
  353. struct ci_power_info *pi = ci_get_pi(adev);
  354. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  355. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  356. u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
  357. u32 i;
  358. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
  359. return -EINVAL;
  360. if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
  361. return -EINVAL;
  362. if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
  363. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
  364. return -EINVAL;
  365. for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
  366. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  367. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
  368. hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
  369. hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
  370. } else {
  371. lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
  372. hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
  373. }
  374. }
  375. return 0;
  376. }
  377. static int ci_populate_vddc_vid(struct amdgpu_device *adev)
  378. {
  379. struct ci_power_info *pi = ci_get_pi(adev);
  380. u8 *vid = pi->smc_powertune_table.VddCVid;
  381. u32 i;
  382. if (pi->vddc_voltage_table.count > 8)
  383. return -EINVAL;
  384. for (i = 0; i < pi->vddc_voltage_table.count; i++)
  385. vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
  386. return 0;
  387. }
  388. static int ci_populate_svi_load_line(struct amdgpu_device *adev)
  389. {
  390. struct ci_power_info *pi = ci_get_pi(adev);
  391. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  392. pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
  393. pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
  394. pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
  395. pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
  396. return 0;
  397. }
  398. static int ci_populate_tdc_limit(struct amdgpu_device *adev)
  399. {
  400. struct ci_power_info *pi = ci_get_pi(adev);
  401. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  402. u16 tdc_limit;
  403. tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
  404. pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
  405. pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
  406. pt_defaults->tdc_vddc_throttle_release_limit_perc;
  407. pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
  408. return 0;
  409. }
  410. static int ci_populate_dw8(struct amdgpu_device *adev)
  411. {
  412. struct ci_power_info *pi = ci_get_pi(adev);
  413. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  414. int ret;
  415. ret = amdgpu_ci_read_smc_sram_dword(adev,
  416. SMU7_FIRMWARE_HEADER_LOCATION +
  417. offsetof(SMU7_Firmware_Header, PmFuseTable) +
  418. offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
  419. (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
  420. pi->sram_end);
  421. if (ret)
  422. return -EINVAL;
  423. else
  424. pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
  425. return 0;
  426. }
  427. static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
  428. {
  429. struct ci_power_info *pi = ci_get_pi(adev);
  430. if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
  431. (adev->pm.dpm.fan.fan_output_sensitivity == 0))
  432. adev->pm.dpm.fan.fan_output_sensitivity =
  433. adev->pm.dpm.fan.default_fan_output_sensitivity;
  434. pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
  435. cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
  436. return 0;
  437. }
  438. static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
  439. {
  440. struct ci_power_info *pi = ci_get_pi(adev);
  441. u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
  442. u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
  443. int i, min, max;
  444. min = max = hi_vid[0];
  445. for (i = 0; i < 8; i++) {
  446. if (0 != hi_vid[i]) {
  447. if (min > hi_vid[i])
  448. min = hi_vid[i];
  449. if (max < hi_vid[i])
  450. max = hi_vid[i];
  451. }
  452. if (0 != lo_vid[i]) {
  453. if (min > lo_vid[i])
  454. min = lo_vid[i];
  455. if (max < lo_vid[i])
  456. max = lo_vid[i];
  457. }
  458. }
  459. if ((min == 0) || (max == 0))
  460. return -EINVAL;
  461. pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
  462. pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
  463. return 0;
  464. }
  465. static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
  466. {
  467. struct ci_power_info *pi = ci_get_pi(adev);
  468. u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
  469. u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
  470. struct amdgpu_cac_tdp_table *cac_tdp_table =
  471. adev->pm.dpm.dyn_state.cac_tdp_table;
  472. hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
  473. lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
  474. pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
  475. pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
  476. return 0;
  477. }
  478. static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
  479. {
  480. struct ci_power_info *pi = ci_get_pi(adev);
  481. const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
  482. SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
  483. struct amdgpu_cac_tdp_table *cac_tdp_table =
  484. adev->pm.dpm.dyn_state.cac_tdp_table;
  485. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  486. int i, j, k;
  487. const u16 *def1;
  488. const u16 *def2;
  489. dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
  490. dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
  491. dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
  492. dpm_table->GpuTjMax =
  493. (u8)(pi->thermal_temp_setting.temperature_high / 1000);
  494. dpm_table->GpuTjHyst = 8;
  495. dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
  496. if (ppm) {
  497. dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
  498. dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
  499. } else {
  500. dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
  501. dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
  502. }
  503. dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
  504. def1 = pt_defaults->bapmti_r;
  505. def2 = pt_defaults->bapmti_rc;
  506. for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
  507. for (j = 0; j < SMU7_DTE_SOURCES; j++) {
  508. for (k = 0; k < SMU7_DTE_SINKS; k++) {
  509. dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
  510. dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
  511. def1++;
  512. def2++;
  513. }
  514. }
  515. }
  516. return 0;
  517. }
  518. static int ci_populate_pm_base(struct amdgpu_device *adev)
  519. {
  520. struct ci_power_info *pi = ci_get_pi(adev);
  521. u32 pm_fuse_table_offset;
  522. int ret;
  523. if (pi->caps_power_containment) {
  524. ret = amdgpu_ci_read_smc_sram_dword(adev,
  525. SMU7_FIRMWARE_HEADER_LOCATION +
  526. offsetof(SMU7_Firmware_Header, PmFuseTable),
  527. &pm_fuse_table_offset, pi->sram_end);
  528. if (ret)
  529. return ret;
  530. ret = ci_populate_bapm_vddc_vid_sidd(adev);
  531. if (ret)
  532. return ret;
  533. ret = ci_populate_vddc_vid(adev);
  534. if (ret)
  535. return ret;
  536. ret = ci_populate_svi_load_line(adev);
  537. if (ret)
  538. return ret;
  539. ret = ci_populate_tdc_limit(adev);
  540. if (ret)
  541. return ret;
  542. ret = ci_populate_dw8(adev);
  543. if (ret)
  544. return ret;
  545. ret = ci_populate_fuzzy_fan(adev);
  546. if (ret)
  547. return ret;
  548. ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
  549. if (ret)
  550. return ret;
  551. ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
  552. if (ret)
  553. return ret;
  554. ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
  555. (u8 *)&pi->smc_powertune_table,
  556. sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
  557. if (ret)
  558. return ret;
  559. }
  560. return 0;
  561. }
  562. static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
  563. {
  564. struct ci_power_info *pi = ci_get_pi(adev);
  565. u32 data;
  566. if (pi->caps_sq_ramping) {
  567. data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  568. if (enable)
  569. data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  570. else
  571. data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
  572. WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
  573. }
  574. if (pi->caps_db_ramping) {
  575. data = RREG32_DIDT(ixDIDT_DB_CTRL0);
  576. if (enable)
  577. data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  578. else
  579. data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
  580. WREG32_DIDT(ixDIDT_DB_CTRL0, data);
  581. }
  582. if (pi->caps_td_ramping) {
  583. data = RREG32_DIDT(ixDIDT_TD_CTRL0);
  584. if (enable)
  585. data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  586. else
  587. data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
  588. WREG32_DIDT(ixDIDT_TD_CTRL0, data);
  589. }
  590. if (pi->caps_tcp_ramping) {
  591. data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  592. if (enable)
  593. data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  594. else
  595. data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
  596. WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
  597. }
  598. }
  599. static int ci_program_pt_config_registers(struct amdgpu_device *adev,
  600. const struct ci_pt_config_reg *cac_config_regs)
  601. {
  602. const struct ci_pt_config_reg *config_regs = cac_config_regs;
  603. u32 data;
  604. u32 cache = 0;
  605. if (config_regs == NULL)
  606. return -EINVAL;
  607. while (config_regs->offset != 0xFFFFFFFF) {
  608. if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
  609. cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  610. } else {
  611. switch (config_regs->type) {
  612. case CISLANDS_CONFIGREG_SMC_IND:
  613. data = RREG32_SMC(config_regs->offset);
  614. break;
  615. case CISLANDS_CONFIGREG_DIDT_IND:
  616. data = RREG32_DIDT(config_regs->offset);
  617. break;
  618. default:
  619. data = RREG32(config_regs->offset);
  620. break;
  621. }
  622. data &= ~config_regs->mask;
  623. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  624. data |= cache;
  625. switch (config_regs->type) {
  626. case CISLANDS_CONFIGREG_SMC_IND:
  627. WREG32_SMC(config_regs->offset, data);
  628. break;
  629. case CISLANDS_CONFIGREG_DIDT_IND:
  630. WREG32_DIDT(config_regs->offset, data);
  631. break;
  632. default:
  633. WREG32(config_regs->offset, data);
  634. break;
  635. }
  636. cache = 0;
  637. }
  638. config_regs++;
  639. }
  640. return 0;
  641. }
  642. static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
  643. {
  644. struct ci_power_info *pi = ci_get_pi(adev);
  645. int ret;
  646. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  647. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  648. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  649. if (enable) {
  650. ret = ci_program_pt_config_registers(adev, didt_config_ci);
  651. if (ret) {
  652. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  653. return ret;
  654. }
  655. }
  656. ci_do_enable_didt(adev, enable);
  657. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  658. }
  659. return 0;
  660. }
  661. static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
  662. {
  663. struct ci_power_info *pi = ci_get_pi(adev);
  664. PPSMC_Result smc_result;
  665. int ret = 0;
  666. if (enable) {
  667. pi->power_containment_features = 0;
  668. if (pi->caps_power_containment) {
  669. if (pi->enable_bapm_feature) {
  670. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  671. if (smc_result != PPSMC_Result_OK)
  672. ret = -EINVAL;
  673. else
  674. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
  675. }
  676. if (pi->enable_tdc_limit_feature) {
  677. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
  678. if (smc_result != PPSMC_Result_OK)
  679. ret = -EINVAL;
  680. else
  681. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
  682. }
  683. if (pi->enable_pkg_pwr_tracking_feature) {
  684. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
  685. if (smc_result != PPSMC_Result_OK) {
  686. ret = -EINVAL;
  687. } else {
  688. struct amdgpu_cac_tdp_table *cac_tdp_table =
  689. adev->pm.dpm.dyn_state.cac_tdp_table;
  690. u32 default_pwr_limit =
  691. (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  692. pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
  693. ci_set_power_limit(adev, default_pwr_limit);
  694. }
  695. }
  696. }
  697. } else {
  698. if (pi->caps_power_containment && pi->power_containment_features) {
  699. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
  700. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
  701. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
  702. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  703. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
  704. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
  705. pi->power_containment_features = 0;
  706. }
  707. }
  708. return ret;
  709. }
  710. static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
  711. {
  712. struct ci_power_info *pi = ci_get_pi(adev);
  713. PPSMC_Result smc_result;
  714. int ret = 0;
  715. if (pi->caps_cac) {
  716. if (enable) {
  717. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  718. if (smc_result != PPSMC_Result_OK) {
  719. ret = -EINVAL;
  720. pi->cac_enabled = false;
  721. } else {
  722. pi->cac_enabled = true;
  723. }
  724. } else if (pi->cac_enabled) {
  725. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  726. pi->cac_enabled = false;
  727. }
  728. }
  729. return ret;
  730. }
  731. static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
  732. bool enable)
  733. {
  734. struct ci_power_info *pi = ci_get_pi(adev);
  735. PPSMC_Result smc_result = PPSMC_Result_OK;
  736. if (pi->thermal_sclk_dpm_enabled) {
  737. if (enable)
  738. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
  739. else
  740. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
  741. }
  742. if (smc_result == PPSMC_Result_OK)
  743. return 0;
  744. else
  745. return -EINVAL;
  746. }
  747. static int ci_power_control_set_level(struct amdgpu_device *adev)
  748. {
  749. struct ci_power_info *pi = ci_get_pi(adev);
  750. struct amdgpu_cac_tdp_table *cac_tdp_table =
  751. adev->pm.dpm.dyn_state.cac_tdp_table;
  752. s32 adjust_percent;
  753. s32 target_tdp;
  754. int ret = 0;
  755. bool adjust_polarity = false; /* ??? */
  756. if (pi->caps_power_containment) {
  757. adjust_percent = adjust_polarity ?
  758. adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
  759. target_tdp = ((100 + adjust_percent) *
  760. (s32)cac_tdp_table->configurable_tdp) / 100;
  761. ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
  762. }
  763. return ret;
  764. }
  765. static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  766. {
  767. struct ci_power_info *pi = ci_get_pi(adev);
  768. if (pi->uvd_power_gated == gate)
  769. return;
  770. pi->uvd_power_gated = gate;
  771. ci_update_uvd_dpm(adev, gate);
  772. }
  773. static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
  774. {
  775. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  776. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
  777. if (vblank_time < switch_limit)
  778. return true;
  779. else
  780. return false;
  781. }
  782. static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
  783. struct amdgpu_ps *rps)
  784. {
  785. struct ci_ps *ps = ci_get_ps(rps);
  786. struct ci_power_info *pi = ci_get_pi(adev);
  787. struct amdgpu_clock_and_voltage_limits *max_limits;
  788. bool disable_mclk_switching;
  789. u32 sclk, mclk;
  790. int i;
  791. if (rps->vce_active) {
  792. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  793. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  794. } else {
  795. rps->evclk = 0;
  796. rps->ecclk = 0;
  797. }
  798. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  799. ci_dpm_vblank_too_short(adev))
  800. disable_mclk_switching = true;
  801. else
  802. disable_mclk_switching = false;
  803. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  804. pi->battery_state = true;
  805. else
  806. pi->battery_state = false;
  807. if (adev->pm.dpm.ac_power)
  808. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  809. else
  810. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  811. if (adev->pm.dpm.ac_power == false) {
  812. for (i = 0; i < ps->performance_level_count; i++) {
  813. if (ps->performance_levels[i].mclk > max_limits->mclk)
  814. ps->performance_levels[i].mclk = max_limits->mclk;
  815. if (ps->performance_levels[i].sclk > max_limits->sclk)
  816. ps->performance_levels[i].sclk = max_limits->sclk;
  817. }
  818. }
  819. /* XXX validate the min clocks required for display */
  820. if (disable_mclk_switching) {
  821. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  822. sclk = ps->performance_levels[0].sclk;
  823. } else {
  824. mclk = ps->performance_levels[0].mclk;
  825. sclk = ps->performance_levels[0].sclk;
  826. }
  827. if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
  828. sclk = adev->pm.pm_display_cfg.min_core_set_clock;
  829. if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
  830. mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
  831. if (rps->vce_active) {
  832. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  833. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  834. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  835. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  836. }
  837. ps->performance_levels[0].sclk = sclk;
  838. ps->performance_levels[0].mclk = mclk;
  839. if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
  840. ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
  841. if (disable_mclk_switching) {
  842. if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
  843. ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
  844. } else {
  845. if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
  846. ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
  847. }
  848. }
  849. static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
  850. int min_temp, int max_temp)
  851. {
  852. int low_temp = 0 * 1000;
  853. int high_temp = 255 * 1000;
  854. u32 tmp;
  855. if (low_temp < min_temp)
  856. low_temp = min_temp;
  857. if (high_temp > max_temp)
  858. high_temp = max_temp;
  859. if (high_temp < low_temp) {
  860. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  861. return -EINVAL;
  862. }
  863. tmp = RREG32_SMC(ixCG_THERMAL_INT);
  864. tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
  865. tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
  866. ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
  867. WREG32_SMC(ixCG_THERMAL_INT, tmp);
  868. #if 0
  869. /* XXX: need to figure out how to handle this properly */
  870. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  871. tmp &= DIG_THERM_DPM_MASK;
  872. tmp |= DIG_THERM_DPM(high_temp / 1000);
  873. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  874. #endif
  875. adev->pm.dpm.thermal.min_temp = low_temp;
  876. adev->pm.dpm.thermal.max_temp = high_temp;
  877. return 0;
  878. }
  879. static int ci_thermal_enable_alert(struct amdgpu_device *adev,
  880. bool enable)
  881. {
  882. u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  883. PPSMC_Result result;
  884. if (enable) {
  885. thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  886. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
  887. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  888. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
  889. if (result != PPSMC_Result_OK) {
  890. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  891. return -EINVAL;
  892. }
  893. } else {
  894. thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
  895. CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  896. WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
  897. result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
  898. if (result != PPSMC_Result_OK) {
  899. DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
  900. return -EINVAL;
  901. }
  902. }
  903. return 0;
  904. }
  905. static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  906. {
  907. struct ci_power_info *pi = ci_get_pi(adev);
  908. u32 tmp;
  909. if (pi->fan_ctrl_is_in_default_mode) {
  910. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
  911. >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  912. pi->fan_ctrl_default_mode = tmp;
  913. tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
  914. >> CG_FDO_CTRL2__TMIN__SHIFT;
  915. pi->t_min = tmp;
  916. pi->fan_ctrl_is_in_default_mode = false;
  917. }
  918. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  919. tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
  920. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  921. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  922. tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  923. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  924. }
  925. static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
  926. {
  927. struct ci_power_info *pi = ci_get_pi(adev);
  928. SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
  929. u32 duty100;
  930. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  931. u16 fdo_min, slope1, slope2;
  932. u32 reference_clock, tmp;
  933. int ret;
  934. u64 tmp64;
  935. if (!pi->fan_table_start) {
  936. adev->pm.dpm.fan.ucode_fan_control = false;
  937. return 0;
  938. }
  939. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  940. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  941. if (duty100 == 0) {
  942. adev->pm.dpm.fan.ucode_fan_control = false;
  943. return 0;
  944. }
  945. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  946. do_div(tmp64, 10000);
  947. fdo_min = (u16)tmp64;
  948. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  949. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  950. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  951. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  952. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  953. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  954. fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  955. fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  956. fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  957. fan_table.Slope1 = cpu_to_be16(slope1);
  958. fan_table.Slope2 = cpu_to_be16(slope2);
  959. fan_table.FdoMin = cpu_to_be16(fdo_min);
  960. fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  961. fan_table.HystUp = cpu_to_be16(1);
  962. fan_table.HystSlope = cpu_to_be16(1);
  963. fan_table.TempRespLim = cpu_to_be16(5);
  964. reference_clock = amdgpu_asic_get_xclk(adev);
  965. fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  966. reference_clock) / 1600);
  967. fan_table.FdoMax = cpu_to_be16((u16)duty100);
  968. tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
  969. >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
  970. fan_table.TempSrc = (uint8_t)tmp;
  971. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  972. pi->fan_table_start,
  973. (u8 *)(&fan_table),
  974. sizeof(fan_table),
  975. pi->sram_end);
  976. if (ret) {
  977. DRM_ERROR("Failed to load fan table to the SMC.");
  978. adev->pm.dpm.fan.ucode_fan_control = false;
  979. }
  980. return 0;
  981. }
  982. static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  983. {
  984. struct ci_power_info *pi = ci_get_pi(adev);
  985. PPSMC_Result ret;
  986. if (pi->caps_od_fuzzy_fan_control_support) {
  987. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  988. PPSMC_StartFanControl,
  989. FAN_CONTROL_FUZZY);
  990. if (ret != PPSMC_Result_OK)
  991. return -EINVAL;
  992. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  993. PPSMC_MSG_SetFanPwmMax,
  994. adev->pm.dpm.fan.default_max_fan_pwm);
  995. if (ret != PPSMC_Result_OK)
  996. return -EINVAL;
  997. } else {
  998. ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  999. PPSMC_StartFanControl,
  1000. FAN_CONTROL_TABLE);
  1001. if (ret != PPSMC_Result_OK)
  1002. return -EINVAL;
  1003. }
  1004. pi->fan_is_controlled_by_smc = true;
  1005. return 0;
  1006. }
  1007. static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  1008. {
  1009. PPSMC_Result ret;
  1010. struct ci_power_info *pi = ci_get_pi(adev);
  1011. ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
  1012. if (ret == PPSMC_Result_OK) {
  1013. pi->fan_is_controlled_by_smc = false;
  1014. return 0;
  1015. } else {
  1016. return -EINVAL;
  1017. }
  1018. }
  1019. static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  1020. u32 *speed)
  1021. {
  1022. u32 duty, duty100;
  1023. u64 tmp64;
  1024. if (adev->pm.no_fan)
  1025. return -ENOENT;
  1026. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1027. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1028. duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
  1029. >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
  1030. if (duty100 == 0)
  1031. return -EINVAL;
  1032. tmp64 = (u64)duty * 100;
  1033. do_div(tmp64, duty100);
  1034. *speed = (u32)tmp64;
  1035. if (*speed > 100)
  1036. *speed = 100;
  1037. return 0;
  1038. }
  1039. static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  1040. u32 speed)
  1041. {
  1042. u32 tmp;
  1043. u32 duty, duty100;
  1044. u64 tmp64;
  1045. struct ci_power_info *pi = ci_get_pi(adev);
  1046. if (adev->pm.no_fan)
  1047. return -ENOENT;
  1048. if (pi->fan_is_controlled_by_smc)
  1049. return -EINVAL;
  1050. if (speed > 100)
  1051. return -EINVAL;
  1052. duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
  1053. >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
  1054. if (duty100 == 0)
  1055. return -EINVAL;
  1056. tmp64 = (u64)speed * duty100;
  1057. do_div(tmp64, 100);
  1058. duty = (u32)tmp64;
  1059. tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
  1060. tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
  1061. WREG32_SMC(ixCG_FDO_CTRL0, tmp);
  1062. return 0;
  1063. }
  1064. static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  1065. {
  1066. if (mode) {
  1067. /* stop auto-manage */
  1068. if (adev->pm.dpm.fan.ucode_fan_control)
  1069. ci_fan_ctrl_stop_smc_fan_control(adev);
  1070. ci_fan_ctrl_set_static_mode(adev, mode);
  1071. } else {
  1072. /* restart auto-manage */
  1073. if (adev->pm.dpm.fan.ucode_fan_control)
  1074. ci_thermal_start_smc_fan_control(adev);
  1075. else
  1076. ci_fan_ctrl_set_default_mode(adev);
  1077. }
  1078. }
  1079. static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  1080. {
  1081. struct ci_power_info *pi = ci_get_pi(adev);
  1082. u32 tmp;
  1083. if (pi->fan_is_controlled_by_smc)
  1084. return 0;
  1085. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1086. return (tmp >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT);
  1087. }
  1088. #if 0
  1089. static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  1090. u32 *speed)
  1091. {
  1092. u32 tach_period;
  1093. u32 xclk = amdgpu_asic_get_xclk(adev);
  1094. if (adev->pm.no_fan)
  1095. return -ENOENT;
  1096. if (adev->pm.fan_pulses_per_revolution == 0)
  1097. return -ENOENT;
  1098. tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
  1099. >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
  1100. if (tach_period == 0)
  1101. return -ENOENT;
  1102. *speed = 60 * xclk * 10000 / tach_period;
  1103. return 0;
  1104. }
  1105. static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  1106. u32 speed)
  1107. {
  1108. u32 tach_period, tmp;
  1109. u32 xclk = amdgpu_asic_get_xclk(adev);
  1110. if (adev->pm.no_fan)
  1111. return -ENOENT;
  1112. if (adev->pm.fan_pulses_per_revolution == 0)
  1113. return -ENOENT;
  1114. if ((speed < adev->pm.fan_min_rpm) ||
  1115. (speed > adev->pm.fan_max_rpm))
  1116. return -EINVAL;
  1117. if (adev->pm.dpm.fan.ucode_fan_control)
  1118. ci_fan_ctrl_stop_smc_fan_control(adev);
  1119. tach_period = 60 * xclk * 10000 / (8 * speed);
  1120. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
  1121. tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
  1122. WREG32_SMC(CG_TACH_CTRL, tmp);
  1123. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  1124. return 0;
  1125. }
  1126. #endif
  1127. static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  1128. {
  1129. struct ci_power_info *pi = ci_get_pi(adev);
  1130. u32 tmp;
  1131. if (!pi->fan_ctrl_is_in_default_mode) {
  1132. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
  1133. tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
  1134. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1135. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
  1136. tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
  1137. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1138. pi->fan_ctrl_is_in_default_mode = true;
  1139. }
  1140. }
  1141. static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  1142. {
  1143. if (adev->pm.dpm.fan.ucode_fan_control) {
  1144. ci_fan_ctrl_start_smc_fan_control(adev);
  1145. ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  1146. }
  1147. }
  1148. static void ci_thermal_initialize(struct amdgpu_device *adev)
  1149. {
  1150. u32 tmp;
  1151. if (adev->pm.fan_pulses_per_revolution) {
  1152. tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
  1153. tmp |= (adev->pm.fan_pulses_per_revolution - 1)
  1154. << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
  1155. WREG32_SMC(ixCG_TACH_CTRL, tmp);
  1156. }
  1157. tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
  1158. tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
  1159. WREG32_SMC(ixCG_FDO_CTRL2, tmp);
  1160. }
  1161. static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
  1162. {
  1163. int ret;
  1164. ci_thermal_initialize(adev);
  1165. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
  1166. if (ret)
  1167. return ret;
  1168. ret = ci_thermal_enable_alert(adev, true);
  1169. if (ret)
  1170. return ret;
  1171. if (adev->pm.dpm.fan.ucode_fan_control) {
  1172. ret = ci_thermal_setup_fan_table(adev);
  1173. if (ret)
  1174. return ret;
  1175. ci_thermal_start_smc_fan_control(adev);
  1176. }
  1177. return 0;
  1178. }
  1179. static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  1180. {
  1181. if (!adev->pm.no_fan)
  1182. ci_fan_ctrl_set_default_mode(adev);
  1183. }
  1184. static int ci_read_smc_soft_register(struct amdgpu_device *adev,
  1185. u16 reg_offset, u32 *value)
  1186. {
  1187. struct ci_power_info *pi = ci_get_pi(adev);
  1188. return amdgpu_ci_read_smc_sram_dword(adev,
  1189. pi->soft_regs_start + reg_offset,
  1190. value, pi->sram_end);
  1191. }
  1192. static int ci_write_smc_soft_register(struct amdgpu_device *adev,
  1193. u16 reg_offset, u32 value)
  1194. {
  1195. struct ci_power_info *pi = ci_get_pi(adev);
  1196. return amdgpu_ci_write_smc_sram_dword(adev,
  1197. pi->soft_regs_start + reg_offset,
  1198. value, pi->sram_end);
  1199. }
  1200. static void ci_init_fps_limits(struct amdgpu_device *adev)
  1201. {
  1202. struct ci_power_info *pi = ci_get_pi(adev);
  1203. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  1204. if (pi->caps_fps) {
  1205. u16 tmp;
  1206. tmp = 45;
  1207. table->FpsHighT = cpu_to_be16(tmp);
  1208. tmp = 30;
  1209. table->FpsLowT = cpu_to_be16(tmp);
  1210. }
  1211. }
  1212. static int ci_update_sclk_t(struct amdgpu_device *adev)
  1213. {
  1214. struct ci_power_info *pi = ci_get_pi(adev);
  1215. int ret = 0;
  1216. u32 low_sclk_interrupt_t = 0;
  1217. if (pi->caps_sclk_throttle_low_notification) {
  1218. low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
  1219. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  1220. pi->dpm_table_start +
  1221. offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
  1222. (u8 *)&low_sclk_interrupt_t,
  1223. sizeof(u32), pi->sram_end);
  1224. }
  1225. return ret;
  1226. }
  1227. static void ci_get_leakage_voltages(struct amdgpu_device *adev)
  1228. {
  1229. struct ci_power_info *pi = ci_get_pi(adev);
  1230. u16 leakage_id, virtual_voltage_id;
  1231. u16 vddc, vddci;
  1232. int i;
  1233. pi->vddc_leakage.count = 0;
  1234. pi->vddci_leakage.count = 0;
  1235. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
  1236. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1237. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1238. if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
  1239. continue;
  1240. if (vddc != 0 && vddc != virtual_voltage_id) {
  1241. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1242. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1243. pi->vddc_leakage.count++;
  1244. }
  1245. }
  1246. } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
  1247. for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
  1248. virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
  1249. if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
  1250. virtual_voltage_id,
  1251. leakage_id) == 0) {
  1252. if (vddc != 0 && vddc != virtual_voltage_id) {
  1253. pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
  1254. pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
  1255. pi->vddc_leakage.count++;
  1256. }
  1257. if (vddci != 0 && vddci != virtual_voltage_id) {
  1258. pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
  1259. pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
  1260. pi->vddci_leakage.count++;
  1261. }
  1262. }
  1263. }
  1264. }
  1265. }
  1266. static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  1267. {
  1268. struct ci_power_info *pi = ci_get_pi(adev);
  1269. bool want_thermal_protection;
  1270. enum amdgpu_dpm_event_src dpm_event_src;
  1271. u32 tmp;
  1272. switch (sources) {
  1273. case 0:
  1274. default:
  1275. want_thermal_protection = false;
  1276. break;
  1277. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1278. want_thermal_protection = true;
  1279. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  1280. break;
  1281. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1282. want_thermal_protection = true;
  1283. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  1284. break;
  1285. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1286. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1287. want_thermal_protection = true;
  1288. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1289. break;
  1290. }
  1291. if (want_thermal_protection) {
  1292. #if 0
  1293. /* XXX: need to figure out how to handle this properly */
  1294. tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
  1295. tmp &= DPM_EVENT_SRC_MASK;
  1296. tmp |= DPM_EVENT_SRC(dpm_event_src);
  1297. WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
  1298. #endif
  1299. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1300. if (pi->thermal_protection)
  1301. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1302. else
  1303. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1304. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1305. } else {
  1306. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1307. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1308. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1309. }
  1310. }
  1311. static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
  1312. enum amdgpu_dpm_auto_throttle_src source,
  1313. bool enable)
  1314. {
  1315. struct ci_power_info *pi = ci_get_pi(adev);
  1316. if (enable) {
  1317. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1318. pi->active_auto_throttle_sources |= 1 << source;
  1319. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1320. }
  1321. } else {
  1322. if (pi->active_auto_throttle_sources & (1 << source)) {
  1323. pi->active_auto_throttle_sources &= ~(1 << source);
  1324. ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  1325. }
  1326. }
  1327. }
  1328. static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
  1329. {
  1330. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1331. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
  1332. }
  1333. static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1334. {
  1335. struct ci_power_info *pi = ci_get_pi(adev);
  1336. PPSMC_Result smc_result;
  1337. if (!pi->need_update_smu7_dpm_table)
  1338. return 0;
  1339. if ((!pi->sclk_dpm_key_disabled) &&
  1340. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1341. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
  1342. if (smc_result != PPSMC_Result_OK)
  1343. return -EINVAL;
  1344. }
  1345. if ((!pi->mclk_dpm_key_disabled) &&
  1346. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1347. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
  1348. if (smc_result != PPSMC_Result_OK)
  1349. return -EINVAL;
  1350. }
  1351. pi->need_update_smu7_dpm_table = 0;
  1352. return 0;
  1353. }
  1354. static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
  1355. {
  1356. struct ci_power_info *pi = ci_get_pi(adev);
  1357. PPSMC_Result smc_result;
  1358. if (enable) {
  1359. if (!pi->sclk_dpm_key_disabled) {
  1360. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
  1361. if (smc_result != PPSMC_Result_OK)
  1362. return -EINVAL;
  1363. }
  1364. if (!pi->mclk_dpm_key_disabled) {
  1365. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
  1366. if (smc_result != PPSMC_Result_OK)
  1367. return -EINVAL;
  1368. WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
  1369. ~MC_SEQ_CNTL_3__CAC_EN_MASK);
  1370. WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
  1371. WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
  1372. WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
  1373. udelay(10);
  1374. WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
  1375. WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
  1376. WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
  1377. }
  1378. } else {
  1379. if (!pi->sclk_dpm_key_disabled) {
  1380. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
  1381. if (smc_result != PPSMC_Result_OK)
  1382. return -EINVAL;
  1383. }
  1384. if (!pi->mclk_dpm_key_disabled) {
  1385. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
  1386. if (smc_result != PPSMC_Result_OK)
  1387. return -EINVAL;
  1388. }
  1389. }
  1390. return 0;
  1391. }
  1392. static int ci_start_dpm(struct amdgpu_device *adev)
  1393. {
  1394. struct ci_power_info *pi = ci_get_pi(adev);
  1395. PPSMC_Result smc_result;
  1396. int ret;
  1397. u32 tmp;
  1398. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1399. tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1400. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1401. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1402. tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1403. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1404. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
  1405. WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
  1406. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
  1407. if (smc_result != PPSMC_Result_OK)
  1408. return -EINVAL;
  1409. ret = ci_enable_sclk_mclk_dpm(adev, true);
  1410. if (ret)
  1411. return ret;
  1412. if (!pi->pcie_dpm_key_disabled) {
  1413. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
  1414. if (smc_result != PPSMC_Result_OK)
  1415. return -EINVAL;
  1416. }
  1417. return 0;
  1418. }
  1419. static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
  1420. {
  1421. struct ci_power_info *pi = ci_get_pi(adev);
  1422. PPSMC_Result smc_result;
  1423. if (!pi->need_update_smu7_dpm_table)
  1424. return 0;
  1425. if ((!pi->sclk_dpm_key_disabled) &&
  1426. (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
  1427. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
  1428. if (smc_result != PPSMC_Result_OK)
  1429. return -EINVAL;
  1430. }
  1431. if ((!pi->mclk_dpm_key_disabled) &&
  1432. (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
  1433. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
  1434. if (smc_result != PPSMC_Result_OK)
  1435. return -EINVAL;
  1436. }
  1437. return 0;
  1438. }
  1439. static int ci_stop_dpm(struct amdgpu_device *adev)
  1440. {
  1441. struct ci_power_info *pi = ci_get_pi(adev);
  1442. PPSMC_Result smc_result;
  1443. int ret;
  1444. u32 tmp;
  1445. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1446. tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
  1447. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1448. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1449. tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
  1450. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1451. if (!pi->pcie_dpm_key_disabled) {
  1452. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
  1453. if (smc_result != PPSMC_Result_OK)
  1454. return -EINVAL;
  1455. }
  1456. ret = ci_enable_sclk_mclk_dpm(adev, false);
  1457. if (ret)
  1458. return ret;
  1459. smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
  1460. if (smc_result != PPSMC_Result_OK)
  1461. return -EINVAL;
  1462. return 0;
  1463. }
  1464. static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  1465. {
  1466. u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1467. if (enable)
  1468. tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1469. else
  1470. tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
  1471. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1472. }
  1473. #if 0
  1474. static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
  1475. bool ac_power)
  1476. {
  1477. struct ci_power_info *pi = ci_get_pi(adev);
  1478. struct amdgpu_cac_tdp_table *cac_tdp_table =
  1479. adev->pm.dpm.dyn_state.cac_tdp_table;
  1480. u32 power_limit;
  1481. if (ac_power)
  1482. power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
  1483. else
  1484. power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
  1485. ci_set_power_limit(adev, power_limit);
  1486. if (pi->caps_automatic_dc_transition) {
  1487. if (ac_power)
  1488. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
  1489. else
  1490. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
  1491. }
  1492. return 0;
  1493. }
  1494. #endif
  1495. static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  1496. PPSMC_Msg msg, u32 parameter)
  1497. {
  1498. WREG32(mmSMC_MSG_ARG_0, parameter);
  1499. return amdgpu_ci_send_msg_to_smc(adev, msg);
  1500. }
  1501. static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
  1502. PPSMC_Msg msg, u32 *parameter)
  1503. {
  1504. PPSMC_Result smc_result;
  1505. smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
  1506. if ((smc_result == PPSMC_Result_OK) && parameter)
  1507. *parameter = RREG32(mmSMC_MSG_ARG_0);
  1508. return smc_result;
  1509. }
  1510. static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
  1511. {
  1512. struct ci_power_info *pi = ci_get_pi(adev);
  1513. if (!pi->sclk_dpm_key_disabled) {
  1514. PPSMC_Result smc_result =
  1515. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
  1516. if (smc_result != PPSMC_Result_OK)
  1517. return -EINVAL;
  1518. }
  1519. return 0;
  1520. }
  1521. static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
  1522. {
  1523. struct ci_power_info *pi = ci_get_pi(adev);
  1524. if (!pi->mclk_dpm_key_disabled) {
  1525. PPSMC_Result smc_result =
  1526. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
  1527. if (smc_result != PPSMC_Result_OK)
  1528. return -EINVAL;
  1529. }
  1530. return 0;
  1531. }
  1532. static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
  1533. {
  1534. struct ci_power_info *pi = ci_get_pi(adev);
  1535. if (!pi->pcie_dpm_key_disabled) {
  1536. PPSMC_Result smc_result =
  1537. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
  1538. if (smc_result != PPSMC_Result_OK)
  1539. return -EINVAL;
  1540. }
  1541. return 0;
  1542. }
  1543. static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
  1544. {
  1545. struct ci_power_info *pi = ci_get_pi(adev);
  1546. if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
  1547. PPSMC_Result smc_result =
  1548. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
  1549. if (smc_result != PPSMC_Result_OK)
  1550. return -EINVAL;
  1551. }
  1552. return 0;
  1553. }
  1554. static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
  1555. u32 target_tdp)
  1556. {
  1557. PPSMC_Result smc_result =
  1558. amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
  1559. if (smc_result != PPSMC_Result_OK)
  1560. return -EINVAL;
  1561. return 0;
  1562. }
  1563. #if 0
  1564. static int ci_set_boot_state(struct amdgpu_device *adev)
  1565. {
  1566. return ci_enable_sclk_mclk_dpm(adev, false);
  1567. }
  1568. #endif
  1569. static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
  1570. {
  1571. u32 sclk_freq;
  1572. PPSMC_Result smc_result =
  1573. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1574. PPSMC_MSG_API_GetSclkFrequency,
  1575. &sclk_freq);
  1576. if (smc_result != PPSMC_Result_OK)
  1577. sclk_freq = 0;
  1578. return sclk_freq;
  1579. }
  1580. static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
  1581. {
  1582. u32 mclk_freq;
  1583. PPSMC_Result smc_result =
  1584. amdgpu_ci_send_msg_to_smc_return_parameter(adev,
  1585. PPSMC_MSG_API_GetMclkFrequency,
  1586. &mclk_freq);
  1587. if (smc_result != PPSMC_Result_OK)
  1588. mclk_freq = 0;
  1589. return mclk_freq;
  1590. }
  1591. static void ci_dpm_start_smc(struct amdgpu_device *adev)
  1592. {
  1593. int i;
  1594. amdgpu_ci_program_jump_on_start(adev);
  1595. amdgpu_ci_start_smc_clock(adev);
  1596. amdgpu_ci_start_smc(adev);
  1597. for (i = 0; i < adev->usec_timeout; i++) {
  1598. if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
  1599. break;
  1600. }
  1601. }
  1602. static void ci_dpm_stop_smc(struct amdgpu_device *adev)
  1603. {
  1604. amdgpu_ci_reset_smc(adev);
  1605. amdgpu_ci_stop_smc_clock(adev);
  1606. }
  1607. static int ci_process_firmware_header(struct amdgpu_device *adev)
  1608. {
  1609. struct ci_power_info *pi = ci_get_pi(adev);
  1610. u32 tmp;
  1611. int ret;
  1612. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1613. SMU7_FIRMWARE_HEADER_LOCATION +
  1614. offsetof(SMU7_Firmware_Header, DpmTable),
  1615. &tmp, pi->sram_end);
  1616. if (ret)
  1617. return ret;
  1618. pi->dpm_table_start = tmp;
  1619. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1620. SMU7_FIRMWARE_HEADER_LOCATION +
  1621. offsetof(SMU7_Firmware_Header, SoftRegisters),
  1622. &tmp, pi->sram_end);
  1623. if (ret)
  1624. return ret;
  1625. pi->soft_regs_start = tmp;
  1626. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1627. SMU7_FIRMWARE_HEADER_LOCATION +
  1628. offsetof(SMU7_Firmware_Header, mcRegisterTable),
  1629. &tmp, pi->sram_end);
  1630. if (ret)
  1631. return ret;
  1632. pi->mc_reg_table_start = tmp;
  1633. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1634. SMU7_FIRMWARE_HEADER_LOCATION +
  1635. offsetof(SMU7_Firmware_Header, FanTable),
  1636. &tmp, pi->sram_end);
  1637. if (ret)
  1638. return ret;
  1639. pi->fan_table_start = tmp;
  1640. ret = amdgpu_ci_read_smc_sram_dword(adev,
  1641. SMU7_FIRMWARE_HEADER_LOCATION +
  1642. offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
  1643. &tmp, pi->sram_end);
  1644. if (ret)
  1645. return ret;
  1646. pi->arb_table_start = tmp;
  1647. return 0;
  1648. }
  1649. static void ci_read_clock_registers(struct amdgpu_device *adev)
  1650. {
  1651. struct ci_power_info *pi = ci_get_pi(adev);
  1652. pi->clock_registers.cg_spll_func_cntl =
  1653. RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
  1654. pi->clock_registers.cg_spll_func_cntl_2 =
  1655. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
  1656. pi->clock_registers.cg_spll_func_cntl_3 =
  1657. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
  1658. pi->clock_registers.cg_spll_func_cntl_4 =
  1659. RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
  1660. pi->clock_registers.cg_spll_spread_spectrum =
  1661. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1662. pi->clock_registers.cg_spll_spread_spectrum_2 =
  1663. RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
  1664. pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
  1665. pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
  1666. pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
  1667. pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
  1668. pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
  1669. pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
  1670. pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
  1671. pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
  1672. pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
  1673. }
  1674. static void ci_init_sclk_t(struct amdgpu_device *adev)
  1675. {
  1676. struct ci_power_info *pi = ci_get_pi(adev);
  1677. pi->low_sclk_interrupt_t = 0;
  1678. }
  1679. static void ci_enable_thermal_protection(struct amdgpu_device *adev,
  1680. bool enable)
  1681. {
  1682. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1683. if (enable)
  1684. tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1685. else
  1686. tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
  1687. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1688. }
  1689. static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
  1690. {
  1691. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1692. tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
  1693. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1694. }
  1695. #if 0
  1696. static int ci_enter_ulp_state(struct amdgpu_device *adev)
  1697. {
  1698. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  1699. udelay(25000);
  1700. return 0;
  1701. }
  1702. static int ci_exit_ulp_state(struct amdgpu_device *adev)
  1703. {
  1704. int i;
  1705. WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  1706. udelay(7000);
  1707. for (i = 0; i < adev->usec_timeout; i++) {
  1708. if (RREG32(mmSMC_RESP_0) == 1)
  1709. break;
  1710. udelay(1000);
  1711. }
  1712. return 0;
  1713. }
  1714. #endif
  1715. static int ci_notify_smc_display_change(struct amdgpu_device *adev,
  1716. bool has_display)
  1717. {
  1718. PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  1719. return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
  1720. }
  1721. static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
  1722. bool enable)
  1723. {
  1724. struct ci_power_info *pi = ci_get_pi(adev);
  1725. if (enable) {
  1726. if (pi->caps_sclk_ds) {
  1727. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
  1728. return -EINVAL;
  1729. } else {
  1730. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1731. return -EINVAL;
  1732. }
  1733. } else {
  1734. if (pi->caps_sclk_ds) {
  1735. if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
  1736. return -EINVAL;
  1737. }
  1738. }
  1739. return 0;
  1740. }
  1741. static void ci_program_display_gap(struct amdgpu_device *adev)
  1742. {
  1743. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1744. u32 pre_vbi_time_in_us;
  1745. u32 frame_time_in_us;
  1746. u32 ref_clock = adev->clock.spll.reference_freq;
  1747. u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
  1748. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1749. tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
  1750. if (adev->pm.dpm.new_active_crtc_count > 0)
  1751. tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1752. else
  1753. tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
  1754. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1755. if (refresh_rate == 0)
  1756. refresh_rate = 60;
  1757. if (vblank_time == 0xffffffff)
  1758. vblank_time = 500;
  1759. frame_time_in_us = 1000000 / refresh_rate;
  1760. pre_vbi_time_in_us =
  1761. frame_time_in_us - 200 - vblank_time;
  1762. tmp = pre_vbi_time_in_us * (ref_clock / 100);
  1763. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
  1764. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
  1765. ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
  1766. ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
  1767. }
  1768. static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  1769. {
  1770. struct ci_power_info *pi = ci_get_pi(adev);
  1771. u32 tmp;
  1772. if (enable) {
  1773. if (pi->caps_sclk_ss_support) {
  1774. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1775. tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1776. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1777. }
  1778. } else {
  1779. tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
  1780. tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
  1781. WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
  1782. tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  1783. tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
  1784. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  1785. }
  1786. }
  1787. static void ci_program_sstp(struct amdgpu_device *adev)
  1788. {
  1789. WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
  1790. ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
  1791. (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
  1792. }
  1793. static void ci_enable_display_gap(struct amdgpu_device *adev)
  1794. {
  1795. u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
  1796. tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
  1797. CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
  1798. tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
  1799. (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
  1800. WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
  1801. }
  1802. static void ci_program_vc(struct amdgpu_device *adev)
  1803. {
  1804. u32 tmp;
  1805. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1806. tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1807. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1808. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
  1809. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
  1810. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
  1811. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
  1812. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
  1813. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
  1814. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
  1815. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
  1816. }
  1817. static void ci_clear_vc(struct amdgpu_device *adev)
  1818. {
  1819. u32 tmp;
  1820. tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
  1821. tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
  1822. WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
  1823. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  1824. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
  1825. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
  1826. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
  1827. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
  1828. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
  1829. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
  1830. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
  1831. }
  1832. static int ci_upload_firmware(struct amdgpu_device *adev)
  1833. {
  1834. struct ci_power_info *pi = ci_get_pi(adev);
  1835. int i, ret;
  1836. for (i = 0; i < adev->usec_timeout; i++) {
  1837. if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
  1838. break;
  1839. }
  1840. WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
  1841. amdgpu_ci_stop_smc_clock(adev);
  1842. amdgpu_ci_reset_smc(adev);
  1843. ret = amdgpu_ci_load_smc_ucode(adev, pi->sram_end);
  1844. return ret;
  1845. }
  1846. static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
  1847. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  1848. struct atom_voltage_table *voltage_table)
  1849. {
  1850. u32 i;
  1851. if (voltage_dependency_table == NULL)
  1852. return -EINVAL;
  1853. voltage_table->mask_low = 0;
  1854. voltage_table->phase_delay = 0;
  1855. voltage_table->count = voltage_dependency_table->count;
  1856. for (i = 0; i < voltage_table->count; i++) {
  1857. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  1858. voltage_table->entries[i].smio_low = 0;
  1859. }
  1860. return 0;
  1861. }
  1862. static int ci_construct_voltage_tables(struct amdgpu_device *adev)
  1863. {
  1864. struct ci_power_info *pi = ci_get_pi(adev);
  1865. int ret;
  1866. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1867. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  1868. VOLTAGE_OBJ_GPIO_LUT,
  1869. &pi->vddc_voltage_table);
  1870. if (ret)
  1871. return ret;
  1872. } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1873. ret = ci_get_svi2_voltage_table(adev,
  1874. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1875. &pi->vddc_voltage_table);
  1876. if (ret)
  1877. return ret;
  1878. }
  1879. if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
  1880. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
  1881. &pi->vddc_voltage_table);
  1882. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1883. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  1884. VOLTAGE_OBJ_GPIO_LUT,
  1885. &pi->vddci_voltage_table);
  1886. if (ret)
  1887. return ret;
  1888. } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1889. ret = ci_get_svi2_voltage_table(adev,
  1890. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1891. &pi->vddci_voltage_table);
  1892. if (ret)
  1893. return ret;
  1894. }
  1895. if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
  1896. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
  1897. &pi->vddci_voltage_table);
  1898. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
  1899. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  1900. VOLTAGE_OBJ_GPIO_LUT,
  1901. &pi->mvdd_voltage_table);
  1902. if (ret)
  1903. return ret;
  1904. } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  1905. ret = ci_get_svi2_voltage_table(adev,
  1906. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  1907. &pi->mvdd_voltage_table);
  1908. if (ret)
  1909. return ret;
  1910. }
  1911. if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
  1912. ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
  1913. &pi->mvdd_voltage_table);
  1914. return 0;
  1915. }
  1916. static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
  1917. struct atom_voltage_table_entry *voltage_table,
  1918. SMU7_Discrete_VoltageLevel *smc_voltage_table)
  1919. {
  1920. int ret;
  1921. ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
  1922. &smc_voltage_table->StdVoltageHiSidd,
  1923. &smc_voltage_table->StdVoltageLoSidd);
  1924. if (ret) {
  1925. smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
  1926. smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
  1927. }
  1928. smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
  1929. smc_voltage_table->StdVoltageHiSidd =
  1930. cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
  1931. smc_voltage_table->StdVoltageLoSidd =
  1932. cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
  1933. }
  1934. static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
  1935. SMU7_Discrete_DpmTable *table)
  1936. {
  1937. struct ci_power_info *pi = ci_get_pi(adev);
  1938. unsigned int count;
  1939. table->VddcLevelCount = pi->vddc_voltage_table.count;
  1940. for (count = 0; count < table->VddcLevelCount; count++) {
  1941. ci_populate_smc_voltage_table(adev,
  1942. &pi->vddc_voltage_table.entries[count],
  1943. &table->VddcLevel[count]);
  1944. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1945. table->VddcLevel[count].Smio |=
  1946. pi->vddc_voltage_table.entries[count].smio_low;
  1947. else
  1948. table->VddcLevel[count].Smio = 0;
  1949. }
  1950. table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
  1951. return 0;
  1952. }
  1953. static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
  1954. SMU7_Discrete_DpmTable *table)
  1955. {
  1956. unsigned int count;
  1957. struct ci_power_info *pi = ci_get_pi(adev);
  1958. table->VddciLevelCount = pi->vddci_voltage_table.count;
  1959. for (count = 0; count < table->VddciLevelCount; count++) {
  1960. ci_populate_smc_voltage_table(adev,
  1961. &pi->vddci_voltage_table.entries[count],
  1962. &table->VddciLevel[count]);
  1963. if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1964. table->VddciLevel[count].Smio |=
  1965. pi->vddci_voltage_table.entries[count].smio_low;
  1966. else
  1967. table->VddciLevel[count].Smio = 0;
  1968. }
  1969. table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
  1970. return 0;
  1971. }
  1972. static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
  1973. SMU7_Discrete_DpmTable *table)
  1974. {
  1975. struct ci_power_info *pi = ci_get_pi(adev);
  1976. unsigned int count;
  1977. table->MvddLevelCount = pi->mvdd_voltage_table.count;
  1978. for (count = 0; count < table->MvddLevelCount; count++) {
  1979. ci_populate_smc_voltage_table(adev,
  1980. &pi->mvdd_voltage_table.entries[count],
  1981. &table->MvddLevel[count]);
  1982. if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
  1983. table->MvddLevel[count].Smio |=
  1984. pi->mvdd_voltage_table.entries[count].smio_low;
  1985. else
  1986. table->MvddLevel[count].Smio = 0;
  1987. }
  1988. table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
  1989. return 0;
  1990. }
  1991. static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
  1992. SMU7_Discrete_DpmTable *table)
  1993. {
  1994. int ret;
  1995. ret = ci_populate_smc_vddc_table(adev, table);
  1996. if (ret)
  1997. return ret;
  1998. ret = ci_populate_smc_vddci_table(adev, table);
  1999. if (ret)
  2000. return ret;
  2001. ret = ci_populate_smc_mvdd_table(adev, table);
  2002. if (ret)
  2003. return ret;
  2004. return 0;
  2005. }
  2006. static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  2007. SMU7_Discrete_VoltageLevel *voltage)
  2008. {
  2009. struct ci_power_info *pi = ci_get_pi(adev);
  2010. u32 i = 0;
  2011. if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2012. for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
  2013. if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
  2014. voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
  2015. break;
  2016. }
  2017. }
  2018. if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
  2019. return -EINVAL;
  2020. }
  2021. return -EINVAL;
  2022. }
  2023. static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
  2024. struct atom_voltage_table_entry *voltage_table,
  2025. u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
  2026. {
  2027. u16 v_index, idx;
  2028. bool voltage_found = false;
  2029. *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
  2030. *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
  2031. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  2032. return -EINVAL;
  2033. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  2034. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2035. if (voltage_table->value ==
  2036. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2037. voltage_found = true;
  2038. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2039. idx = v_index;
  2040. else
  2041. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2042. *std_voltage_lo_sidd =
  2043. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2044. *std_voltage_hi_sidd =
  2045. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2046. break;
  2047. }
  2048. }
  2049. if (!voltage_found) {
  2050. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  2051. if (voltage_table->value <=
  2052. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  2053. voltage_found = true;
  2054. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  2055. idx = v_index;
  2056. else
  2057. idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
  2058. *std_voltage_lo_sidd =
  2059. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
  2060. *std_voltage_hi_sidd =
  2061. adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
  2062. break;
  2063. }
  2064. }
  2065. }
  2066. }
  2067. return 0;
  2068. }
  2069. static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
  2070. const struct amdgpu_phase_shedding_limits_table *limits,
  2071. u32 sclk,
  2072. u32 *phase_shedding)
  2073. {
  2074. unsigned int i;
  2075. *phase_shedding = 1;
  2076. for (i = 0; i < limits->count; i++) {
  2077. if (sclk < limits->entries[i].sclk) {
  2078. *phase_shedding = i;
  2079. break;
  2080. }
  2081. }
  2082. }
  2083. static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
  2084. const struct amdgpu_phase_shedding_limits_table *limits,
  2085. u32 mclk,
  2086. u32 *phase_shedding)
  2087. {
  2088. unsigned int i;
  2089. *phase_shedding = 1;
  2090. for (i = 0; i < limits->count; i++) {
  2091. if (mclk < limits->entries[i].mclk) {
  2092. *phase_shedding = i;
  2093. break;
  2094. }
  2095. }
  2096. }
  2097. static int ci_init_arb_table_index(struct amdgpu_device *adev)
  2098. {
  2099. struct ci_power_info *pi = ci_get_pi(adev);
  2100. u32 tmp;
  2101. int ret;
  2102. ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
  2103. &tmp, pi->sram_end);
  2104. if (ret)
  2105. return ret;
  2106. tmp &= 0x00FFFFFF;
  2107. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  2108. return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
  2109. tmp, pi->sram_end);
  2110. }
  2111. static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
  2112. struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
  2113. u32 clock, u32 *voltage)
  2114. {
  2115. u32 i = 0;
  2116. if (allowed_clock_voltage_table->count == 0)
  2117. return -EINVAL;
  2118. for (i = 0; i < allowed_clock_voltage_table->count; i++) {
  2119. if (allowed_clock_voltage_table->entries[i].clk >= clock) {
  2120. *voltage = allowed_clock_voltage_table->entries[i].v;
  2121. return 0;
  2122. }
  2123. }
  2124. *voltage = allowed_clock_voltage_table->entries[i-1].v;
  2125. return 0;
  2126. }
  2127. static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
  2128. {
  2129. u32 i;
  2130. u32 tmp;
  2131. u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
  2132. if (sclk < min)
  2133. return 0;
  2134. for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
  2135. tmp = sclk >> i;
  2136. if (tmp >= min || i == 0)
  2137. break;
  2138. }
  2139. return (u8)i;
  2140. }
  2141. static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  2142. {
  2143. return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  2144. }
  2145. static int ci_reset_to_default(struct amdgpu_device *adev)
  2146. {
  2147. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  2148. 0 : -EINVAL;
  2149. }
  2150. static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
  2151. {
  2152. u32 tmp;
  2153. tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
  2154. if (tmp == MC_CG_ARB_FREQ_F0)
  2155. return 0;
  2156. return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  2157. }
  2158. static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
  2159. const u32 engine_clock,
  2160. const u32 memory_clock,
  2161. u32 *dram_timimg2)
  2162. {
  2163. bool patch;
  2164. u32 tmp, tmp2;
  2165. tmp = RREG32(mmMC_SEQ_MISC0);
  2166. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  2167. if (patch &&
  2168. ((adev->pdev->device == 0x67B0) ||
  2169. (adev->pdev->device == 0x67B1))) {
  2170. if ((memory_clock > 100000) && (memory_clock <= 125000)) {
  2171. tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
  2172. *dram_timimg2 &= ~0x00ff0000;
  2173. *dram_timimg2 |= tmp2 << 16;
  2174. } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
  2175. tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
  2176. *dram_timimg2 &= ~0x00ff0000;
  2177. *dram_timimg2 |= tmp2 << 16;
  2178. }
  2179. }
  2180. }
  2181. static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
  2182. u32 sclk,
  2183. u32 mclk,
  2184. SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
  2185. {
  2186. u32 dram_timing;
  2187. u32 dram_timing2;
  2188. u32 burst_time;
  2189. amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
  2190. dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
  2191. dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
  2192. burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
  2193. ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
  2194. arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
  2195. arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
  2196. arb_regs->McArbBurstTime = (u8)burst_time;
  2197. return 0;
  2198. }
  2199. static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
  2200. {
  2201. struct ci_power_info *pi = ci_get_pi(adev);
  2202. SMU7_Discrete_MCArbDramTimingTable arb_regs;
  2203. u32 i, j;
  2204. int ret = 0;
  2205. memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
  2206. for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
  2207. for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
  2208. ret = ci_populate_memory_timing_parameters(adev,
  2209. pi->dpm_table.sclk_table.dpm_levels[i].value,
  2210. pi->dpm_table.mclk_table.dpm_levels[j].value,
  2211. &arb_regs.entries[i][j]);
  2212. if (ret)
  2213. break;
  2214. }
  2215. }
  2216. if (ret == 0)
  2217. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  2218. pi->arb_table_start,
  2219. (u8 *)&arb_regs,
  2220. sizeof(SMU7_Discrete_MCArbDramTimingTable),
  2221. pi->sram_end);
  2222. return ret;
  2223. }
  2224. static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
  2225. {
  2226. struct ci_power_info *pi = ci_get_pi(adev);
  2227. if (pi->need_update_smu7_dpm_table == 0)
  2228. return 0;
  2229. return ci_do_program_memory_timing_parameters(adev);
  2230. }
  2231. static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
  2232. struct amdgpu_ps *amdgpu_boot_state)
  2233. {
  2234. struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
  2235. struct ci_power_info *pi = ci_get_pi(adev);
  2236. u32 level = 0;
  2237. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
  2238. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
  2239. boot_state->performance_levels[0].sclk) {
  2240. pi->smc_state_table.GraphicsBootLevel = level;
  2241. break;
  2242. }
  2243. }
  2244. for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
  2245. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
  2246. boot_state->performance_levels[0].mclk) {
  2247. pi->smc_state_table.MemoryBootLevel = level;
  2248. break;
  2249. }
  2250. }
  2251. }
  2252. static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
  2253. {
  2254. u32 i;
  2255. u32 mask_value = 0;
  2256. for (i = dpm_table->count; i > 0; i--) {
  2257. mask_value = mask_value << 1;
  2258. if (dpm_table->dpm_levels[i-1].enabled)
  2259. mask_value |= 0x1;
  2260. else
  2261. mask_value &= 0xFFFFFFFE;
  2262. }
  2263. return mask_value;
  2264. }
  2265. static void ci_populate_smc_link_level(struct amdgpu_device *adev,
  2266. SMU7_Discrete_DpmTable *table)
  2267. {
  2268. struct ci_power_info *pi = ci_get_pi(adev);
  2269. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2270. u32 i;
  2271. for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
  2272. table->LinkLevel[i].PcieGenSpeed =
  2273. (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
  2274. table->LinkLevel[i].PcieLaneCount =
  2275. amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
  2276. table->LinkLevel[i].EnabledForActivity = 1;
  2277. table->LinkLevel[i].DownT = cpu_to_be32(5);
  2278. table->LinkLevel[i].UpT = cpu_to_be32(30);
  2279. }
  2280. pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
  2281. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  2282. ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
  2283. }
  2284. static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
  2285. SMU7_Discrete_DpmTable *table)
  2286. {
  2287. u32 count;
  2288. struct atom_clock_dividers dividers;
  2289. int ret = -EINVAL;
  2290. table->UvdLevelCount =
  2291. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
  2292. for (count = 0; count < table->UvdLevelCount; count++) {
  2293. table->UvdLevel[count].VclkFrequency =
  2294. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
  2295. table->UvdLevel[count].DclkFrequency =
  2296. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
  2297. table->UvdLevel[count].MinVddc =
  2298. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2299. table->UvdLevel[count].MinVddcPhases = 1;
  2300. ret = amdgpu_atombios_get_clock_dividers(adev,
  2301. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2302. table->UvdLevel[count].VclkFrequency, false, &dividers);
  2303. if (ret)
  2304. return ret;
  2305. table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
  2306. ret = amdgpu_atombios_get_clock_dividers(adev,
  2307. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2308. table->UvdLevel[count].DclkFrequency, false, &dividers);
  2309. if (ret)
  2310. return ret;
  2311. table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
  2312. table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
  2313. table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
  2314. table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
  2315. }
  2316. return ret;
  2317. }
  2318. static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
  2319. SMU7_Discrete_DpmTable *table)
  2320. {
  2321. u32 count;
  2322. struct atom_clock_dividers dividers;
  2323. int ret = -EINVAL;
  2324. table->VceLevelCount =
  2325. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
  2326. for (count = 0; count < table->VceLevelCount; count++) {
  2327. table->VceLevel[count].Frequency =
  2328. adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
  2329. table->VceLevel[count].MinVoltage =
  2330. (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2331. table->VceLevel[count].MinPhases = 1;
  2332. ret = amdgpu_atombios_get_clock_dividers(adev,
  2333. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2334. table->VceLevel[count].Frequency, false, &dividers);
  2335. if (ret)
  2336. return ret;
  2337. table->VceLevel[count].Divider = (u8)dividers.post_divider;
  2338. table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
  2339. table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
  2340. }
  2341. return ret;
  2342. }
  2343. static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
  2344. SMU7_Discrete_DpmTable *table)
  2345. {
  2346. u32 count;
  2347. struct atom_clock_dividers dividers;
  2348. int ret = -EINVAL;
  2349. table->AcpLevelCount = (u8)
  2350. (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
  2351. for (count = 0; count < table->AcpLevelCount; count++) {
  2352. table->AcpLevel[count].Frequency =
  2353. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
  2354. table->AcpLevel[count].MinVoltage =
  2355. adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
  2356. table->AcpLevel[count].MinPhases = 1;
  2357. ret = amdgpu_atombios_get_clock_dividers(adev,
  2358. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2359. table->AcpLevel[count].Frequency, false, &dividers);
  2360. if (ret)
  2361. return ret;
  2362. table->AcpLevel[count].Divider = (u8)dividers.post_divider;
  2363. table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
  2364. table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
  2365. }
  2366. return ret;
  2367. }
  2368. static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
  2369. SMU7_Discrete_DpmTable *table)
  2370. {
  2371. u32 count;
  2372. struct atom_clock_dividers dividers;
  2373. int ret = -EINVAL;
  2374. table->SamuLevelCount =
  2375. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
  2376. for (count = 0; count < table->SamuLevelCount; count++) {
  2377. table->SamuLevel[count].Frequency =
  2378. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
  2379. table->SamuLevel[count].MinVoltage =
  2380. adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
  2381. table->SamuLevel[count].MinPhases = 1;
  2382. ret = amdgpu_atombios_get_clock_dividers(adev,
  2383. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  2384. table->SamuLevel[count].Frequency, false, &dividers);
  2385. if (ret)
  2386. return ret;
  2387. table->SamuLevel[count].Divider = (u8)dividers.post_divider;
  2388. table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
  2389. table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
  2390. }
  2391. return ret;
  2392. }
  2393. static int ci_calculate_mclk_params(struct amdgpu_device *adev,
  2394. u32 memory_clock,
  2395. SMU7_Discrete_MemoryLevel *mclk,
  2396. bool strobe_mode,
  2397. bool dll_state_on)
  2398. {
  2399. struct ci_power_info *pi = ci_get_pi(adev);
  2400. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2401. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2402. u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
  2403. u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
  2404. u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
  2405. u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
  2406. u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
  2407. u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
  2408. u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
  2409. struct atom_mpll_param mpll_param;
  2410. int ret;
  2411. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  2412. if (ret)
  2413. return ret;
  2414. mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
  2415. mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
  2416. mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
  2417. MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
  2418. mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
  2419. (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
  2420. (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
  2421. mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
  2422. mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2423. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2424. mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
  2425. MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
  2426. mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
  2427. (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
  2428. }
  2429. if (pi->caps_mclk_ss_support) {
  2430. struct amdgpu_atom_ss ss;
  2431. u32 freq_nom;
  2432. u32 tmp;
  2433. u32 reference_clock = adev->clock.mpll.reference_freq;
  2434. if (mpll_param.qdr == 1)
  2435. freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
  2436. else
  2437. freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
  2438. tmp = (freq_nom / reference_clock);
  2439. tmp = tmp * tmp;
  2440. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2441. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  2442. u32 clks = reference_clock * 5 / ss.rate;
  2443. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  2444. mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
  2445. mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
  2446. mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
  2447. mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
  2448. }
  2449. }
  2450. mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
  2451. mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
  2452. if (dll_state_on)
  2453. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2454. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
  2455. else
  2456. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2457. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2458. mclk->MclkFrequency = memory_clock;
  2459. mclk->MpllFuncCntl = mpll_func_cntl;
  2460. mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
  2461. mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
  2462. mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
  2463. mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
  2464. mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
  2465. mclk->DllCntl = dll_cntl;
  2466. mclk->MpllSs1 = mpll_ss1;
  2467. mclk->MpllSs2 = mpll_ss2;
  2468. return 0;
  2469. }
  2470. static int ci_populate_single_memory_level(struct amdgpu_device *adev,
  2471. u32 memory_clock,
  2472. SMU7_Discrete_MemoryLevel *memory_level)
  2473. {
  2474. struct ci_power_info *pi = ci_get_pi(adev);
  2475. int ret;
  2476. bool dll_state_on;
  2477. if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
  2478. ret = ci_get_dependency_volt_by_clk(adev,
  2479. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2480. memory_clock, &memory_level->MinVddc);
  2481. if (ret)
  2482. return ret;
  2483. }
  2484. if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
  2485. ret = ci_get_dependency_volt_by_clk(adev,
  2486. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2487. memory_clock, &memory_level->MinVddci);
  2488. if (ret)
  2489. return ret;
  2490. }
  2491. if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
  2492. ret = ci_get_dependency_volt_by_clk(adev,
  2493. &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
  2494. memory_clock, &memory_level->MinMvdd);
  2495. if (ret)
  2496. return ret;
  2497. }
  2498. memory_level->MinVddcPhases = 1;
  2499. if (pi->vddc_phase_shed_control)
  2500. ci_populate_phase_value_based_on_mclk(adev,
  2501. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2502. memory_clock,
  2503. &memory_level->MinVddcPhases);
  2504. memory_level->EnabledForThrottle = 1;
  2505. memory_level->UpH = 0;
  2506. memory_level->DownH = 100;
  2507. memory_level->VoltageDownH = 0;
  2508. memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
  2509. memory_level->StutterEnable = false;
  2510. memory_level->StrobeEnable = false;
  2511. memory_level->EdcReadEnable = false;
  2512. memory_level->EdcWriteEnable = false;
  2513. memory_level->RttEnable = false;
  2514. memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2515. if (pi->mclk_stutter_mode_threshold &&
  2516. (memory_clock <= pi->mclk_stutter_mode_threshold) &&
  2517. (!pi->uvd_enabled) &&
  2518. (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
  2519. (adev->pm.dpm.new_active_crtc_count <= 2))
  2520. memory_level->StutterEnable = true;
  2521. if (pi->mclk_strobe_mode_threshold &&
  2522. (memory_clock <= pi->mclk_strobe_mode_threshold))
  2523. memory_level->StrobeEnable = 1;
  2524. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  2525. memory_level->StrobeRatio =
  2526. ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
  2527. if (pi->mclk_edc_enable_threshold &&
  2528. (memory_clock > pi->mclk_edc_enable_threshold))
  2529. memory_level->EdcReadEnable = true;
  2530. if (pi->mclk_edc_wr_enable_threshold &&
  2531. (memory_clock > pi->mclk_edc_wr_enable_threshold))
  2532. memory_level->EdcWriteEnable = true;
  2533. if (memory_level->StrobeEnable) {
  2534. if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
  2535. ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
  2536. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2537. else
  2538. dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  2539. } else {
  2540. dll_state_on = pi->dll_default_on;
  2541. }
  2542. } else {
  2543. memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
  2544. dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  2545. }
  2546. ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
  2547. if (ret)
  2548. return ret;
  2549. memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
  2550. memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
  2551. memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
  2552. memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
  2553. memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
  2554. memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
  2555. memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
  2556. memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
  2557. memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
  2558. memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
  2559. memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
  2560. memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
  2561. memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
  2562. memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
  2563. memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
  2564. return 0;
  2565. }
  2566. static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
  2567. SMU7_Discrete_DpmTable *table)
  2568. {
  2569. struct ci_power_info *pi = ci_get_pi(adev);
  2570. struct atom_clock_dividers dividers;
  2571. SMU7_Discrete_VoltageLevel voltage_level;
  2572. u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
  2573. u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
  2574. u32 dll_cntl = pi->clock_registers.dll_cntl;
  2575. u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
  2576. int ret;
  2577. table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
  2578. if (pi->acpi_vddc)
  2579. table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
  2580. else
  2581. table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
  2582. table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
  2583. table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
  2584. ret = amdgpu_atombios_get_clock_dividers(adev,
  2585. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2586. table->ACPILevel.SclkFrequency, false, &dividers);
  2587. if (ret)
  2588. return ret;
  2589. table->ACPILevel.SclkDid = (u8)dividers.post_divider;
  2590. table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2591. table->ACPILevel.DeepSleepDivId = 0;
  2592. spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
  2593. spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
  2594. spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
  2595. spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
  2596. table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
  2597. table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
  2598. table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
  2599. table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
  2600. table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2601. table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2602. table->ACPILevel.CcPwrDynRm = 0;
  2603. table->ACPILevel.CcPwrDynRm1 = 0;
  2604. table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
  2605. table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
  2606. table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
  2607. table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
  2608. table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
  2609. table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
  2610. table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
  2611. table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
  2612. table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
  2613. table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
  2614. table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
  2615. table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
  2616. table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
  2617. if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  2618. if (pi->acpi_vddci)
  2619. table->MemoryACPILevel.MinVddci =
  2620. cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
  2621. else
  2622. table->MemoryACPILevel.MinVddci =
  2623. cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
  2624. }
  2625. if (ci_populate_mvdd_value(adev, 0, &voltage_level))
  2626. table->MemoryACPILevel.MinMvdd = 0;
  2627. else
  2628. table->MemoryACPILevel.MinMvdd =
  2629. cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
  2630. mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
  2631. MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
  2632. mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
  2633. MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
  2634. dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
  2635. table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
  2636. table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
  2637. table->MemoryACPILevel.MpllAdFuncCntl =
  2638. cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
  2639. table->MemoryACPILevel.MpllDqFuncCntl =
  2640. cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
  2641. table->MemoryACPILevel.MpllFuncCntl =
  2642. cpu_to_be32(pi->clock_registers.mpll_func_cntl);
  2643. table->MemoryACPILevel.MpllFuncCntl_1 =
  2644. cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
  2645. table->MemoryACPILevel.MpllFuncCntl_2 =
  2646. cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
  2647. table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
  2648. table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
  2649. table->MemoryACPILevel.EnabledForThrottle = 0;
  2650. table->MemoryACPILevel.EnabledForActivity = 0;
  2651. table->MemoryACPILevel.UpH = 0;
  2652. table->MemoryACPILevel.DownH = 100;
  2653. table->MemoryACPILevel.VoltageDownH = 0;
  2654. table->MemoryACPILevel.ActivityLevel =
  2655. cpu_to_be16((u16)pi->mclk_activity_target);
  2656. table->MemoryACPILevel.StutterEnable = false;
  2657. table->MemoryACPILevel.StrobeEnable = false;
  2658. table->MemoryACPILevel.EdcReadEnable = false;
  2659. table->MemoryACPILevel.EdcWriteEnable = false;
  2660. table->MemoryACPILevel.RttEnable = false;
  2661. return 0;
  2662. }
  2663. static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
  2664. {
  2665. struct ci_power_info *pi = ci_get_pi(adev);
  2666. struct ci_ulv_parm *ulv = &pi->ulv;
  2667. if (ulv->supported) {
  2668. if (enable)
  2669. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  2670. 0 : -EINVAL;
  2671. else
  2672. return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  2673. 0 : -EINVAL;
  2674. }
  2675. return 0;
  2676. }
  2677. static int ci_populate_ulv_level(struct amdgpu_device *adev,
  2678. SMU7_Discrete_Ulv *state)
  2679. {
  2680. struct ci_power_info *pi = ci_get_pi(adev);
  2681. u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
  2682. state->CcPwrDynRm = 0;
  2683. state->CcPwrDynRm1 = 0;
  2684. if (ulv_voltage == 0) {
  2685. pi->ulv.supported = false;
  2686. return 0;
  2687. }
  2688. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
  2689. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2690. state->VddcOffset = 0;
  2691. else
  2692. state->VddcOffset =
  2693. adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
  2694. } else {
  2695. if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
  2696. state->VddcOffsetVid = 0;
  2697. else
  2698. state->VddcOffsetVid = (u8)
  2699. ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
  2700. VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
  2701. }
  2702. state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
  2703. state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
  2704. state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
  2705. state->VddcOffset = cpu_to_be16(state->VddcOffset);
  2706. return 0;
  2707. }
  2708. static int ci_calculate_sclk_params(struct amdgpu_device *adev,
  2709. u32 engine_clock,
  2710. SMU7_Discrete_GraphicsLevel *sclk)
  2711. {
  2712. struct ci_power_info *pi = ci_get_pi(adev);
  2713. struct atom_clock_dividers dividers;
  2714. u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
  2715. u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
  2716. u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
  2717. u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
  2718. u32 reference_clock = adev->clock.spll.reference_freq;
  2719. u32 reference_divider;
  2720. u32 fbdiv;
  2721. int ret;
  2722. ret = amdgpu_atombios_get_clock_dividers(adev,
  2723. COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
  2724. engine_clock, false, &dividers);
  2725. if (ret)
  2726. return ret;
  2727. reference_divider = 1 + dividers.ref_div;
  2728. fbdiv = dividers.fb_div & 0x3FFFFFF;
  2729. spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
  2730. spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
  2731. spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
  2732. if (pi->caps_sclk_ss_support) {
  2733. struct amdgpu_atom_ss ss;
  2734. u32 vco_freq = engine_clock * dividers.post_div;
  2735. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  2736. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  2737. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  2738. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  2739. cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
  2740. cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
  2741. cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
  2742. cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
  2743. cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
  2744. }
  2745. }
  2746. sclk->SclkFrequency = engine_clock;
  2747. sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
  2748. sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
  2749. sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
  2750. sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
  2751. sclk->SclkDid = (u8)dividers.post_divider;
  2752. return 0;
  2753. }
  2754. static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
  2755. u32 engine_clock,
  2756. u16 sclk_activity_level_t,
  2757. SMU7_Discrete_GraphicsLevel *graphic_level)
  2758. {
  2759. struct ci_power_info *pi = ci_get_pi(adev);
  2760. int ret;
  2761. ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
  2762. if (ret)
  2763. return ret;
  2764. ret = ci_get_dependency_volt_by_clk(adev,
  2765. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2766. engine_clock, &graphic_level->MinVddc);
  2767. if (ret)
  2768. return ret;
  2769. graphic_level->SclkFrequency = engine_clock;
  2770. graphic_level->Flags = 0;
  2771. graphic_level->MinVddcPhases = 1;
  2772. if (pi->vddc_phase_shed_control)
  2773. ci_populate_phase_value_based_on_sclk(adev,
  2774. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  2775. engine_clock,
  2776. &graphic_level->MinVddcPhases);
  2777. graphic_level->ActivityLevel = sclk_activity_level_t;
  2778. graphic_level->CcPwrDynRm = 0;
  2779. graphic_level->CcPwrDynRm1 = 0;
  2780. graphic_level->EnabledForThrottle = 1;
  2781. graphic_level->UpH = 0;
  2782. graphic_level->DownH = 0;
  2783. graphic_level->VoltageDownH = 0;
  2784. graphic_level->PowerThrottle = 0;
  2785. if (pi->caps_sclk_ds)
  2786. graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
  2787. CISLAND_MINIMUM_ENGINE_CLOCK);
  2788. graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
  2789. graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
  2790. graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
  2791. graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
  2792. graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
  2793. graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
  2794. graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
  2795. graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
  2796. graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
  2797. graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
  2798. graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
  2799. graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
  2800. return 0;
  2801. }
  2802. static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
  2803. {
  2804. struct ci_power_info *pi = ci_get_pi(adev);
  2805. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2806. u32 level_array_address = pi->dpm_table_start +
  2807. offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
  2808. u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
  2809. SMU7_MAX_LEVELS_GRAPHICS;
  2810. SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
  2811. u32 i, ret;
  2812. memset(levels, 0, level_array_size);
  2813. for (i = 0; i < dpm_table->sclk_table.count; i++) {
  2814. ret = ci_populate_single_graphic_level(adev,
  2815. dpm_table->sclk_table.dpm_levels[i].value,
  2816. (u16)pi->activity_target[i],
  2817. &pi->smc_state_table.GraphicsLevel[i]);
  2818. if (ret)
  2819. return ret;
  2820. if (i > 1)
  2821. pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
  2822. if (i == (dpm_table->sclk_table.count - 1))
  2823. pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
  2824. PPSMC_DISPLAY_WATERMARK_HIGH;
  2825. }
  2826. pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
  2827. pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
  2828. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  2829. ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
  2830. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2831. (u8 *)levels, level_array_size,
  2832. pi->sram_end);
  2833. if (ret)
  2834. return ret;
  2835. return 0;
  2836. }
  2837. static int ci_populate_ulv_state(struct amdgpu_device *adev,
  2838. SMU7_Discrete_Ulv *ulv_level)
  2839. {
  2840. return ci_populate_ulv_level(adev, ulv_level);
  2841. }
  2842. static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
  2843. {
  2844. struct ci_power_info *pi = ci_get_pi(adev);
  2845. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  2846. u32 level_array_address = pi->dpm_table_start +
  2847. offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
  2848. u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
  2849. SMU7_MAX_LEVELS_MEMORY;
  2850. SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
  2851. u32 i, ret;
  2852. memset(levels, 0, level_array_size);
  2853. for (i = 0; i < dpm_table->mclk_table.count; i++) {
  2854. if (dpm_table->mclk_table.dpm_levels[i].value == 0)
  2855. return -EINVAL;
  2856. ret = ci_populate_single_memory_level(adev,
  2857. dpm_table->mclk_table.dpm_levels[i].value,
  2858. &pi->smc_state_table.MemoryLevel[i]);
  2859. if (ret)
  2860. return ret;
  2861. }
  2862. pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
  2863. if ((dpm_table->mclk_table.count >= 2) &&
  2864. ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
  2865. pi->smc_state_table.MemoryLevel[1].MinVddc =
  2866. pi->smc_state_table.MemoryLevel[0].MinVddc;
  2867. pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
  2868. pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
  2869. }
  2870. pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
  2871. pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
  2872. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  2873. ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
  2874. pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
  2875. PPSMC_DISPLAY_WATERMARK_HIGH;
  2876. ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
  2877. (u8 *)levels, level_array_size,
  2878. pi->sram_end);
  2879. if (ret)
  2880. return ret;
  2881. return 0;
  2882. }
  2883. static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
  2884. struct ci_single_dpm_table* dpm_table,
  2885. u32 count)
  2886. {
  2887. u32 i;
  2888. dpm_table->count = count;
  2889. for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
  2890. dpm_table->dpm_levels[i].enabled = false;
  2891. }
  2892. static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
  2893. u32 index, u32 pcie_gen, u32 pcie_lanes)
  2894. {
  2895. dpm_table->dpm_levels[index].value = pcie_gen;
  2896. dpm_table->dpm_levels[index].param1 = pcie_lanes;
  2897. dpm_table->dpm_levels[index].enabled = true;
  2898. }
  2899. static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
  2900. {
  2901. struct ci_power_info *pi = ci_get_pi(adev);
  2902. if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
  2903. return -EINVAL;
  2904. if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
  2905. pi->pcie_gen_powersaving = pi->pcie_gen_performance;
  2906. pi->pcie_lane_powersaving = pi->pcie_lane_performance;
  2907. } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
  2908. pi->pcie_gen_performance = pi->pcie_gen_powersaving;
  2909. pi->pcie_lane_performance = pi->pcie_lane_powersaving;
  2910. }
  2911. ci_reset_single_dpm_table(adev,
  2912. &pi->dpm_table.pcie_speed_table,
  2913. SMU7_MAX_LEVELS_LINK);
  2914. if (adev->asic_type == CHIP_BONAIRE)
  2915. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2916. pi->pcie_gen_powersaving.min,
  2917. pi->pcie_lane_powersaving.max);
  2918. else
  2919. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
  2920. pi->pcie_gen_powersaving.min,
  2921. pi->pcie_lane_powersaving.min);
  2922. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
  2923. pi->pcie_gen_performance.min,
  2924. pi->pcie_lane_performance.min);
  2925. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
  2926. pi->pcie_gen_powersaving.min,
  2927. pi->pcie_lane_powersaving.max);
  2928. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
  2929. pi->pcie_gen_performance.min,
  2930. pi->pcie_lane_performance.max);
  2931. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
  2932. pi->pcie_gen_powersaving.max,
  2933. pi->pcie_lane_powersaving.max);
  2934. ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
  2935. pi->pcie_gen_performance.max,
  2936. pi->pcie_lane_performance.max);
  2937. pi->dpm_table.pcie_speed_table.count = 6;
  2938. return 0;
  2939. }
  2940. static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
  2941. {
  2942. struct ci_power_info *pi = ci_get_pi(adev);
  2943. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  2944. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  2945. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
  2946. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  2947. struct amdgpu_cac_leakage_table *std_voltage_table =
  2948. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2949. u32 i;
  2950. if (allowed_sclk_vddc_table == NULL)
  2951. return -EINVAL;
  2952. if (allowed_sclk_vddc_table->count < 1)
  2953. return -EINVAL;
  2954. if (allowed_mclk_table == NULL)
  2955. return -EINVAL;
  2956. if (allowed_mclk_table->count < 1)
  2957. return -EINVAL;
  2958. memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
  2959. ci_reset_single_dpm_table(adev,
  2960. &pi->dpm_table.sclk_table,
  2961. SMU7_MAX_LEVELS_GRAPHICS);
  2962. ci_reset_single_dpm_table(adev,
  2963. &pi->dpm_table.mclk_table,
  2964. SMU7_MAX_LEVELS_MEMORY);
  2965. ci_reset_single_dpm_table(adev,
  2966. &pi->dpm_table.vddc_table,
  2967. SMU7_MAX_LEVELS_VDDC);
  2968. ci_reset_single_dpm_table(adev,
  2969. &pi->dpm_table.vddci_table,
  2970. SMU7_MAX_LEVELS_VDDCI);
  2971. ci_reset_single_dpm_table(adev,
  2972. &pi->dpm_table.mvdd_table,
  2973. SMU7_MAX_LEVELS_MVDD);
  2974. pi->dpm_table.sclk_table.count = 0;
  2975. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2976. if ((i == 0) ||
  2977. (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
  2978. allowed_sclk_vddc_table->entries[i].clk)) {
  2979. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
  2980. allowed_sclk_vddc_table->entries[i].clk;
  2981. pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
  2982. (i == 0) ? true : false;
  2983. pi->dpm_table.sclk_table.count++;
  2984. }
  2985. }
  2986. pi->dpm_table.mclk_table.count = 0;
  2987. for (i = 0; i < allowed_mclk_table->count; i++) {
  2988. if ((i == 0) ||
  2989. (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
  2990. allowed_mclk_table->entries[i].clk)) {
  2991. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
  2992. allowed_mclk_table->entries[i].clk;
  2993. pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
  2994. (i == 0) ? true : false;
  2995. pi->dpm_table.mclk_table.count++;
  2996. }
  2997. }
  2998. for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
  2999. pi->dpm_table.vddc_table.dpm_levels[i].value =
  3000. allowed_sclk_vddc_table->entries[i].v;
  3001. pi->dpm_table.vddc_table.dpm_levels[i].param1 =
  3002. std_voltage_table->entries[i].leakage;
  3003. pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
  3004. }
  3005. pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
  3006. allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  3007. if (allowed_mclk_table) {
  3008. for (i = 0; i < allowed_mclk_table->count; i++) {
  3009. pi->dpm_table.vddci_table.dpm_levels[i].value =
  3010. allowed_mclk_table->entries[i].v;
  3011. pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
  3012. }
  3013. pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
  3014. }
  3015. allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
  3016. if (allowed_mclk_table) {
  3017. for (i = 0; i < allowed_mclk_table->count; i++) {
  3018. pi->dpm_table.mvdd_table.dpm_levels[i].value =
  3019. allowed_mclk_table->entries[i].v;
  3020. pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
  3021. }
  3022. pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
  3023. }
  3024. ci_setup_default_pcie_tables(adev);
  3025. /* save a copy of the default DPM table */
  3026. memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
  3027. sizeof(struct ci_dpm_table));
  3028. return 0;
  3029. }
  3030. static int ci_find_boot_level(struct ci_single_dpm_table *table,
  3031. u32 value, u32 *boot_level)
  3032. {
  3033. u32 i;
  3034. int ret = -EINVAL;
  3035. for(i = 0; i < table->count; i++) {
  3036. if (value == table->dpm_levels[i].value) {
  3037. *boot_level = i;
  3038. ret = 0;
  3039. }
  3040. }
  3041. return ret;
  3042. }
  3043. static int ci_init_smc_table(struct amdgpu_device *adev)
  3044. {
  3045. struct ci_power_info *pi = ci_get_pi(adev);
  3046. struct ci_ulv_parm *ulv = &pi->ulv;
  3047. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  3048. SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
  3049. int ret;
  3050. ret = ci_setup_default_dpm_tables(adev);
  3051. if (ret)
  3052. return ret;
  3053. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
  3054. ci_populate_smc_voltage_tables(adev, table);
  3055. ci_init_fps_limits(adev);
  3056. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  3057. table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  3058. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  3059. table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  3060. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3061. table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  3062. if (ulv->supported) {
  3063. ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
  3064. if (ret)
  3065. return ret;
  3066. WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  3067. }
  3068. ret = ci_populate_all_graphic_levels(adev);
  3069. if (ret)
  3070. return ret;
  3071. ret = ci_populate_all_memory_levels(adev);
  3072. if (ret)
  3073. return ret;
  3074. ci_populate_smc_link_level(adev, table);
  3075. ret = ci_populate_smc_acpi_level(adev, table);
  3076. if (ret)
  3077. return ret;
  3078. ret = ci_populate_smc_vce_level(adev, table);
  3079. if (ret)
  3080. return ret;
  3081. ret = ci_populate_smc_acp_level(adev, table);
  3082. if (ret)
  3083. return ret;
  3084. ret = ci_populate_smc_samu_level(adev, table);
  3085. if (ret)
  3086. return ret;
  3087. ret = ci_do_program_memory_timing_parameters(adev);
  3088. if (ret)
  3089. return ret;
  3090. ret = ci_populate_smc_uvd_level(adev, table);
  3091. if (ret)
  3092. return ret;
  3093. table->UvdBootLevel = 0;
  3094. table->VceBootLevel = 0;
  3095. table->AcpBootLevel = 0;
  3096. table->SamuBootLevel = 0;
  3097. table->GraphicsBootLevel = 0;
  3098. table->MemoryBootLevel = 0;
  3099. ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
  3100. pi->vbios_boot_state.sclk_bootup_value,
  3101. (u32 *)&pi->smc_state_table.GraphicsBootLevel);
  3102. ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
  3103. pi->vbios_boot_state.mclk_bootup_value,
  3104. (u32 *)&pi->smc_state_table.MemoryBootLevel);
  3105. table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
  3106. table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
  3107. table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
  3108. ci_populate_smc_initial_state(adev, amdgpu_boot_state);
  3109. ret = ci_populate_bapm_parameters_in_dpm_table(adev);
  3110. if (ret)
  3111. return ret;
  3112. table->UVDInterval = 1;
  3113. table->VCEInterval = 1;
  3114. table->ACPInterval = 1;
  3115. table->SAMUInterval = 1;
  3116. table->GraphicsVoltageChangeEnable = 1;
  3117. table->GraphicsThermThrottleEnable = 1;
  3118. table->GraphicsInterval = 1;
  3119. table->VoltageInterval = 1;
  3120. table->ThermalInterval = 1;
  3121. table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
  3122. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3123. table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
  3124. CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
  3125. table->MemoryVoltageChangeEnable = 1;
  3126. table->MemoryInterval = 1;
  3127. table->VoltageResponseTime = 0;
  3128. table->VddcVddciDelta = 4000;
  3129. table->PhaseResponseTime = 0;
  3130. table->MemoryThermThrottleEnable = 1;
  3131. table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
  3132. table->PCIeGenInterval = 1;
  3133. if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
  3134. table->SVI2Enable = 1;
  3135. else
  3136. table->SVI2Enable = 0;
  3137. table->ThermGpio = 17;
  3138. table->SclkStepSize = 0x4000;
  3139. table->SystemFlags = cpu_to_be32(table->SystemFlags);
  3140. table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
  3141. table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
  3142. table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
  3143. table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
  3144. table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
  3145. table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
  3146. table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
  3147. table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
  3148. table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
  3149. table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
  3150. table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
  3151. table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
  3152. table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
  3153. ret = amdgpu_ci_copy_bytes_to_smc(adev,
  3154. pi->dpm_table_start +
  3155. offsetof(SMU7_Discrete_DpmTable, SystemFlags),
  3156. (u8 *)&table->SystemFlags,
  3157. sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
  3158. pi->sram_end);
  3159. if (ret)
  3160. return ret;
  3161. return 0;
  3162. }
  3163. static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
  3164. struct ci_single_dpm_table *dpm_table,
  3165. u32 low_limit, u32 high_limit)
  3166. {
  3167. u32 i;
  3168. for (i = 0; i < dpm_table->count; i++) {
  3169. if ((dpm_table->dpm_levels[i].value < low_limit) ||
  3170. (dpm_table->dpm_levels[i].value > high_limit))
  3171. dpm_table->dpm_levels[i].enabled = false;
  3172. else
  3173. dpm_table->dpm_levels[i].enabled = true;
  3174. }
  3175. }
  3176. static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
  3177. u32 speed_low, u32 lanes_low,
  3178. u32 speed_high, u32 lanes_high)
  3179. {
  3180. struct ci_power_info *pi = ci_get_pi(adev);
  3181. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  3182. u32 i, j;
  3183. for (i = 0; i < pcie_table->count; i++) {
  3184. if ((pcie_table->dpm_levels[i].value < speed_low) ||
  3185. (pcie_table->dpm_levels[i].param1 < lanes_low) ||
  3186. (pcie_table->dpm_levels[i].value > speed_high) ||
  3187. (pcie_table->dpm_levels[i].param1 > lanes_high))
  3188. pcie_table->dpm_levels[i].enabled = false;
  3189. else
  3190. pcie_table->dpm_levels[i].enabled = true;
  3191. }
  3192. for (i = 0; i < pcie_table->count; i++) {
  3193. if (pcie_table->dpm_levels[i].enabled) {
  3194. for (j = i + 1; j < pcie_table->count; j++) {
  3195. if (pcie_table->dpm_levels[j].enabled) {
  3196. if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
  3197. (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
  3198. pcie_table->dpm_levels[j].enabled = false;
  3199. }
  3200. }
  3201. }
  3202. }
  3203. }
  3204. static int ci_trim_dpm_states(struct amdgpu_device *adev,
  3205. struct amdgpu_ps *amdgpu_state)
  3206. {
  3207. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3208. struct ci_power_info *pi = ci_get_pi(adev);
  3209. u32 high_limit_count;
  3210. if (state->performance_level_count < 1)
  3211. return -EINVAL;
  3212. if (state->performance_level_count == 1)
  3213. high_limit_count = 0;
  3214. else
  3215. high_limit_count = 1;
  3216. ci_trim_single_dpm_states(adev,
  3217. &pi->dpm_table.sclk_table,
  3218. state->performance_levels[0].sclk,
  3219. state->performance_levels[high_limit_count].sclk);
  3220. ci_trim_single_dpm_states(adev,
  3221. &pi->dpm_table.mclk_table,
  3222. state->performance_levels[0].mclk,
  3223. state->performance_levels[high_limit_count].mclk);
  3224. ci_trim_pcie_dpm_states(adev,
  3225. state->performance_levels[0].pcie_gen,
  3226. state->performance_levels[0].pcie_lane,
  3227. state->performance_levels[high_limit_count].pcie_gen,
  3228. state->performance_levels[high_limit_count].pcie_lane);
  3229. return 0;
  3230. }
  3231. static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
  3232. {
  3233. struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
  3234. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
  3235. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  3236. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  3237. u32 requested_voltage = 0;
  3238. u32 i;
  3239. if (disp_voltage_table == NULL)
  3240. return -EINVAL;
  3241. if (!disp_voltage_table->count)
  3242. return -EINVAL;
  3243. for (i = 0; i < disp_voltage_table->count; i++) {
  3244. if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
  3245. requested_voltage = disp_voltage_table->entries[i].v;
  3246. }
  3247. for (i = 0; i < vddc_table->count; i++) {
  3248. if (requested_voltage <= vddc_table->entries[i].v) {
  3249. requested_voltage = vddc_table->entries[i].v;
  3250. return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3251. PPSMC_MSG_VddC_Request,
  3252. requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
  3253. 0 : -EINVAL;
  3254. }
  3255. }
  3256. return -EINVAL;
  3257. }
  3258. static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
  3259. {
  3260. struct ci_power_info *pi = ci_get_pi(adev);
  3261. PPSMC_Result result;
  3262. ci_apply_disp_minimum_voltage_request(adev);
  3263. if (!pi->sclk_dpm_key_disabled) {
  3264. if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3265. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3266. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  3267. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3268. if (result != PPSMC_Result_OK)
  3269. return -EINVAL;
  3270. }
  3271. }
  3272. if (!pi->mclk_dpm_key_disabled) {
  3273. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3274. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3275. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3276. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3277. if (result != PPSMC_Result_OK)
  3278. return -EINVAL;
  3279. }
  3280. }
  3281. #if 0
  3282. if (!pi->pcie_dpm_key_disabled) {
  3283. if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3284. result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3285. PPSMC_MSG_PCIeDPM_SetEnabledMask,
  3286. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3287. if (result != PPSMC_Result_OK)
  3288. return -EINVAL;
  3289. }
  3290. }
  3291. #endif
  3292. return 0;
  3293. }
  3294. static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
  3295. struct amdgpu_ps *amdgpu_state)
  3296. {
  3297. struct ci_power_info *pi = ci_get_pi(adev);
  3298. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3299. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  3300. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3301. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  3302. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3303. u32 i;
  3304. pi->need_update_smu7_dpm_table = 0;
  3305. for (i = 0; i < sclk_table->count; i++) {
  3306. if (sclk == sclk_table->dpm_levels[i].value)
  3307. break;
  3308. }
  3309. if (i >= sclk_table->count) {
  3310. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
  3311. } else {
  3312. /* XXX check display min clock requirements */
  3313. if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
  3314. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
  3315. }
  3316. for (i = 0; i < mclk_table->count; i++) {
  3317. if (mclk == mclk_table->dpm_levels[i].value)
  3318. break;
  3319. }
  3320. if (i >= mclk_table->count)
  3321. pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
  3322. if (adev->pm.dpm.current_active_crtc_count !=
  3323. adev->pm.dpm.new_active_crtc_count)
  3324. pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
  3325. }
  3326. static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
  3327. struct amdgpu_ps *amdgpu_state)
  3328. {
  3329. struct ci_power_info *pi = ci_get_pi(adev);
  3330. struct ci_ps *state = ci_get_ps(amdgpu_state);
  3331. u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
  3332. u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
  3333. struct ci_dpm_table *dpm_table = &pi->dpm_table;
  3334. int ret;
  3335. if (!pi->need_update_smu7_dpm_table)
  3336. return 0;
  3337. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
  3338. dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
  3339. if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
  3340. dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
  3341. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
  3342. ret = ci_populate_all_graphic_levels(adev);
  3343. if (ret)
  3344. return ret;
  3345. }
  3346. if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
  3347. ret = ci_populate_all_memory_levels(adev);
  3348. if (ret)
  3349. return ret;
  3350. }
  3351. return 0;
  3352. }
  3353. static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  3354. {
  3355. struct ci_power_info *pi = ci_get_pi(adev);
  3356. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3357. int i;
  3358. if (adev->pm.dpm.ac_power)
  3359. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3360. else
  3361. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3362. if (enable) {
  3363. pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
  3364. for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3365. if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3366. pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
  3367. if (!pi->caps_uvd_dpm)
  3368. break;
  3369. }
  3370. }
  3371. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3372. PPSMC_MSG_UVDDPM_SetEnabledMask,
  3373. pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
  3374. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3375. pi->uvd_enabled = true;
  3376. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3377. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3378. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3379. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3380. }
  3381. } else {
  3382. if (pi->last_mclk_dpm_enable_mask & 0x1) {
  3383. pi->uvd_enabled = false;
  3384. pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
  3385. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3386. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  3387. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3388. }
  3389. }
  3390. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3391. PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
  3392. 0 : -EINVAL;
  3393. }
  3394. static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  3395. {
  3396. struct ci_power_info *pi = ci_get_pi(adev);
  3397. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3398. int i;
  3399. if (adev->pm.dpm.ac_power)
  3400. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3401. else
  3402. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3403. if (enable) {
  3404. pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
  3405. for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3406. if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3407. pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
  3408. if (!pi->caps_vce_dpm)
  3409. break;
  3410. }
  3411. }
  3412. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3413. PPSMC_MSG_VCEDPM_SetEnabledMask,
  3414. pi->dpm_level_enable_mask.vce_dpm_enable_mask);
  3415. }
  3416. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3417. PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
  3418. 0 : -EINVAL;
  3419. }
  3420. #if 0
  3421. static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
  3422. {
  3423. struct ci_power_info *pi = ci_get_pi(adev);
  3424. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3425. int i;
  3426. if (adev->pm.dpm.ac_power)
  3427. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3428. else
  3429. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3430. if (enable) {
  3431. pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
  3432. for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3433. if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3434. pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
  3435. if (!pi->caps_samu_dpm)
  3436. break;
  3437. }
  3438. }
  3439. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3440. PPSMC_MSG_SAMUDPM_SetEnabledMask,
  3441. pi->dpm_level_enable_mask.samu_dpm_enable_mask);
  3442. }
  3443. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3444. PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
  3445. 0 : -EINVAL;
  3446. }
  3447. static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
  3448. {
  3449. struct ci_power_info *pi = ci_get_pi(adev);
  3450. const struct amdgpu_clock_and_voltage_limits *max_limits;
  3451. int i;
  3452. if (adev->pm.dpm.ac_power)
  3453. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3454. else
  3455. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3456. if (enable) {
  3457. pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
  3458. for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
  3459. if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
  3460. pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
  3461. if (!pi->caps_acp_dpm)
  3462. break;
  3463. }
  3464. }
  3465. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  3466. PPSMC_MSG_ACPDPM_SetEnabledMask,
  3467. pi->dpm_level_enable_mask.acp_dpm_enable_mask);
  3468. }
  3469. return (amdgpu_ci_send_msg_to_smc(adev, enable ?
  3470. PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
  3471. 0 : -EINVAL;
  3472. }
  3473. #endif
  3474. static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  3475. {
  3476. struct ci_power_info *pi = ci_get_pi(adev);
  3477. u32 tmp;
  3478. if (!gate) {
  3479. if (pi->caps_uvd_dpm ||
  3480. (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
  3481. pi->smc_state_table.UvdBootLevel = 0;
  3482. else
  3483. pi->smc_state_table.UvdBootLevel =
  3484. adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
  3485. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3486. tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
  3487. tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
  3488. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3489. }
  3490. return ci_enable_uvd_dpm(adev, !gate);
  3491. }
  3492. static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
  3493. {
  3494. u8 i;
  3495. u32 min_evclk = 30000; /* ??? */
  3496. struct amdgpu_vce_clock_voltage_dependency_table *table =
  3497. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  3498. for (i = 0; i < table->count; i++) {
  3499. if (table->entries[i].evclk >= min_evclk)
  3500. return i;
  3501. }
  3502. return table->count - 1;
  3503. }
  3504. static int ci_update_vce_dpm(struct amdgpu_device *adev,
  3505. struct amdgpu_ps *amdgpu_new_state,
  3506. struct amdgpu_ps *amdgpu_current_state)
  3507. {
  3508. struct ci_power_info *pi = ci_get_pi(adev);
  3509. int ret = 0;
  3510. u32 tmp;
  3511. if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
  3512. if (amdgpu_new_state->evclk) {
  3513. /* turn the clocks on when encoding */
  3514. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  3515. AMD_CG_STATE_UNGATE);
  3516. if (ret)
  3517. return ret;
  3518. pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
  3519. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3520. tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
  3521. tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
  3522. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3523. ret = ci_enable_vce_dpm(adev, true);
  3524. } else {
  3525. /* turn the clocks off when not encoding */
  3526. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  3527. AMD_CG_STATE_GATE);
  3528. if (ret)
  3529. return ret;
  3530. ret = ci_enable_vce_dpm(adev, false);
  3531. }
  3532. }
  3533. return ret;
  3534. }
  3535. #if 0
  3536. static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
  3537. {
  3538. return ci_enable_samu_dpm(adev, gate);
  3539. }
  3540. static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
  3541. {
  3542. struct ci_power_info *pi = ci_get_pi(adev);
  3543. u32 tmp;
  3544. if (!gate) {
  3545. pi->smc_state_table.AcpBootLevel = 0;
  3546. tmp = RREG32_SMC(ixDPM_TABLE_475);
  3547. tmp &= ~AcpBootLevel_MASK;
  3548. tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
  3549. WREG32_SMC(ixDPM_TABLE_475, tmp);
  3550. }
  3551. return ci_enable_acp_dpm(adev, !gate);
  3552. }
  3553. #endif
  3554. static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
  3555. struct amdgpu_ps *amdgpu_state)
  3556. {
  3557. struct ci_power_info *pi = ci_get_pi(adev);
  3558. int ret;
  3559. ret = ci_trim_dpm_states(adev, amdgpu_state);
  3560. if (ret)
  3561. return ret;
  3562. pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
  3563. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
  3564. pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
  3565. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
  3566. pi->last_mclk_dpm_enable_mask =
  3567. pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3568. if (pi->uvd_enabled) {
  3569. if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
  3570. pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
  3571. }
  3572. pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
  3573. ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
  3574. return 0;
  3575. }
  3576. static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
  3577. u32 level_mask)
  3578. {
  3579. u32 level = 0;
  3580. while ((level_mask & (1 << level)) == 0)
  3581. level++;
  3582. return level;
  3583. }
  3584. static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
  3585. enum amdgpu_dpm_forced_level level)
  3586. {
  3587. struct ci_power_info *pi = ci_get_pi(adev);
  3588. u32 tmp, levels, i;
  3589. int ret;
  3590. if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
  3591. if ((!pi->pcie_dpm_key_disabled) &&
  3592. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3593. levels = 0;
  3594. tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  3595. while (tmp >>= 1)
  3596. levels++;
  3597. if (levels) {
  3598. ret = ci_dpm_force_state_pcie(adev, level);
  3599. if (ret)
  3600. return ret;
  3601. for (i = 0; i < adev->usec_timeout; i++) {
  3602. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3603. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3604. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3605. if (tmp == levels)
  3606. break;
  3607. udelay(1);
  3608. }
  3609. }
  3610. }
  3611. if ((!pi->sclk_dpm_key_disabled) &&
  3612. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3613. levels = 0;
  3614. tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
  3615. while (tmp >>= 1)
  3616. levels++;
  3617. if (levels) {
  3618. ret = ci_dpm_force_state_sclk(adev, levels);
  3619. if (ret)
  3620. return ret;
  3621. for (i = 0; i < adev->usec_timeout; i++) {
  3622. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3623. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3624. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3625. if (tmp == levels)
  3626. break;
  3627. udelay(1);
  3628. }
  3629. }
  3630. }
  3631. if ((!pi->mclk_dpm_key_disabled) &&
  3632. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3633. levels = 0;
  3634. tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
  3635. while (tmp >>= 1)
  3636. levels++;
  3637. if (levels) {
  3638. ret = ci_dpm_force_state_mclk(adev, levels);
  3639. if (ret)
  3640. return ret;
  3641. for (i = 0; i < adev->usec_timeout; i++) {
  3642. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3643. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3644. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3645. if (tmp == levels)
  3646. break;
  3647. udelay(1);
  3648. }
  3649. }
  3650. }
  3651. } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
  3652. if ((!pi->sclk_dpm_key_disabled) &&
  3653. pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
  3654. levels = ci_get_lowest_enabled_level(adev,
  3655. pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
  3656. ret = ci_dpm_force_state_sclk(adev, levels);
  3657. if (ret)
  3658. return ret;
  3659. for (i = 0; i < adev->usec_timeout; i++) {
  3660. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3661. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
  3662. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
  3663. if (tmp == levels)
  3664. break;
  3665. udelay(1);
  3666. }
  3667. }
  3668. if ((!pi->mclk_dpm_key_disabled) &&
  3669. pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
  3670. levels = ci_get_lowest_enabled_level(adev,
  3671. pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
  3672. ret = ci_dpm_force_state_mclk(adev, levels);
  3673. if (ret)
  3674. return ret;
  3675. for (i = 0; i < adev->usec_timeout; i++) {
  3676. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
  3677. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
  3678. TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
  3679. if (tmp == levels)
  3680. break;
  3681. udelay(1);
  3682. }
  3683. }
  3684. if ((!pi->pcie_dpm_key_disabled) &&
  3685. pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
  3686. levels = ci_get_lowest_enabled_level(adev,
  3687. pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
  3688. ret = ci_dpm_force_state_pcie(adev, levels);
  3689. if (ret)
  3690. return ret;
  3691. for (i = 0; i < adev->usec_timeout; i++) {
  3692. tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
  3693. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
  3694. TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
  3695. if (tmp == levels)
  3696. break;
  3697. udelay(1);
  3698. }
  3699. }
  3700. } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
  3701. if (!pi->pcie_dpm_key_disabled) {
  3702. PPSMC_Result smc_result;
  3703. smc_result = amdgpu_ci_send_msg_to_smc(adev,
  3704. PPSMC_MSG_PCIeDPM_UnForceLevel);
  3705. if (smc_result != PPSMC_Result_OK)
  3706. return -EINVAL;
  3707. }
  3708. ret = ci_upload_dpm_level_enable_mask(adev);
  3709. if (ret)
  3710. return ret;
  3711. }
  3712. adev->pm.dpm.forced_level = level;
  3713. return 0;
  3714. }
  3715. static int ci_set_mc_special_registers(struct amdgpu_device *adev,
  3716. struct ci_mc_reg_table *table)
  3717. {
  3718. u8 i, j, k;
  3719. u32 temp_reg;
  3720. for (i = 0, j = table->last; i < table->last; i++) {
  3721. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3722. return -EINVAL;
  3723. switch(table->mc_reg_address[i].s1) {
  3724. case mmMC_SEQ_MISC1:
  3725. temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
  3726. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
  3727. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3728. for (k = 0; k < table->num_entries; k++) {
  3729. table->mc_reg_table_entry[k].mc_data[j] =
  3730. ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  3731. }
  3732. j++;
  3733. if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3734. return -EINVAL;
  3735. temp_reg = RREG32(mmMC_PMG_CMD_MRS);
  3736. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
  3737. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
  3738. for (k = 0; k < table->num_entries; k++) {
  3739. table->mc_reg_table_entry[k].mc_data[j] =
  3740. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3741. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  3742. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  3743. }
  3744. j++;
  3745. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3746. return -EINVAL;
  3747. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  3748. table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
  3749. table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
  3750. for (k = 0; k < table->num_entries; k++) {
  3751. table->mc_reg_table_entry[k].mc_data[j] =
  3752. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  3753. }
  3754. j++;
  3755. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3756. return -EINVAL;
  3757. }
  3758. break;
  3759. case mmMC_SEQ_RESERVE_M:
  3760. temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
  3761. table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
  3762. table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3763. for (k = 0; k < table->num_entries; k++) {
  3764. table->mc_reg_table_entry[k].mc_data[j] =
  3765. (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  3766. }
  3767. j++;
  3768. if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3769. return -EINVAL;
  3770. break;
  3771. default:
  3772. break;
  3773. }
  3774. }
  3775. table->last = j;
  3776. return 0;
  3777. }
  3778. static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  3779. {
  3780. bool result = true;
  3781. switch(in_reg) {
  3782. case mmMC_SEQ_RAS_TIMING:
  3783. *out_reg = mmMC_SEQ_RAS_TIMING_LP;
  3784. break;
  3785. case mmMC_SEQ_DLL_STBY:
  3786. *out_reg = mmMC_SEQ_DLL_STBY_LP;
  3787. break;
  3788. case mmMC_SEQ_G5PDX_CMD0:
  3789. *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
  3790. break;
  3791. case mmMC_SEQ_G5PDX_CMD1:
  3792. *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
  3793. break;
  3794. case mmMC_SEQ_G5PDX_CTRL:
  3795. *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
  3796. break;
  3797. case mmMC_SEQ_CAS_TIMING:
  3798. *out_reg = mmMC_SEQ_CAS_TIMING_LP;
  3799. break;
  3800. case mmMC_SEQ_MISC_TIMING:
  3801. *out_reg = mmMC_SEQ_MISC_TIMING_LP;
  3802. break;
  3803. case mmMC_SEQ_MISC_TIMING2:
  3804. *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
  3805. break;
  3806. case mmMC_SEQ_PMG_DVS_CMD:
  3807. *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
  3808. break;
  3809. case mmMC_SEQ_PMG_DVS_CTL:
  3810. *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
  3811. break;
  3812. case mmMC_SEQ_RD_CTL_D0:
  3813. *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
  3814. break;
  3815. case mmMC_SEQ_RD_CTL_D1:
  3816. *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
  3817. break;
  3818. case mmMC_SEQ_WR_CTL_D0:
  3819. *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
  3820. break;
  3821. case mmMC_SEQ_WR_CTL_D1:
  3822. *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
  3823. break;
  3824. case mmMC_PMG_CMD_EMRS:
  3825. *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
  3826. break;
  3827. case mmMC_PMG_CMD_MRS:
  3828. *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
  3829. break;
  3830. case mmMC_PMG_CMD_MRS1:
  3831. *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
  3832. break;
  3833. case mmMC_SEQ_PMG_TIMING:
  3834. *out_reg = mmMC_SEQ_PMG_TIMING_LP;
  3835. break;
  3836. case mmMC_PMG_CMD_MRS2:
  3837. *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
  3838. break;
  3839. case mmMC_SEQ_WR_CTL_2:
  3840. *out_reg = mmMC_SEQ_WR_CTL_2_LP;
  3841. break;
  3842. default:
  3843. result = false;
  3844. break;
  3845. }
  3846. return result;
  3847. }
  3848. static void ci_set_valid_flag(struct ci_mc_reg_table *table)
  3849. {
  3850. u8 i, j;
  3851. for (i = 0; i < table->last; i++) {
  3852. for (j = 1; j < table->num_entries; j++) {
  3853. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  3854. table->mc_reg_table_entry[j].mc_data[i]) {
  3855. table->valid_flag |= 1 << i;
  3856. break;
  3857. }
  3858. }
  3859. }
  3860. }
  3861. static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
  3862. {
  3863. u32 i;
  3864. u16 address;
  3865. for (i = 0; i < table->last; i++) {
  3866. table->mc_reg_address[i].s0 =
  3867. ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  3868. address : table->mc_reg_address[i].s1;
  3869. }
  3870. }
  3871. static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
  3872. struct ci_mc_reg_table *ci_table)
  3873. {
  3874. u8 i, j;
  3875. if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3876. return -EINVAL;
  3877. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  3878. return -EINVAL;
  3879. for (i = 0; i < table->last; i++)
  3880. ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  3881. ci_table->last = table->last;
  3882. for (i = 0; i < table->num_entries; i++) {
  3883. ci_table->mc_reg_table_entry[i].mclk_max =
  3884. table->mc_reg_table_entry[i].mclk_max;
  3885. for (j = 0; j < table->last; j++)
  3886. ci_table->mc_reg_table_entry[i].mc_data[j] =
  3887. table->mc_reg_table_entry[i].mc_data[j];
  3888. }
  3889. ci_table->num_entries = table->num_entries;
  3890. return 0;
  3891. }
  3892. static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
  3893. struct ci_mc_reg_table *table)
  3894. {
  3895. u8 i, k;
  3896. u32 tmp;
  3897. bool patch;
  3898. tmp = RREG32(mmMC_SEQ_MISC0);
  3899. patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
  3900. if (patch &&
  3901. ((adev->pdev->device == 0x67B0) ||
  3902. (adev->pdev->device == 0x67B1))) {
  3903. for (i = 0; i < table->last; i++) {
  3904. if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  3905. return -EINVAL;
  3906. switch (table->mc_reg_address[i].s1) {
  3907. case mmMC_SEQ_MISC1:
  3908. for (k = 0; k < table->num_entries; k++) {
  3909. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3910. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3911. table->mc_reg_table_entry[k].mc_data[i] =
  3912. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
  3913. 0x00000007;
  3914. }
  3915. break;
  3916. case mmMC_SEQ_WR_CTL_D0:
  3917. for (k = 0; k < table->num_entries; k++) {
  3918. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3919. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3920. table->mc_reg_table_entry[k].mc_data[i] =
  3921. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3922. 0x0000D0DD;
  3923. }
  3924. break;
  3925. case mmMC_SEQ_WR_CTL_D1:
  3926. for (k = 0; k < table->num_entries; k++) {
  3927. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3928. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3929. table->mc_reg_table_entry[k].mc_data[i] =
  3930. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
  3931. 0x0000D0DD;
  3932. }
  3933. break;
  3934. case mmMC_SEQ_WR_CTL_2:
  3935. for (k = 0; k < table->num_entries; k++) {
  3936. if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
  3937. (table->mc_reg_table_entry[k].mclk_max == 137500))
  3938. table->mc_reg_table_entry[k].mc_data[i] = 0;
  3939. }
  3940. break;
  3941. case mmMC_SEQ_CAS_TIMING:
  3942. for (k = 0; k < table->num_entries; k++) {
  3943. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3944. table->mc_reg_table_entry[k].mc_data[i] =
  3945. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3946. 0x000C0140;
  3947. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3948. table->mc_reg_table_entry[k].mc_data[i] =
  3949. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
  3950. 0x000C0150;
  3951. }
  3952. break;
  3953. case mmMC_SEQ_MISC_TIMING:
  3954. for (k = 0; k < table->num_entries; k++) {
  3955. if (table->mc_reg_table_entry[k].mclk_max == 125000)
  3956. table->mc_reg_table_entry[k].mc_data[i] =
  3957. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3958. 0x00000030;
  3959. else if (table->mc_reg_table_entry[k].mclk_max == 137500)
  3960. table->mc_reg_table_entry[k].mc_data[i] =
  3961. (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
  3962. 0x00000035;
  3963. }
  3964. break;
  3965. default:
  3966. break;
  3967. }
  3968. }
  3969. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3970. tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  3971. tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
  3972. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
  3973. WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
  3974. }
  3975. return 0;
  3976. }
  3977. static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
  3978. {
  3979. struct ci_power_info *pi = ci_get_pi(adev);
  3980. struct atom_mc_reg_table *table;
  3981. struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
  3982. u8 module_index = ci_get_memory_module_index(adev);
  3983. int ret;
  3984. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  3985. if (!table)
  3986. return -ENOMEM;
  3987. WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
  3988. WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
  3989. WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
  3990. WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
  3991. WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
  3992. WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
  3993. WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
  3994. WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
  3995. WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
  3996. WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
  3997. WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
  3998. WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
  3999. WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
  4000. WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
  4001. WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
  4002. WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
  4003. WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
  4004. WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
  4005. WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
  4006. WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
  4007. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  4008. if (ret)
  4009. goto init_mc_done;
  4010. ret = ci_copy_vbios_mc_reg_table(table, ci_table);
  4011. if (ret)
  4012. goto init_mc_done;
  4013. ci_set_s0_mc_reg_index(ci_table);
  4014. ret = ci_register_patching_mc_seq(adev, ci_table);
  4015. if (ret)
  4016. goto init_mc_done;
  4017. ret = ci_set_mc_special_registers(adev, ci_table);
  4018. if (ret)
  4019. goto init_mc_done;
  4020. ci_set_valid_flag(ci_table);
  4021. init_mc_done:
  4022. kfree(table);
  4023. return ret;
  4024. }
  4025. static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
  4026. SMU7_Discrete_MCRegisters *mc_reg_table)
  4027. {
  4028. struct ci_power_info *pi = ci_get_pi(adev);
  4029. u32 i, j;
  4030. for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
  4031. if (pi->mc_reg_table.valid_flag & (1 << j)) {
  4032. if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
  4033. return -EINVAL;
  4034. mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
  4035. mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
  4036. i++;
  4037. }
  4038. }
  4039. mc_reg_table->last = (u8)i;
  4040. return 0;
  4041. }
  4042. static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
  4043. SMU7_Discrete_MCRegisterSet *data,
  4044. u32 num_entries, u32 valid_flag)
  4045. {
  4046. u32 i, j;
  4047. for (i = 0, j = 0; j < num_entries; j++) {
  4048. if (valid_flag & (1 << j)) {
  4049. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4050. i++;
  4051. }
  4052. }
  4053. }
  4054. static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  4055. const u32 memory_clock,
  4056. SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
  4057. {
  4058. struct ci_power_info *pi = ci_get_pi(adev);
  4059. u32 i = 0;
  4060. for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
  4061. if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4062. break;
  4063. }
  4064. if ((i == pi->mc_reg_table.num_entries) && (i > 0))
  4065. --i;
  4066. ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
  4067. mc_reg_table_data, pi->mc_reg_table.last,
  4068. pi->mc_reg_table.valid_flag);
  4069. }
  4070. static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  4071. SMU7_Discrete_MCRegisters *mc_reg_table)
  4072. {
  4073. struct ci_power_info *pi = ci_get_pi(adev);
  4074. u32 i;
  4075. for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
  4076. ci_convert_mc_reg_table_entry_to_smc(adev,
  4077. pi->dpm_table.mclk_table.dpm_levels[i].value,
  4078. &mc_reg_table->data[i]);
  4079. }
  4080. static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
  4081. {
  4082. struct ci_power_info *pi = ci_get_pi(adev);
  4083. int ret;
  4084. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4085. ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
  4086. if (ret)
  4087. return ret;
  4088. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4089. return amdgpu_ci_copy_bytes_to_smc(adev,
  4090. pi->mc_reg_table_start,
  4091. (u8 *)&pi->smc_mc_reg_table,
  4092. sizeof(SMU7_Discrete_MCRegisters),
  4093. pi->sram_end);
  4094. }
  4095. static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
  4096. {
  4097. struct ci_power_info *pi = ci_get_pi(adev);
  4098. if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
  4099. return 0;
  4100. memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
  4101. ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
  4102. return amdgpu_ci_copy_bytes_to_smc(adev,
  4103. pi->mc_reg_table_start +
  4104. offsetof(SMU7_Discrete_MCRegisters, data[0]),
  4105. (u8 *)&pi->smc_mc_reg_table.data[0],
  4106. sizeof(SMU7_Discrete_MCRegisterSet) *
  4107. pi->dpm_table.mclk_table.count,
  4108. pi->sram_end);
  4109. }
  4110. static void ci_enable_voltage_control(struct amdgpu_device *adev)
  4111. {
  4112. u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
  4113. tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
  4114. WREG32_SMC(ixGENERAL_PWRMGT, tmp);
  4115. }
  4116. static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
  4117. struct amdgpu_ps *amdgpu_state)
  4118. {
  4119. struct ci_ps *state = ci_get_ps(amdgpu_state);
  4120. int i;
  4121. u16 pcie_speed, max_speed = 0;
  4122. for (i = 0; i < state->performance_level_count; i++) {
  4123. pcie_speed = state->performance_levels[i].pcie_gen;
  4124. if (max_speed < pcie_speed)
  4125. max_speed = pcie_speed;
  4126. }
  4127. return max_speed;
  4128. }
  4129. static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
  4130. {
  4131. u32 speed_cntl = 0;
  4132. speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
  4133. PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
  4134. speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
  4135. return (u16)speed_cntl;
  4136. }
  4137. static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
  4138. {
  4139. u32 link_width = 0;
  4140. link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
  4141. PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
  4142. link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
  4143. switch (link_width) {
  4144. case 1:
  4145. return 1;
  4146. case 2:
  4147. return 2;
  4148. case 3:
  4149. return 4;
  4150. case 4:
  4151. return 8;
  4152. case 0:
  4153. case 6:
  4154. default:
  4155. return 16;
  4156. }
  4157. }
  4158. static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  4159. struct amdgpu_ps *amdgpu_new_state,
  4160. struct amdgpu_ps *amdgpu_current_state)
  4161. {
  4162. struct ci_power_info *pi = ci_get_pi(adev);
  4163. enum amdgpu_pcie_gen target_link_speed =
  4164. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4165. enum amdgpu_pcie_gen current_link_speed;
  4166. if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  4167. current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
  4168. else
  4169. current_link_speed = pi->force_pcie_gen;
  4170. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4171. pi->pspp_notify_required = false;
  4172. if (target_link_speed > current_link_speed) {
  4173. switch (target_link_speed) {
  4174. #ifdef CONFIG_ACPI
  4175. case AMDGPU_PCIE_GEN3:
  4176. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4177. break;
  4178. pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  4179. if (current_link_speed == AMDGPU_PCIE_GEN2)
  4180. break;
  4181. case AMDGPU_PCIE_GEN2:
  4182. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4183. break;
  4184. #endif
  4185. default:
  4186. pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
  4187. break;
  4188. }
  4189. } else {
  4190. if (target_link_speed < current_link_speed)
  4191. pi->pspp_notify_required = true;
  4192. }
  4193. }
  4194. static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  4195. struct amdgpu_ps *amdgpu_new_state,
  4196. struct amdgpu_ps *amdgpu_current_state)
  4197. {
  4198. struct ci_power_info *pi = ci_get_pi(adev);
  4199. enum amdgpu_pcie_gen target_link_speed =
  4200. ci_get_maximum_link_speed(adev, amdgpu_new_state);
  4201. u8 request;
  4202. if (pi->pspp_notify_required) {
  4203. if (target_link_speed == AMDGPU_PCIE_GEN3)
  4204. request = PCIE_PERF_REQ_PECI_GEN3;
  4205. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  4206. request = PCIE_PERF_REQ_PECI_GEN2;
  4207. else
  4208. request = PCIE_PERF_REQ_PECI_GEN1;
  4209. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  4210. (ci_get_current_pcie_speed(adev) > 0))
  4211. return;
  4212. #ifdef CONFIG_ACPI
  4213. amdgpu_acpi_pcie_performance_request(adev, request, false);
  4214. #endif
  4215. }
  4216. }
  4217. static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
  4218. {
  4219. struct ci_power_info *pi = ci_get_pi(adev);
  4220. struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
  4221. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  4222. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
  4223. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
  4224. struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
  4225. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
  4226. if (allowed_sclk_vddc_table == NULL)
  4227. return -EINVAL;
  4228. if (allowed_sclk_vddc_table->count < 1)
  4229. return -EINVAL;
  4230. if (allowed_mclk_vddc_table == NULL)
  4231. return -EINVAL;
  4232. if (allowed_mclk_vddc_table->count < 1)
  4233. return -EINVAL;
  4234. if (allowed_mclk_vddci_table == NULL)
  4235. return -EINVAL;
  4236. if (allowed_mclk_vddci_table->count < 1)
  4237. return -EINVAL;
  4238. pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
  4239. pi->max_vddc_in_pp_table =
  4240. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4241. pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
  4242. pi->max_vddci_in_pp_table =
  4243. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4244. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
  4245. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4246. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
  4247. allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
  4248. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
  4249. allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
  4250. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
  4251. allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
  4252. return 0;
  4253. }
  4254. static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
  4255. {
  4256. struct ci_power_info *pi = ci_get_pi(adev);
  4257. struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
  4258. u32 leakage_index;
  4259. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4260. if (leakage_table->leakage_id[leakage_index] == *vddc) {
  4261. *vddc = leakage_table->actual_voltage[leakage_index];
  4262. break;
  4263. }
  4264. }
  4265. }
  4266. static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
  4267. {
  4268. struct ci_power_info *pi = ci_get_pi(adev);
  4269. struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
  4270. u32 leakage_index;
  4271. for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
  4272. if (leakage_table->leakage_id[leakage_index] == *vddci) {
  4273. *vddci = leakage_table->actual_voltage[leakage_index];
  4274. break;
  4275. }
  4276. }
  4277. }
  4278. static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4279. struct amdgpu_clock_voltage_dependency_table *table)
  4280. {
  4281. u32 i;
  4282. if (table) {
  4283. for (i = 0; i < table->count; i++)
  4284. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4285. }
  4286. }
  4287. static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
  4288. struct amdgpu_clock_voltage_dependency_table *table)
  4289. {
  4290. u32 i;
  4291. if (table) {
  4292. for (i = 0; i < table->count; i++)
  4293. ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
  4294. }
  4295. }
  4296. static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4297. struct amdgpu_vce_clock_voltage_dependency_table *table)
  4298. {
  4299. u32 i;
  4300. if (table) {
  4301. for (i = 0; i < table->count; i++)
  4302. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4303. }
  4304. }
  4305. static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
  4306. struct amdgpu_uvd_clock_voltage_dependency_table *table)
  4307. {
  4308. u32 i;
  4309. if (table) {
  4310. for (i = 0; i < table->count; i++)
  4311. ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
  4312. }
  4313. }
  4314. static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
  4315. struct amdgpu_phase_shedding_limits_table *table)
  4316. {
  4317. u32 i;
  4318. if (table) {
  4319. for (i = 0; i < table->count; i++)
  4320. ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
  4321. }
  4322. }
  4323. static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
  4324. struct amdgpu_clock_and_voltage_limits *table)
  4325. {
  4326. if (table) {
  4327. ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
  4328. ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
  4329. }
  4330. }
  4331. static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
  4332. struct amdgpu_cac_leakage_table *table)
  4333. {
  4334. u32 i;
  4335. if (table) {
  4336. for (i = 0; i < table->count; i++)
  4337. ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
  4338. }
  4339. }
  4340. static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
  4341. {
  4342. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4343. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  4344. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4345. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  4346. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4347. &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
  4348. ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
  4349. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  4350. ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4351. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
  4352. ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4353. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
  4354. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4355. &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
  4356. ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
  4357. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
  4358. ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
  4359. &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
  4360. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4361. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  4362. ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
  4363. &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
  4364. ci_patch_cac_leakage_table_with_vddc_leakage(adev,
  4365. &adev->pm.dpm.dyn_state.cac_leakage_table);
  4366. }
  4367. static void ci_update_current_ps(struct amdgpu_device *adev,
  4368. struct amdgpu_ps *rps)
  4369. {
  4370. struct ci_ps *new_ps = ci_get_ps(rps);
  4371. struct ci_power_info *pi = ci_get_pi(adev);
  4372. pi->current_rps = *rps;
  4373. pi->current_ps = *new_ps;
  4374. pi->current_rps.ps_priv = &pi->current_ps;
  4375. adev->pm.dpm.current_ps = &pi->current_rps;
  4376. }
  4377. static void ci_update_requested_ps(struct amdgpu_device *adev,
  4378. struct amdgpu_ps *rps)
  4379. {
  4380. struct ci_ps *new_ps = ci_get_ps(rps);
  4381. struct ci_power_info *pi = ci_get_pi(adev);
  4382. pi->requested_rps = *rps;
  4383. pi->requested_ps = *new_ps;
  4384. pi->requested_rps.ps_priv = &pi->requested_ps;
  4385. adev->pm.dpm.requested_ps = &pi->requested_rps;
  4386. }
  4387. static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
  4388. {
  4389. struct ci_power_info *pi = ci_get_pi(adev);
  4390. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  4391. struct amdgpu_ps *new_ps = &requested_ps;
  4392. ci_update_requested_ps(adev, new_ps);
  4393. ci_apply_state_adjust_rules(adev, &pi->requested_rps);
  4394. return 0;
  4395. }
  4396. static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
  4397. {
  4398. struct ci_power_info *pi = ci_get_pi(adev);
  4399. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4400. ci_update_current_ps(adev, new_ps);
  4401. }
  4402. static void ci_dpm_setup_asic(struct amdgpu_device *adev)
  4403. {
  4404. ci_read_clock_registers(adev);
  4405. ci_enable_acpi_power_management(adev);
  4406. ci_init_sclk_t(adev);
  4407. }
  4408. static int ci_dpm_enable(struct amdgpu_device *adev)
  4409. {
  4410. struct ci_power_info *pi = ci_get_pi(adev);
  4411. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4412. int ret;
  4413. if (amdgpu_ci_is_smc_running(adev))
  4414. return -EINVAL;
  4415. if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
  4416. ci_enable_voltage_control(adev);
  4417. ret = ci_construct_voltage_tables(adev);
  4418. if (ret) {
  4419. DRM_ERROR("ci_construct_voltage_tables failed\n");
  4420. return ret;
  4421. }
  4422. }
  4423. if (pi->caps_dynamic_ac_timing) {
  4424. ret = ci_initialize_mc_reg_table(adev);
  4425. if (ret)
  4426. pi->caps_dynamic_ac_timing = false;
  4427. }
  4428. if (pi->dynamic_ss)
  4429. ci_enable_spread_spectrum(adev, true);
  4430. if (pi->thermal_protection)
  4431. ci_enable_thermal_protection(adev, true);
  4432. ci_program_sstp(adev);
  4433. ci_enable_display_gap(adev);
  4434. ci_program_vc(adev);
  4435. ret = ci_upload_firmware(adev);
  4436. if (ret) {
  4437. DRM_ERROR("ci_upload_firmware failed\n");
  4438. return ret;
  4439. }
  4440. ret = ci_process_firmware_header(adev);
  4441. if (ret) {
  4442. DRM_ERROR("ci_process_firmware_header failed\n");
  4443. return ret;
  4444. }
  4445. ret = ci_initial_switch_from_arb_f0_to_f1(adev);
  4446. if (ret) {
  4447. DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
  4448. return ret;
  4449. }
  4450. ret = ci_init_smc_table(adev);
  4451. if (ret) {
  4452. DRM_ERROR("ci_init_smc_table failed\n");
  4453. return ret;
  4454. }
  4455. ret = ci_init_arb_table_index(adev);
  4456. if (ret) {
  4457. DRM_ERROR("ci_init_arb_table_index failed\n");
  4458. return ret;
  4459. }
  4460. if (pi->caps_dynamic_ac_timing) {
  4461. ret = ci_populate_initial_mc_reg_table(adev);
  4462. if (ret) {
  4463. DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
  4464. return ret;
  4465. }
  4466. }
  4467. ret = ci_populate_pm_base(adev);
  4468. if (ret) {
  4469. DRM_ERROR("ci_populate_pm_base failed\n");
  4470. return ret;
  4471. }
  4472. ci_dpm_start_smc(adev);
  4473. ci_enable_vr_hot_gpio_interrupt(adev);
  4474. ret = ci_notify_smc_display_change(adev, false);
  4475. if (ret) {
  4476. DRM_ERROR("ci_notify_smc_display_change failed\n");
  4477. return ret;
  4478. }
  4479. ci_enable_sclk_control(adev, true);
  4480. ret = ci_enable_ulv(adev, true);
  4481. if (ret) {
  4482. DRM_ERROR("ci_enable_ulv failed\n");
  4483. return ret;
  4484. }
  4485. ret = ci_enable_ds_master_switch(adev, true);
  4486. if (ret) {
  4487. DRM_ERROR("ci_enable_ds_master_switch failed\n");
  4488. return ret;
  4489. }
  4490. ret = ci_start_dpm(adev);
  4491. if (ret) {
  4492. DRM_ERROR("ci_start_dpm failed\n");
  4493. return ret;
  4494. }
  4495. ret = ci_enable_didt(adev, true);
  4496. if (ret) {
  4497. DRM_ERROR("ci_enable_didt failed\n");
  4498. return ret;
  4499. }
  4500. ret = ci_enable_smc_cac(adev, true);
  4501. if (ret) {
  4502. DRM_ERROR("ci_enable_smc_cac failed\n");
  4503. return ret;
  4504. }
  4505. ret = ci_enable_power_containment(adev, true);
  4506. if (ret) {
  4507. DRM_ERROR("ci_enable_power_containment failed\n");
  4508. return ret;
  4509. }
  4510. ret = ci_power_control_set_level(adev);
  4511. if (ret) {
  4512. DRM_ERROR("ci_power_control_set_level failed\n");
  4513. return ret;
  4514. }
  4515. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  4516. ret = ci_enable_thermal_based_sclk_dpm(adev, true);
  4517. if (ret) {
  4518. DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
  4519. return ret;
  4520. }
  4521. ci_thermal_start_thermal_controller(adev);
  4522. ci_update_current_ps(adev, boot_ps);
  4523. return 0;
  4524. }
  4525. static void ci_dpm_disable(struct amdgpu_device *adev)
  4526. {
  4527. struct ci_power_info *pi = ci_get_pi(adev);
  4528. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  4529. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4530. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
  4531. amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
  4532. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
  4533. ci_dpm_powergate_uvd(adev, true);
  4534. if (!amdgpu_ci_is_smc_running(adev))
  4535. return;
  4536. ci_thermal_stop_thermal_controller(adev);
  4537. if (pi->thermal_protection)
  4538. ci_enable_thermal_protection(adev, false);
  4539. ci_enable_power_containment(adev, false);
  4540. ci_enable_smc_cac(adev, false);
  4541. ci_enable_didt(adev, false);
  4542. ci_enable_spread_spectrum(adev, false);
  4543. ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  4544. ci_stop_dpm(adev);
  4545. ci_enable_ds_master_switch(adev, false);
  4546. ci_enable_ulv(adev, false);
  4547. ci_clear_vc(adev);
  4548. ci_reset_to_default(adev);
  4549. ci_dpm_stop_smc(adev);
  4550. ci_force_switch_to_arb_f0(adev);
  4551. ci_enable_thermal_based_sclk_dpm(adev, false);
  4552. ci_update_current_ps(adev, boot_ps);
  4553. }
  4554. static int ci_dpm_set_power_state(struct amdgpu_device *adev)
  4555. {
  4556. struct ci_power_info *pi = ci_get_pi(adev);
  4557. struct amdgpu_ps *new_ps = &pi->requested_rps;
  4558. struct amdgpu_ps *old_ps = &pi->current_rps;
  4559. int ret;
  4560. ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
  4561. if (pi->pcie_performance_request)
  4562. ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  4563. ret = ci_freeze_sclk_mclk_dpm(adev);
  4564. if (ret) {
  4565. DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
  4566. return ret;
  4567. }
  4568. ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
  4569. if (ret) {
  4570. DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
  4571. return ret;
  4572. }
  4573. ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
  4574. if (ret) {
  4575. DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
  4576. return ret;
  4577. }
  4578. ret = ci_update_vce_dpm(adev, new_ps, old_ps);
  4579. if (ret) {
  4580. DRM_ERROR("ci_update_vce_dpm failed\n");
  4581. return ret;
  4582. }
  4583. ret = ci_update_sclk_t(adev);
  4584. if (ret) {
  4585. DRM_ERROR("ci_update_sclk_t failed\n");
  4586. return ret;
  4587. }
  4588. if (pi->caps_dynamic_ac_timing) {
  4589. ret = ci_update_and_upload_mc_reg_table(adev);
  4590. if (ret) {
  4591. DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
  4592. return ret;
  4593. }
  4594. }
  4595. ret = ci_program_memory_timing_parameters(adev);
  4596. if (ret) {
  4597. DRM_ERROR("ci_program_memory_timing_parameters failed\n");
  4598. return ret;
  4599. }
  4600. ret = ci_unfreeze_sclk_mclk_dpm(adev);
  4601. if (ret) {
  4602. DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
  4603. return ret;
  4604. }
  4605. ret = ci_upload_dpm_level_enable_mask(adev);
  4606. if (ret) {
  4607. DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
  4608. return ret;
  4609. }
  4610. if (pi->pcie_performance_request)
  4611. ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  4612. return 0;
  4613. }
  4614. #if 0
  4615. static void ci_dpm_reset_asic(struct amdgpu_device *adev)
  4616. {
  4617. ci_set_boot_state(adev);
  4618. }
  4619. #endif
  4620. static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
  4621. {
  4622. ci_program_display_gap(adev);
  4623. }
  4624. union power_info {
  4625. struct _ATOM_POWERPLAY_INFO info;
  4626. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  4627. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  4628. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  4629. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  4630. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  4631. };
  4632. union pplib_clock_info {
  4633. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  4634. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  4635. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  4636. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  4637. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  4638. struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
  4639. };
  4640. union pplib_power_state {
  4641. struct _ATOM_PPLIB_STATE v1;
  4642. struct _ATOM_PPLIB_STATE_V2 v2;
  4643. };
  4644. static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  4645. struct amdgpu_ps *rps,
  4646. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  4647. u8 table_rev)
  4648. {
  4649. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  4650. rps->class = le16_to_cpu(non_clock_info->usClassification);
  4651. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  4652. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  4653. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  4654. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  4655. } else {
  4656. rps->vclk = 0;
  4657. rps->dclk = 0;
  4658. }
  4659. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  4660. adev->pm.dpm.boot_ps = rps;
  4661. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  4662. adev->pm.dpm.uvd_ps = rps;
  4663. }
  4664. static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
  4665. struct amdgpu_ps *rps, int index,
  4666. union pplib_clock_info *clock_info)
  4667. {
  4668. struct ci_power_info *pi = ci_get_pi(adev);
  4669. struct ci_ps *ps = ci_get_ps(rps);
  4670. struct ci_pl *pl = &ps->performance_levels[index];
  4671. ps->performance_level_count = index + 1;
  4672. pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4673. pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4674. pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4675. pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4676. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  4677. pi->sys_pcie_mask,
  4678. pi->vbios_boot_state.pcie_gen_bootup_value,
  4679. clock_info->ci.ucPCIEGen);
  4680. pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
  4681. pi->vbios_boot_state.pcie_lane_bootup_value,
  4682. le16_to_cpu(clock_info->ci.usPCIELane));
  4683. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  4684. pi->acpi_pcie_gen = pl->pcie_gen;
  4685. }
  4686. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  4687. pi->ulv.supported = true;
  4688. pi->ulv.pl = *pl;
  4689. pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
  4690. }
  4691. /* patch up boot state */
  4692. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  4693. pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
  4694. pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
  4695. pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
  4696. pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
  4697. }
  4698. switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  4699. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  4700. pi->use_pcie_powersaving_levels = true;
  4701. if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
  4702. pi->pcie_gen_powersaving.max = pl->pcie_gen;
  4703. if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
  4704. pi->pcie_gen_powersaving.min = pl->pcie_gen;
  4705. if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
  4706. pi->pcie_lane_powersaving.max = pl->pcie_lane;
  4707. if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
  4708. pi->pcie_lane_powersaving.min = pl->pcie_lane;
  4709. break;
  4710. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  4711. pi->use_pcie_performance_levels = true;
  4712. if (pi->pcie_gen_performance.max < pl->pcie_gen)
  4713. pi->pcie_gen_performance.max = pl->pcie_gen;
  4714. if (pi->pcie_gen_performance.min > pl->pcie_gen)
  4715. pi->pcie_gen_performance.min = pl->pcie_gen;
  4716. if (pi->pcie_lane_performance.max < pl->pcie_lane)
  4717. pi->pcie_lane_performance.max = pl->pcie_lane;
  4718. if (pi->pcie_lane_performance.min > pl->pcie_lane)
  4719. pi->pcie_lane_performance.min = pl->pcie_lane;
  4720. break;
  4721. default:
  4722. break;
  4723. }
  4724. }
  4725. static int ci_parse_power_table(struct amdgpu_device *adev)
  4726. {
  4727. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4728. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  4729. union pplib_power_state *power_state;
  4730. int i, j, k, non_clock_array_index, clock_array_index;
  4731. union pplib_clock_info *clock_info;
  4732. struct _StateArray *state_array;
  4733. struct _ClockInfoArray *clock_info_array;
  4734. struct _NonClockInfoArray *non_clock_info_array;
  4735. union power_info *power_info;
  4736. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  4737. u16 data_offset;
  4738. u8 frev, crev;
  4739. u8 *power_state_offset;
  4740. struct ci_ps *ps;
  4741. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4742. &frev, &crev, &data_offset))
  4743. return -EINVAL;
  4744. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  4745. amdgpu_add_thermal_controller(adev);
  4746. state_array = (struct _StateArray *)
  4747. (mode_info->atom_context->bios + data_offset +
  4748. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  4749. clock_info_array = (struct _ClockInfoArray *)
  4750. (mode_info->atom_context->bios + data_offset +
  4751. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  4752. non_clock_info_array = (struct _NonClockInfoArray *)
  4753. (mode_info->atom_context->bios + data_offset +
  4754. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  4755. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  4756. state_array->ucNumEntries, GFP_KERNEL);
  4757. if (!adev->pm.dpm.ps)
  4758. return -ENOMEM;
  4759. power_state_offset = (u8 *)state_array->states;
  4760. for (i = 0; i < state_array->ucNumEntries; i++) {
  4761. u8 *idx;
  4762. power_state = (union pplib_power_state *)power_state_offset;
  4763. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  4764. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  4765. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  4766. ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
  4767. if (ps == NULL) {
  4768. kfree(adev->pm.dpm.ps);
  4769. return -ENOMEM;
  4770. }
  4771. adev->pm.dpm.ps[i].ps_priv = ps;
  4772. ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  4773. non_clock_info,
  4774. non_clock_info_array->ucEntrySize);
  4775. k = 0;
  4776. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  4777. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  4778. clock_array_index = idx[j];
  4779. if (clock_array_index >= clock_info_array->ucNumEntries)
  4780. continue;
  4781. if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
  4782. break;
  4783. clock_info = (union pplib_clock_info *)
  4784. ((u8 *)&clock_info_array->clockInfo[0] +
  4785. (clock_array_index * clock_info_array->ucEntrySize));
  4786. ci_parse_pplib_clock_info(adev,
  4787. &adev->pm.dpm.ps[i], k,
  4788. clock_info);
  4789. k++;
  4790. }
  4791. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  4792. }
  4793. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  4794. /* fill in the vce power states */
  4795. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  4796. u32 sclk, mclk;
  4797. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  4798. clock_info = (union pplib_clock_info *)
  4799. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  4800. sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
  4801. sclk |= clock_info->ci.ucEngineClockHigh << 16;
  4802. mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
  4803. mclk |= clock_info->ci.ucMemoryClockHigh << 16;
  4804. adev->pm.dpm.vce_states[i].sclk = sclk;
  4805. adev->pm.dpm.vce_states[i].mclk = mclk;
  4806. }
  4807. return 0;
  4808. }
  4809. static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
  4810. struct ci_vbios_boot_state *boot_state)
  4811. {
  4812. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  4813. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  4814. ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
  4815. u8 frev, crev;
  4816. u16 data_offset;
  4817. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  4818. &frev, &crev, &data_offset)) {
  4819. firmware_info =
  4820. (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
  4821. data_offset);
  4822. boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
  4823. boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
  4824. boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
  4825. boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
  4826. boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
  4827. boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
  4828. boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
  4829. return 0;
  4830. }
  4831. return -EINVAL;
  4832. }
  4833. static void ci_dpm_fini(struct amdgpu_device *adev)
  4834. {
  4835. int i;
  4836. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  4837. kfree(adev->pm.dpm.ps[i].ps_priv);
  4838. }
  4839. kfree(adev->pm.dpm.ps);
  4840. kfree(adev->pm.dpm.priv);
  4841. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  4842. amdgpu_free_extended_power_table(adev);
  4843. }
  4844. /**
  4845. * ci_dpm_init_microcode - load ucode images from disk
  4846. *
  4847. * @adev: amdgpu_device pointer
  4848. *
  4849. * Use the firmware interface to load the ucode images into
  4850. * the driver (not loaded into hw).
  4851. * Returns 0 on success, error on failure.
  4852. */
  4853. static int ci_dpm_init_microcode(struct amdgpu_device *adev)
  4854. {
  4855. const char *chip_name;
  4856. char fw_name[30];
  4857. int err;
  4858. DRM_DEBUG("\n");
  4859. switch (adev->asic_type) {
  4860. case CHIP_BONAIRE:
  4861. if ((adev->pdev->revision == 0x80) ||
  4862. (adev->pdev->revision == 0x81) ||
  4863. (adev->pdev->device == 0x665f))
  4864. chip_name = "bonaire_k";
  4865. else
  4866. chip_name = "bonaire";
  4867. break;
  4868. case CHIP_HAWAII:
  4869. if (adev->pdev->revision == 0x80)
  4870. chip_name = "hawaii_k";
  4871. else
  4872. chip_name = "hawaii";
  4873. break;
  4874. case CHIP_KAVERI:
  4875. case CHIP_KABINI:
  4876. case CHIP_MULLINS:
  4877. default: BUG();
  4878. }
  4879. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  4880. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  4881. if (err)
  4882. goto out;
  4883. err = amdgpu_ucode_validate(adev->pm.fw);
  4884. out:
  4885. if (err) {
  4886. printk(KERN_ERR
  4887. "cik_smc: Failed to load firmware \"%s\"\n",
  4888. fw_name);
  4889. release_firmware(adev->pm.fw);
  4890. adev->pm.fw = NULL;
  4891. }
  4892. return err;
  4893. }
  4894. static int ci_dpm_init(struct amdgpu_device *adev)
  4895. {
  4896. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  4897. SMU7_Discrete_DpmTable *dpm_table;
  4898. struct amdgpu_gpio_rec gpio;
  4899. u16 data_offset, size;
  4900. u8 frev, crev;
  4901. struct ci_power_info *pi;
  4902. int ret;
  4903. pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
  4904. if (pi == NULL)
  4905. return -ENOMEM;
  4906. adev->pm.dpm.priv = pi;
  4907. pi->sys_pcie_mask =
  4908. (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
  4909. CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
  4910. pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  4911. pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
  4912. pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
  4913. pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
  4914. pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
  4915. pi->pcie_lane_performance.max = 0;
  4916. pi->pcie_lane_performance.min = 16;
  4917. pi->pcie_lane_powersaving.max = 0;
  4918. pi->pcie_lane_powersaving.min = 16;
  4919. ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
  4920. if (ret) {
  4921. ci_dpm_fini(adev);
  4922. return ret;
  4923. }
  4924. ret = amdgpu_get_platform_caps(adev);
  4925. if (ret) {
  4926. ci_dpm_fini(adev);
  4927. return ret;
  4928. }
  4929. ret = amdgpu_parse_extended_power_table(adev);
  4930. if (ret) {
  4931. ci_dpm_fini(adev);
  4932. return ret;
  4933. }
  4934. ret = ci_parse_power_table(adev);
  4935. if (ret) {
  4936. ci_dpm_fini(adev);
  4937. return ret;
  4938. }
  4939. pi->dll_default_on = false;
  4940. pi->sram_end = SMC_RAM_END;
  4941. pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
  4942. pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
  4943. pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
  4944. pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
  4945. pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
  4946. pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
  4947. pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
  4948. pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
  4949. pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
  4950. pi->sclk_dpm_key_disabled = 0;
  4951. pi->mclk_dpm_key_disabled = 0;
  4952. pi->pcie_dpm_key_disabled = 0;
  4953. pi->thermal_sclk_dpm_enabled = 0;
  4954. if (amdgpu_sclk_deep_sleep_en)
  4955. pi->caps_sclk_ds = true;
  4956. else
  4957. pi->caps_sclk_ds = false;
  4958. pi->mclk_strobe_mode_threshold = 40000;
  4959. pi->mclk_stutter_mode_threshold = 40000;
  4960. pi->mclk_edc_enable_threshold = 40000;
  4961. pi->mclk_edc_wr_enable_threshold = 40000;
  4962. ci_initialize_powertune_defaults(adev);
  4963. pi->caps_fps = false;
  4964. pi->caps_sclk_throttle_low_notification = false;
  4965. pi->caps_uvd_dpm = true;
  4966. pi->caps_vce_dpm = true;
  4967. ci_get_leakage_voltages(adev);
  4968. ci_patch_dependency_tables_with_leakage(adev);
  4969. ci_set_private_data_variables_based_on_pptable(adev);
  4970. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  4971. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  4972. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  4973. ci_dpm_fini(adev);
  4974. return -ENOMEM;
  4975. }
  4976. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  4977. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  4978. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  4979. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  4980. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  4981. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  4982. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  4983. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  4984. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  4985. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  4986. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  4987. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  4988. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  4989. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  4990. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  4991. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  4992. if (adev->asic_type == CHIP_HAWAII) {
  4993. pi->thermal_temp_setting.temperature_low = 94500;
  4994. pi->thermal_temp_setting.temperature_high = 95000;
  4995. pi->thermal_temp_setting.temperature_shutdown = 104000;
  4996. } else {
  4997. pi->thermal_temp_setting.temperature_low = 99500;
  4998. pi->thermal_temp_setting.temperature_high = 100000;
  4999. pi->thermal_temp_setting.temperature_shutdown = 104000;
  5000. }
  5001. pi->uvd_enabled = false;
  5002. dpm_table = &pi->smc_state_table;
  5003. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
  5004. if (gpio.valid) {
  5005. dpm_table->VRHotGpio = gpio.shift;
  5006. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5007. } else {
  5008. dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
  5009. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
  5010. }
  5011. gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
  5012. if (gpio.valid) {
  5013. dpm_table->AcDcGpio = gpio.shift;
  5014. adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5015. } else {
  5016. dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
  5017. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
  5018. }
  5019. gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
  5020. if (gpio.valid) {
  5021. u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
  5022. switch (gpio.shift) {
  5023. case 0:
  5024. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5025. tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5026. break;
  5027. case 1:
  5028. tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
  5029. tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
  5030. break;
  5031. case 2:
  5032. tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
  5033. break;
  5034. case 3:
  5035. tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
  5036. break;
  5037. case 4:
  5038. tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
  5039. break;
  5040. default:
  5041. DRM_ERROR("Invalid PCC GPIO: %u!\n", gpio.shift);
  5042. break;
  5043. }
  5044. WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
  5045. }
  5046. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5047. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5048. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
  5049. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
  5050. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5051. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
  5052. pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5053. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
  5054. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
  5055. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5056. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
  5057. pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5058. else
  5059. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
  5060. }
  5061. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
  5062. if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
  5063. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
  5064. else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
  5065. pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
  5066. else
  5067. adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
  5068. }
  5069. pi->vddc_phase_shed_control = true;
  5070. #if defined(CONFIG_ACPI)
  5071. pi->pcie_performance_request =
  5072. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  5073. #else
  5074. pi->pcie_performance_request = false;
  5075. #endif
  5076. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  5077. &frev, &crev, &data_offset)) {
  5078. pi->caps_sclk_ss_support = true;
  5079. pi->caps_mclk_ss_support = true;
  5080. pi->dynamic_ss = true;
  5081. } else {
  5082. pi->caps_sclk_ss_support = false;
  5083. pi->caps_mclk_ss_support = false;
  5084. pi->dynamic_ss = true;
  5085. }
  5086. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  5087. pi->thermal_protection = true;
  5088. else
  5089. pi->thermal_protection = false;
  5090. pi->caps_dynamic_ac_timing = true;
  5091. pi->uvd_power_gated = true;
  5092. /* make sure dc limits are valid */
  5093. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  5094. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  5095. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  5096. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  5097. pi->fan_ctrl_is_in_default_mode = true;
  5098. return 0;
  5099. }
  5100. static void
  5101. ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  5102. struct seq_file *m)
  5103. {
  5104. struct ci_power_info *pi = ci_get_pi(adev);
  5105. struct amdgpu_ps *rps = &pi->current_rps;
  5106. u32 sclk = ci_get_average_sclk_freq(adev);
  5107. u32 mclk = ci_get_average_mclk_freq(adev);
  5108. u32 activity_percent = 50;
  5109. int ret;
  5110. ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
  5111. &activity_percent);
  5112. if (ret == 0) {
  5113. activity_percent += 0x80;
  5114. activity_percent >>= 8;
  5115. activity_percent = activity_percent > 100 ? 100 : activity_percent;
  5116. }
  5117. seq_printf(m, "uvd %sabled\n", pi->uvd_enabled ? "en" : "dis");
  5118. seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
  5119. seq_printf(m, "power level avg sclk: %u mclk: %u\n",
  5120. sclk, mclk);
  5121. seq_printf(m, "GPU load: %u %%\n", activity_percent);
  5122. }
  5123. static void ci_dpm_print_power_state(struct amdgpu_device *adev,
  5124. struct amdgpu_ps *rps)
  5125. {
  5126. struct ci_ps *ps = ci_get_ps(rps);
  5127. struct ci_pl *pl;
  5128. int i;
  5129. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  5130. amdgpu_dpm_print_cap_info(rps->caps);
  5131. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  5132. for (i = 0; i < ps->performance_level_count; i++) {
  5133. pl = &ps->performance_levels[i];
  5134. printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
  5135. i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
  5136. }
  5137. amdgpu_dpm_print_ps_status(adev, rps);
  5138. }
  5139. static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
  5140. const struct ci_pl *ci_cpl2)
  5141. {
  5142. return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
  5143. (ci_cpl1->sclk == ci_cpl2->sclk) &&
  5144. (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
  5145. (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
  5146. }
  5147. static int ci_check_state_equal(struct amdgpu_device *adev,
  5148. struct amdgpu_ps *cps,
  5149. struct amdgpu_ps *rps,
  5150. bool *equal)
  5151. {
  5152. struct ci_ps *ci_cps;
  5153. struct ci_ps *ci_rps;
  5154. int i;
  5155. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  5156. return -EINVAL;
  5157. ci_cps = ci_get_ps(cps);
  5158. ci_rps = ci_get_ps(rps);
  5159. if (ci_cps == NULL) {
  5160. *equal = false;
  5161. return 0;
  5162. }
  5163. if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
  5164. *equal = false;
  5165. return 0;
  5166. }
  5167. for (i = 0; i < ci_cps->performance_level_count; i++) {
  5168. if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
  5169. &(ci_rps->performance_levels[i]))) {
  5170. *equal = false;
  5171. return 0;
  5172. }
  5173. }
  5174. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  5175. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  5176. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  5177. return 0;
  5178. }
  5179. static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  5180. {
  5181. struct ci_power_info *pi = ci_get_pi(adev);
  5182. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5183. if (low)
  5184. return requested_state->performance_levels[0].sclk;
  5185. else
  5186. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  5187. }
  5188. static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  5189. {
  5190. struct ci_power_info *pi = ci_get_pi(adev);
  5191. struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
  5192. if (low)
  5193. return requested_state->performance_levels[0].mclk;
  5194. else
  5195. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  5196. }
  5197. /* get temperature in millidegrees */
  5198. static int ci_dpm_get_temp(struct amdgpu_device *adev)
  5199. {
  5200. u32 temp;
  5201. int actual_temp = 0;
  5202. temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
  5203. CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
  5204. if (temp & 0x200)
  5205. actual_temp = 255;
  5206. else
  5207. actual_temp = temp & 0x1ff;
  5208. actual_temp = actual_temp * 1000;
  5209. return actual_temp;
  5210. }
  5211. static int ci_set_temperature_range(struct amdgpu_device *adev)
  5212. {
  5213. int ret;
  5214. ret = ci_thermal_enable_alert(adev, false);
  5215. if (ret)
  5216. return ret;
  5217. ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
  5218. CISLANDS_TEMP_RANGE_MAX);
  5219. if (ret)
  5220. return ret;
  5221. ret = ci_thermal_enable_alert(adev, true);
  5222. if (ret)
  5223. return ret;
  5224. return ret;
  5225. }
  5226. static int ci_dpm_early_init(void *handle)
  5227. {
  5228. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5229. ci_dpm_set_dpm_funcs(adev);
  5230. ci_dpm_set_irq_funcs(adev);
  5231. return 0;
  5232. }
  5233. static int ci_dpm_late_init(void *handle)
  5234. {
  5235. int ret;
  5236. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5237. if (!amdgpu_dpm)
  5238. return 0;
  5239. /* init the sysfs and debugfs files late */
  5240. ret = amdgpu_pm_sysfs_init(adev);
  5241. if (ret)
  5242. return ret;
  5243. ret = ci_set_temperature_range(adev);
  5244. if (ret)
  5245. return ret;
  5246. return 0;
  5247. }
  5248. static int ci_dpm_sw_init(void *handle)
  5249. {
  5250. int ret;
  5251. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5252. ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
  5253. if (ret)
  5254. return ret;
  5255. ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
  5256. if (ret)
  5257. return ret;
  5258. /* default to balanced state */
  5259. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  5260. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  5261. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  5262. adev->pm.default_sclk = adev->clock.default_sclk;
  5263. adev->pm.default_mclk = adev->clock.default_mclk;
  5264. adev->pm.current_sclk = adev->clock.default_sclk;
  5265. adev->pm.current_mclk = adev->clock.default_mclk;
  5266. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  5267. if (amdgpu_dpm == 0)
  5268. return 0;
  5269. ret = ci_dpm_init_microcode(adev);
  5270. if (ret)
  5271. return ret;
  5272. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  5273. mutex_lock(&adev->pm.mutex);
  5274. ret = ci_dpm_init(adev);
  5275. if (ret)
  5276. goto dpm_failed;
  5277. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5278. if (amdgpu_dpm == 1)
  5279. amdgpu_pm_print_power_states(adev);
  5280. mutex_unlock(&adev->pm.mutex);
  5281. DRM_INFO("amdgpu: dpm initialized\n");
  5282. return 0;
  5283. dpm_failed:
  5284. ci_dpm_fini(adev);
  5285. mutex_unlock(&adev->pm.mutex);
  5286. DRM_ERROR("amdgpu: dpm initialization failed\n");
  5287. return ret;
  5288. }
  5289. static int ci_dpm_sw_fini(void *handle)
  5290. {
  5291. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5292. mutex_lock(&adev->pm.mutex);
  5293. amdgpu_pm_sysfs_fini(adev);
  5294. ci_dpm_fini(adev);
  5295. mutex_unlock(&adev->pm.mutex);
  5296. release_firmware(adev->pm.fw);
  5297. adev->pm.fw = NULL;
  5298. return 0;
  5299. }
  5300. static int ci_dpm_hw_init(void *handle)
  5301. {
  5302. int ret;
  5303. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5304. if (!amdgpu_dpm)
  5305. return 0;
  5306. mutex_lock(&adev->pm.mutex);
  5307. ci_dpm_setup_asic(adev);
  5308. ret = ci_dpm_enable(adev);
  5309. if (ret)
  5310. adev->pm.dpm_enabled = false;
  5311. else
  5312. adev->pm.dpm_enabled = true;
  5313. mutex_unlock(&adev->pm.mutex);
  5314. return ret;
  5315. }
  5316. static int ci_dpm_hw_fini(void *handle)
  5317. {
  5318. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5319. if (adev->pm.dpm_enabled) {
  5320. mutex_lock(&adev->pm.mutex);
  5321. ci_dpm_disable(adev);
  5322. mutex_unlock(&adev->pm.mutex);
  5323. }
  5324. return 0;
  5325. }
  5326. static int ci_dpm_suspend(void *handle)
  5327. {
  5328. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5329. if (adev->pm.dpm_enabled) {
  5330. mutex_lock(&adev->pm.mutex);
  5331. /* disable dpm */
  5332. ci_dpm_disable(adev);
  5333. /* reset the power state */
  5334. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  5335. mutex_unlock(&adev->pm.mutex);
  5336. }
  5337. return 0;
  5338. }
  5339. static int ci_dpm_resume(void *handle)
  5340. {
  5341. int ret;
  5342. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5343. if (adev->pm.dpm_enabled) {
  5344. /* asic init will reset to the boot state */
  5345. mutex_lock(&adev->pm.mutex);
  5346. ci_dpm_setup_asic(adev);
  5347. ret = ci_dpm_enable(adev);
  5348. if (ret)
  5349. adev->pm.dpm_enabled = false;
  5350. else
  5351. adev->pm.dpm_enabled = true;
  5352. mutex_unlock(&adev->pm.mutex);
  5353. if (adev->pm.dpm_enabled)
  5354. amdgpu_pm_compute_clocks(adev);
  5355. }
  5356. return 0;
  5357. }
  5358. static bool ci_dpm_is_idle(void *handle)
  5359. {
  5360. /* XXX */
  5361. return true;
  5362. }
  5363. static int ci_dpm_wait_for_idle(void *handle)
  5364. {
  5365. /* XXX */
  5366. return 0;
  5367. }
  5368. static int ci_dpm_soft_reset(void *handle)
  5369. {
  5370. return 0;
  5371. }
  5372. static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
  5373. struct amdgpu_irq_src *source,
  5374. unsigned type,
  5375. enum amdgpu_interrupt_state state)
  5376. {
  5377. u32 cg_thermal_int;
  5378. switch (type) {
  5379. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  5380. switch (state) {
  5381. case AMDGPU_IRQ_STATE_DISABLE:
  5382. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5383. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5384. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5385. break;
  5386. case AMDGPU_IRQ_STATE_ENABLE:
  5387. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5388. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
  5389. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5390. break;
  5391. default:
  5392. break;
  5393. }
  5394. break;
  5395. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  5396. switch (state) {
  5397. case AMDGPU_IRQ_STATE_DISABLE:
  5398. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5399. cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5400. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5401. break;
  5402. case AMDGPU_IRQ_STATE_ENABLE:
  5403. cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
  5404. cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
  5405. WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
  5406. break;
  5407. default:
  5408. break;
  5409. }
  5410. break;
  5411. default:
  5412. break;
  5413. }
  5414. return 0;
  5415. }
  5416. static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
  5417. struct amdgpu_irq_src *source,
  5418. struct amdgpu_iv_entry *entry)
  5419. {
  5420. bool queue_thermal = false;
  5421. if (entry == NULL)
  5422. return -EINVAL;
  5423. switch (entry->src_id) {
  5424. case 230: /* thermal low to high */
  5425. DRM_DEBUG("IH: thermal low to high\n");
  5426. adev->pm.dpm.thermal.high_to_low = false;
  5427. queue_thermal = true;
  5428. break;
  5429. case 231: /* thermal high to low */
  5430. DRM_DEBUG("IH: thermal high to low\n");
  5431. adev->pm.dpm.thermal.high_to_low = true;
  5432. queue_thermal = true;
  5433. break;
  5434. default:
  5435. break;
  5436. }
  5437. if (queue_thermal)
  5438. schedule_work(&adev->pm.dpm.thermal.work);
  5439. return 0;
  5440. }
  5441. static int ci_dpm_set_clockgating_state(void *handle,
  5442. enum amd_clockgating_state state)
  5443. {
  5444. return 0;
  5445. }
  5446. static int ci_dpm_set_powergating_state(void *handle,
  5447. enum amd_powergating_state state)
  5448. {
  5449. return 0;
  5450. }
  5451. static int ci_dpm_print_clock_levels(struct amdgpu_device *adev,
  5452. enum pp_clock_type type, char *buf)
  5453. {
  5454. struct ci_power_info *pi = ci_get_pi(adev);
  5455. struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
  5456. struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
  5457. struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
  5458. int i, now, size = 0;
  5459. uint32_t clock, pcie_speed;
  5460. switch (type) {
  5461. case PP_SCLK:
  5462. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
  5463. clock = RREG32(mmSMC_MSG_ARG_0);
  5464. for (i = 0; i < sclk_table->count; i++) {
  5465. if (clock > sclk_table->dpm_levels[i].value)
  5466. continue;
  5467. break;
  5468. }
  5469. now = i;
  5470. for (i = 0; i < sclk_table->count; i++)
  5471. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5472. i, sclk_table->dpm_levels[i].value / 100,
  5473. (i == now) ? "*" : "");
  5474. break;
  5475. case PP_MCLK:
  5476. amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
  5477. clock = RREG32(mmSMC_MSG_ARG_0);
  5478. for (i = 0; i < mclk_table->count; i++) {
  5479. if (clock > mclk_table->dpm_levels[i].value)
  5480. continue;
  5481. break;
  5482. }
  5483. now = i;
  5484. for (i = 0; i < mclk_table->count; i++)
  5485. size += sprintf(buf + size, "%d: %uMhz %s\n",
  5486. i, mclk_table->dpm_levels[i].value / 100,
  5487. (i == now) ? "*" : "");
  5488. break;
  5489. case PP_PCIE:
  5490. pcie_speed = ci_get_current_pcie_speed(adev);
  5491. for (i = 0; i < pcie_table->count; i++) {
  5492. if (pcie_speed != pcie_table->dpm_levels[i].value)
  5493. continue;
  5494. break;
  5495. }
  5496. now = i;
  5497. for (i = 0; i < pcie_table->count; i++)
  5498. size += sprintf(buf + size, "%d: %s %s\n", i,
  5499. (pcie_table->dpm_levels[i].value == 0) ? "2.5GB, x1" :
  5500. (pcie_table->dpm_levels[i].value == 1) ? "5.0GB, x16" :
  5501. (pcie_table->dpm_levels[i].value == 2) ? "8.0GB, x16" : "",
  5502. (i == now) ? "*" : "");
  5503. break;
  5504. default:
  5505. break;
  5506. }
  5507. return size;
  5508. }
  5509. static int ci_dpm_force_clock_level(struct amdgpu_device *adev,
  5510. enum pp_clock_type type, uint32_t mask)
  5511. {
  5512. struct ci_power_info *pi = ci_get_pi(adev);
  5513. if (adev->pm.dpm.forced_level
  5514. != AMDGPU_DPM_FORCED_LEVEL_MANUAL)
  5515. return -EINVAL;
  5516. switch (type) {
  5517. case PP_SCLK:
  5518. if (!pi->sclk_dpm_key_disabled)
  5519. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5520. PPSMC_MSG_SCLKDPM_SetEnabledMask,
  5521. pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
  5522. break;
  5523. case PP_MCLK:
  5524. if (!pi->mclk_dpm_key_disabled)
  5525. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5526. PPSMC_MSG_MCLKDPM_SetEnabledMask,
  5527. pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
  5528. break;
  5529. case PP_PCIE:
  5530. {
  5531. uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
  5532. uint32_t level = 0;
  5533. while (tmp >>= 1)
  5534. level++;
  5535. if (!pi->pcie_dpm_key_disabled)
  5536. amdgpu_ci_send_msg_to_smc_with_parameter(adev,
  5537. PPSMC_MSG_PCIeDPM_ForceLevel,
  5538. level);
  5539. break;
  5540. }
  5541. default:
  5542. break;
  5543. }
  5544. return 0;
  5545. }
  5546. static int ci_dpm_get_sclk_od(struct amdgpu_device *adev)
  5547. {
  5548. struct ci_power_info *pi = ci_get_pi(adev);
  5549. struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
  5550. struct ci_single_dpm_table *golden_sclk_table =
  5551. &(pi->golden_dpm_table.sclk_table);
  5552. int value;
  5553. value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
  5554. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
  5555. 100 /
  5556. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5557. return value;
  5558. }
  5559. static int ci_dpm_set_sclk_od(struct amdgpu_device *adev, uint32_t value)
  5560. {
  5561. struct ci_power_info *pi = ci_get_pi(adev);
  5562. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5563. struct ci_single_dpm_table *golden_sclk_table =
  5564. &(pi->golden_dpm_table.sclk_table);
  5565. if (value > 20)
  5566. value = 20;
  5567. ps->performance_levels[ps->performance_level_count - 1].sclk =
  5568. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
  5569. value / 100 +
  5570. golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
  5571. return 0;
  5572. }
  5573. static int ci_dpm_get_mclk_od(struct amdgpu_device *adev)
  5574. {
  5575. struct ci_power_info *pi = ci_get_pi(adev);
  5576. struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
  5577. struct ci_single_dpm_table *golden_mclk_table =
  5578. &(pi->golden_dpm_table.mclk_table);
  5579. int value;
  5580. value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
  5581. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
  5582. 100 /
  5583. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5584. return value;
  5585. }
  5586. static int ci_dpm_set_mclk_od(struct amdgpu_device *adev, uint32_t value)
  5587. {
  5588. struct ci_power_info *pi = ci_get_pi(adev);
  5589. struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
  5590. struct ci_single_dpm_table *golden_mclk_table =
  5591. &(pi->golden_dpm_table.mclk_table);
  5592. if (value > 20)
  5593. value = 20;
  5594. ps->performance_levels[ps->performance_level_count - 1].mclk =
  5595. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
  5596. value / 100 +
  5597. golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
  5598. return 0;
  5599. }
  5600. const struct amd_ip_funcs ci_dpm_ip_funcs = {
  5601. .name = "ci_dpm",
  5602. .early_init = ci_dpm_early_init,
  5603. .late_init = ci_dpm_late_init,
  5604. .sw_init = ci_dpm_sw_init,
  5605. .sw_fini = ci_dpm_sw_fini,
  5606. .hw_init = ci_dpm_hw_init,
  5607. .hw_fini = ci_dpm_hw_fini,
  5608. .suspend = ci_dpm_suspend,
  5609. .resume = ci_dpm_resume,
  5610. .is_idle = ci_dpm_is_idle,
  5611. .wait_for_idle = ci_dpm_wait_for_idle,
  5612. .soft_reset = ci_dpm_soft_reset,
  5613. .set_clockgating_state = ci_dpm_set_clockgating_state,
  5614. .set_powergating_state = ci_dpm_set_powergating_state,
  5615. };
  5616. static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
  5617. .get_temperature = &ci_dpm_get_temp,
  5618. .pre_set_power_state = &ci_dpm_pre_set_power_state,
  5619. .set_power_state = &ci_dpm_set_power_state,
  5620. .post_set_power_state = &ci_dpm_post_set_power_state,
  5621. .display_configuration_changed = &ci_dpm_display_configuration_changed,
  5622. .get_sclk = &ci_dpm_get_sclk,
  5623. .get_mclk = &ci_dpm_get_mclk,
  5624. .print_power_state = &ci_dpm_print_power_state,
  5625. .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
  5626. .force_performance_level = &ci_dpm_force_performance_level,
  5627. .vblank_too_short = &ci_dpm_vblank_too_short,
  5628. .powergate_uvd = &ci_dpm_powergate_uvd,
  5629. .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
  5630. .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
  5631. .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
  5632. .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
  5633. .print_clock_levels = ci_dpm_print_clock_levels,
  5634. .force_clock_level = ci_dpm_force_clock_level,
  5635. .get_sclk_od = ci_dpm_get_sclk_od,
  5636. .set_sclk_od = ci_dpm_set_sclk_od,
  5637. .get_mclk_od = ci_dpm_get_mclk_od,
  5638. .set_mclk_od = ci_dpm_set_mclk_od,
  5639. .check_state_equal = ci_check_state_equal,
  5640. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  5641. };
  5642. static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  5643. {
  5644. if (adev->pm.funcs == NULL)
  5645. adev->pm.funcs = &ci_dpm_funcs;
  5646. }
  5647. static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
  5648. .set = ci_dpm_set_interrupt_state,
  5649. .process = ci_dpm_process_interrupt,
  5650. };
  5651. static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
  5652. {
  5653. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  5654. adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
  5655. }
  5656. const struct amdgpu_ip_block_version ci_dpm_ip_block =
  5657. {
  5658. .type = AMD_IP_BLOCK_TYPE_SMC,
  5659. .major = 7,
  5660. .minor = 0,
  5661. .rev = 0,
  5662. .funcs = &ci_dpm_ip_funcs,
  5663. };