amdgpu_pm.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_drv.h"
  26. #include "amdgpu_pm.h"
  27. #include "amdgpu_dpm.h"
  28. #include "atom.h"
  29. #include <linux/power_supply.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include "amd_powerplay.h"
  33. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  34. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  35. {
  36. if (adev->pp_enabled)
  37. /* TODO */
  38. return;
  39. if (adev->pm.dpm_enabled) {
  40. mutex_lock(&adev->pm.mutex);
  41. if (power_supply_is_system_supplied() > 0)
  42. adev->pm.dpm.ac_power = true;
  43. else
  44. adev->pm.dpm.ac_power = false;
  45. if (adev->pm.funcs->enable_bapm)
  46. amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
  47. mutex_unlock(&adev->pm.mutex);
  48. }
  49. }
  50. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  51. struct device_attribute *attr,
  52. char *buf)
  53. {
  54. struct drm_device *ddev = dev_get_drvdata(dev);
  55. struct amdgpu_device *adev = ddev->dev_private;
  56. enum amd_pm_state_type pm;
  57. if (adev->pp_enabled) {
  58. pm = amdgpu_dpm_get_current_power_state(adev);
  59. } else
  60. pm = adev->pm.dpm.user_state;
  61. return snprintf(buf, PAGE_SIZE, "%s\n",
  62. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  63. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  64. }
  65. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  66. struct device_attribute *attr,
  67. const char *buf,
  68. size_t count)
  69. {
  70. struct drm_device *ddev = dev_get_drvdata(dev);
  71. struct amdgpu_device *adev = ddev->dev_private;
  72. enum amd_pm_state_type state;
  73. if (strncmp("battery", buf, strlen("battery")) == 0)
  74. state = POWER_STATE_TYPE_BATTERY;
  75. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  76. state = POWER_STATE_TYPE_BALANCED;
  77. else if (strncmp("performance", buf, strlen("performance")) == 0)
  78. state = POWER_STATE_TYPE_PERFORMANCE;
  79. else {
  80. count = -EINVAL;
  81. goto fail;
  82. }
  83. if (adev->pp_enabled) {
  84. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  85. } else {
  86. mutex_lock(&adev->pm.mutex);
  87. adev->pm.dpm.user_state = state;
  88. mutex_unlock(&adev->pm.mutex);
  89. /* Can't set dpm state when the card is off */
  90. if (!(adev->flags & AMD_IS_PX) ||
  91. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  92. amdgpu_pm_compute_clocks(adev);
  93. }
  94. fail:
  95. return count;
  96. }
  97. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  98. struct device_attribute *attr,
  99. char *buf)
  100. {
  101. struct drm_device *ddev = dev_get_drvdata(dev);
  102. struct amdgpu_device *adev = ddev->dev_private;
  103. if ((adev->flags & AMD_IS_PX) &&
  104. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  105. return snprintf(buf, PAGE_SIZE, "off\n");
  106. if (adev->pp_enabled) {
  107. enum amd_dpm_forced_level level;
  108. level = amdgpu_dpm_get_performance_level(adev);
  109. return snprintf(buf, PAGE_SIZE, "%s\n",
  110. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  111. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  112. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  113. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : "unknown");
  114. } else {
  115. enum amdgpu_dpm_forced_level level;
  116. level = adev->pm.dpm.forced_level;
  117. return snprintf(buf, PAGE_SIZE, "%s\n",
  118. (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  119. (level == AMDGPU_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  120. }
  121. }
  122. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  123. struct device_attribute *attr,
  124. const char *buf,
  125. size_t count)
  126. {
  127. struct drm_device *ddev = dev_get_drvdata(dev);
  128. struct amdgpu_device *adev = ddev->dev_private;
  129. enum amdgpu_dpm_forced_level level;
  130. int ret = 0;
  131. /* Can't force performance level when the card is off */
  132. if ((adev->flags & AMD_IS_PX) &&
  133. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  134. return -EINVAL;
  135. if (strncmp("low", buf, strlen("low")) == 0) {
  136. level = AMDGPU_DPM_FORCED_LEVEL_LOW;
  137. } else if (strncmp("high", buf, strlen("high")) == 0) {
  138. level = AMDGPU_DPM_FORCED_LEVEL_HIGH;
  139. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  140. level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  141. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  142. level = AMDGPU_DPM_FORCED_LEVEL_MANUAL;
  143. } else {
  144. count = -EINVAL;
  145. goto fail;
  146. }
  147. if (adev->pp_enabled)
  148. amdgpu_dpm_force_performance_level(adev, level);
  149. else {
  150. mutex_lock(&adev->pm.mutex);
  151. if (adev->pm.dpm.thermal_active) {
  152. count = -EINVAL;
  153. mutex_unlock(&adev->pm.mutex);
  154. goto fail;
  155. }
  156. ret = amdgpu_dpm_force_performance_level(adev, level);
  157. if (ret)
  158. count = -EINVAL;
  159. else
  160. adev->pm.dpm.forced_level = level;
  161. mutex_unlock(&adev->pm.mutex);
  162. }
  163. fail:
  164. return count;
  165. }
  166. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  167. struct device_attribute *attr,
  168. char *buf)
  169. {
  170. struct drm_device *ddev = dev_get_drvdata(dev);
  171. struct amdgpu_device *adev = ddev->dev_private;
  172. struct pp_states_info data;
  173. int i, buf_len;
  174. if (adev->pp_enabled)
  175. amdgpu_dpm_get_pp_num_states(adev, &data);
  176. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  177. for (i = 0; i < data.nums; i++)
  178. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  179. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  180. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  181. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  182. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  183. return buf_len;
  184. }
  185. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  186. struct device_attribute *attr,
  187. char *buf)
  188. {
  189. struct drm_device *ddev = dev_get_drvdata(dev);
  190. struct amdgpu_device *adev = ddev->dev_private;
  191. struct pp_states_info data;
  192. enum amd_pm_state_type pm = 0;
  193. int i = 0;
  194. if (adev->pp_enabled) {
  195. pm = amdgpu_dpm_get_current_power_state(adev);
  196. amdgpu_dpm_get_pp_num_states(adev, &data);
  197. for (i = 0; i < data.nums; i++) {
  198. if (pm == data.states[i])
  199. break;
  200. }
  201. if (i == data.nums)
  202. i = -EINVAL;
  203. }
  204. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  205. }
  206. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  207. struct device_attribute *attr,
  208. char *buf)
  209. {
  210. struct drm_device *ddev = dev_get_drvdata(dev);
  211. struct amdgpu_device *adev = ddev->dev_private;
  212. struct pp_states_info data;
  213. enum amd_pm_state_type pm = 0;
  214. int i;
  215. if (adev->pp_force_state_enabled && adev->pp_enabled) {
  216. pm = amdgpu_dpm_get_current_power_state(adev);
  217. amdgpu_dpm_get_pp_num_states(adev, &data);
  218. for (i = 0; i < data.nums; i++) {
  219. if (pm == data.states[i])
  220. break;
  221. }
  222. if (i == data.nums)
  223. i = -EINVAL;
  224. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  225. } else
  226. return snprintf(buf, PAGE_SIZE, "\n");
  227. }
  228. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  229. struct device_attribute *attr,
  230. const char *buf,
  231. size_t count)
  232. {
  233. struct drm_device *ddev = dev_get_drvdata(dev);
  234. struct amdgpu_device *adev = ddev->dev_private;
  235. enum amd_pm_state_type state = 0;
  236. unsigned long idx;
  237. int ret;
  238. if (strlen(buf) == 1)
  239. adev->pp_force_state_enabled = false;
  240. else if (adev->pp_enabled) {
  241. struct pp_states_info data;
  242. ret = kstrtoul(buf, 0, &idx);
  243. if (ret || idx >= ARRAY_SIZE(data.states)) {
  244. count = -EINVAL;
  245. goto fail;
  246. }
  247. amdgpu_dpm_get_pp_num_states(adev, &data);
  248. state = data.states[idx];
  249. /* only set user selected power states */
  250. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  251. state != POWER_STATE_TYPE_DEFAULT) {
  252. amdgpu_dpm_dispatch_task(adev,
  253. AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
  254. adev->pp_force_state_enabled = true;
  255. }
  256. }
  257. fail:
  258. return count;
  259. }
  260. static ssize_t amdgpu_get_pp_table(struct device *dev,
  261. struct device_attribute *attr,
  262. char *buf)
  263. {
  264. struct drm_device *ddev = dev_get_drvdata(dev);
  265. struct amdgpu_device *adev = ddev->dev_private;
  266. char *table = NULL;
  267. int size, i;
  268. if (adev->pp_enabled)
  269. size = amdgpu_dpm_get_pp_table(adev, &table);
  270. else
  271. return 0;
  272. if (size >= PAGE_SIZE)
  273. size = PAGE_SIZE - 1;
  274. for (i = 0; i < size; i++) {
  275. sprintf(buf + i, "%02x", table[i]);
  276. }
  277. sprintf(buf + i, "\n");
  278. return size;
  279. }
  280. static ssize_t amdgpu_set_pp_table(struct device *dev,
  281. struct device_attribute *attr,
  282. const char *buf,
  283. size_t count)
  284. {
  285. struct drm_device *ddev = dev_get_drvdata(dev);
  286. struct amdgpu_device *adev = ddev->dev_private;
  287. if (adev->pp_enabled)
  288. amdgpu_dpm_set_pp_table(adev, buf, count);
  289. return count;
  290. }
  291. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = dev_get_drvdata(dev);
  296. struct amdgpu_device *adev = ddev->dev_private;
  297. ssize_t size = 0;
  298. if (adev->pp_enabled)
  299. size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  300. else if (adev->pm.funcs->print_clock_levels)
  301. size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
  302. return size;
  303. }
  304. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  305. struct device_attribute *attr,
  306. const char *buf,
  307. size_t count)
  308. {
  309. struct drm_device *ddev = dev_get_drvdata(dev);
  310. struct amdgpu_device *adev = ddev->dev_private;
  311. int ret;
  312. long level;
  313. uint32_t i, mask = 0;
  314. char sub_str[2];
  315. for (i = 0; i < strlen(buf) - 1; i++) {
  316. sub_str[0] = *(buf + i);
  317. sub_str[1] = '\0';
  318. ret = kstrtol(sub_str, 0, &level);
  319. if (ret) {
  320. count = -EINVAL;
  321. goto fail;
  322. }
  323. mask |= 1 << level;
  324. }
  325. if (adev->pp_enabled)
  326. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  327. else if (adev->pm.funcs->force_clock_level)
  328. adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
  329. fail:
  330. return count;
  331. }
  332. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  333. struct device_attribute *attr,
  334. char *buf)
  335. {
  336. struct drm_device *ddev = dev_get_drvdata(dev);
  337. struct amdgpu_device *adev = ddev->dev_private;
  338. ssize_t size = 0;
  339. if (adev->pp_enabled)
  340. size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  341. else if (adev->pm.funcs->print_clock_levels)
  342. size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
  343. return size;
  344. }
  345. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  346. struct device_attribute *attr,
  347. const char *buf,
  348. size_t count)
  349. {
  350. struct drm_device *ddev = dev_get_drvdata(dev);
  351. struct amdgpu_device *adev = ddev->dev_private;
  352. int ret;
  353. long level;
  354. uint32_t i, mask = 0;
  355. char sub_str[2];
  356. for (i = 0; i < strlen(buf) - 1; i++) {
  357. sub_str[0] = *(buf + i);
  358. sub_str[1] = '\0';
  359. ret = kstrtol(sub_str, 0, &level);
  360. if (ret) {
  361. count = -EINVAL;
  362. goto fail;
  363. }
  364. mask |= 1 << level;
  365. }
  366. if (adev->pp_enabled)
  367. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  368. else if (adev->pm.funcs->force_clock_level)
  369. adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
  370. fail:
  371. return count;
  372. }
  373. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  374. struct device_attribute *attr,
  375. char *buf)
  376. {
  377. struct drm_device *ddev = dev_get_drvdata(dev);
  378. struct amdgpu_device *adev = ddev->dev_private;
  379. ssize_t size = 0;
  380. if (adev->pp_enabled)
  381. size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  382. else if (adev->pm.funcs->print_clock_levels)
  383. size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
  384. return size;
  385. }
  386. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  387. struct device_attribute *attr,
  388. const char *buf,
  389. size_t count)
  390. {
  391. struct drm_device *ddev = dev_get_drvdata(dev);
  392. struct amdgpu_device *adev = ddev->dev_private;
  393. int ret;
  394. long level;
  395. uint32_t i, mask = 0;
  396. char sub_str[2];
  397. for (i = 0; i < strlen(buf) - 1; i++) {
  398. sub_str[0] = *(buf + i);
  399. sub_str[1] = '\0';
  400. ret = kstrtol(sub_str, 0, &level);
  401. if (ret) {
  402. count = -EINVAL;
  403. goto fail;
  404. }
  405. mask |= 1 << level;
  406. }
  407. if (adev->pp_enabled)
  408. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  409. else if (adev->pm.funcs->force_clock_level)
  410. adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
  411. fail:
  412. return count;
  413. }
  414. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  415. struct device_attribute *attr,
  416. char *buf)
  417. {
  418. struct drm_device *ddev = dev_get_drvdata(dev);
  419. struct amdgpu_device *adev = ddev->dev_private;
  420. uint32_t value = 0;
  421. if (adev->pp_enabled)
  422. value = amdgpu_dpm_get_sclk_od(adev);
  423. else if (adev->pm.funcs->get_sclk_od)
  424. value = adev->pm.funcs->get_sclk_od(adev);
  425. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  426. }
  427. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  428. struct device_attribute *attr,
  429. const char *buf,
  430. size_t count)
  431. {
  432. struct drm_device *ddev = dev_get_drvdata(dev);
  433. struct amdgpu_device *adev = ddev->dev_private;
  434. int ret;
  435. long int value;
  436. ret = kstrtol(buf, 0, &value);
  437. if (ret) {
  438. count = -EINVAL;
  439. goto fail;
  440. }
  441. if (adev->pp_enabled) {
  442. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  443. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
  444. } else if (adev->pm.funcs->set_sclk_od) {
  445. adev->pm.funcs->set_sclk_od(adev, (uint32_t)value);
  446. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  447. amdgpu_pm_compute_clocks(adev);
  448. }
  449. fail:
  450. return count;
  451. }
  452. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  453. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  454. amdgpu_get_dpm_forced_performance_level,
  455. amdgpu_set_dpm_forced_performance_level);
  456. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  457. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  458. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  459. amdgpu_get_pp_force_state,
  460. amdgpu_set_pp_force_state);
  461. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  462. amdgpu_get_pp_table,
  463. amdgpu_set_pp_table);
  464. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  465. amdgpu_get_pp_dpm_sclk,
  466. amdgpu_set_pp_dpm_sclk);
  467. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  468. amdgpu_get_pp_dpm_mclk,
  469. amdgpu_set_pp_dpm_mclk);
  470. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  471. amdgpu_get_pp_dpm_pcie,
  472. amdgpu_set_pp_dpm_pcie);
  473. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  474. amdgpu_get_pp_sclk_od,
  475. amdgpu_set_pp_sclk_od);
  476. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  477. struct device_attribute *attr,
  478. char *buf)
  479. {
  480. struct amdgpu_device *adev = dev_get_drvdata(dev);
  481. struct drm_device *ddev = adev->ddev;
  482. int temp;
  483. /* Can't get temperature when the card is off */
  484. if ((adev->flags & AMD_IS_PX) &&
  485. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  486. return -EINVAL;
  487. if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
  488. temp = 0;
  489. else
  490. temp = amdgpu_dpm_get_temperature(adev);
  491. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  492. }
  493. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  494. struct device_attribute *attr,
  495. char *buf)
  496. {
  497. struct amdgpu_device *adev = dev_get_drvdata(dev);
  498. int hyst = to_sensor_dev_attr(attr)->index;
  499. int temp;
  500. if (hyst)
  501. temp = adev->pm.dpm.thermal.min_temp;
  502. else
  503. temp = adev->pm.dpm.thermal.max_temp;
  504. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  505. }
  506. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  507. struct device_attribute *attr,
  508. char *buf)
  509. {
  510. struct amdgpu_device *adev = dev_get_drvdata(dev);
  511. u32 pwm_mode = 0;
  512. if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
  513. return -EINVAL;
  514. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  515. /* never 0 (full-speed), fuse or smc-controlled always */
  516. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  517. }
  518. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  519. struct device_attribute *attr,
  520. const char *buf,
  521. size_t count)
  522. {
  523. struct amdgpu_device *adev = dev_get_drvdata(dev);
  524. int err;
  525. int value;
  526. if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
  527. return -EINVAL;
  528. err = kstrtoint(buf, 10, &value);
  529. if (err)
  530. return err;
  531. switch (value) {
  532. case 1: /* manual, percent-based */
  533. amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
  534. break;
  535. default: /* disable */
  536. amdgpu_dpm_set_fan_control_mode(adev, 0);
  537. break;
  538. }
  539. return count;
  540. }
  541. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  542. struct device_attribute *attr,
  543. char *buf)
  544. {
  545. return sprintf(buf, "%i\n", 0);
  546. }
  547. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  548. struct device_attribute *attr,
  549. char *buf)
  550. {
  551. return sprintf(buf, "%i\n", 255);
  552. }
  553. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  554. struct device_attribute *attr,
  555. const char *buf, size_t count)
  556. {
  557. struct amdgpu_device *adev = dev_get_drvdata(dev);
  558. int err;
  559. u32 value;
  560. err = kstrtou32(buf, 10, &value);
  561. if (err)
  562. return err;
  563. value = (value * 100) / 255;
  564. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  565. if (err)
  566. return err;
  567. return count;
  568. }
  569. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  570. struct device_attribute *attr,
  571. char *buf)
  572. {
  573. struct amdgpu_device *adev = dev_get_drvdata(dev);
  574. int err;
  575. u32 speed;
  576. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  577. if (err)
  578. return err;
  579. speed = (speed * 255) / 100;
  580. return sprintf(buf, "%i\n", speed);
  581. }
  582. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  583. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  584. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  585. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  586. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  587. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  588. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  589. static struct attribute *hwmon_attributes[] = {
  590. &sensor_dev_attr_temp1_input.dev_attr.attr,
  591. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  592. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  593. &sensor_dev_attr_pwm1.dev_attr.attr,
  594. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  595. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  596. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  597. NULL
  598. };
  599. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  600. struct attribute *attr, int index)
  601. {
  602. struct device *dev = kobj_to_dev(kobj);
  603. struct amdgpu_device *adev = dev_get_drvdata(dev);
  604. umode_t effective_mode = attr->mode;
  605. /* Skip limit attributes if DPM is not enabled */
  606. if (!adev->pm.dpm_enabled &&
  607. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  608. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  609. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  610. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  611. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  612. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  613. return 0;
  614. if (adev->pp_enabled)
  615. return effective_mode;
  616. /* Skip fan attributes if fan is not present */
  617. if (adev->pm.no_fan &&
  618. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  619. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  620. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  621. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  622. return 0;
  623. /* mask fan attributes if we have no bindings for this asic to expose */
  624. if ((!adev->pm.funcs->get_fan_speed_percent &&
  625. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  626. (!adev->pm.funcs->get_fan_control_mode &&
  627. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  628. effective_mode &= ~S_IRUGO;
  629. if ((!adev->pm.funcs->set_fan_speed_percent &&
  630. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  631. (!adev->pm.funcs->set_fan_control_mode &&
  632. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  633. effective_mode &= ~S_IWUSR;
  634. /* hide max/min values if we can't both query and manage the fan */
  635. if ((!adev->pm.funcs->set_fan_speed_percent &&
  636. !adev->pm.funcs->get_fan_speed_percent) &&
  637. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  638. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  639. return 0;
  640. return effective_mode;
  641. }
  642. static const struct attribute_group hwmon_attrgroup = {
  643. .attrs = hwmon_attributes,
  644. .is_visible = hwmon_attributes_visible,
  645. };
  646. static const struct attribute_group *hwmon_groups[] = {
  647. &hwmon_attrgroup,
  648. NULL
  649. };
  650. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  651. {
  652. struct amdgpu_device *adev =
  653. container_of(work, struct amdgpu_device,
  654. pm.dpm.thermal.work);
  655. /* switch to the thermal state */
  656. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  657. if (!adev->pm.dpm_enabled)
  658. return;
  659. if (adev->pm.funcs->get_temperature) {
  660. int temp = amdgpu_dpm_get_temperature(adev);
  661. if (temp < adev->pm.dpm.thermal.min_temp)
  662. /* switch back the user state */
  663. dpm_state = adev->pm.dpm.user_state;
  664. } else {
  665. if (adev->pm.dpm.thermal.high_to_low)
  666. /* switch back the user state */
  667. dpm_state = adev->pm.dpm.user_state;
  668. }
  669. mutex_lock(&adev->pm.mutex);
  670. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  671. adev->pm.dpm.thermal_active = true;
  672. else
  673. adev->pm.dpm.thermal_active = false;
  674. adev->pm.dpm.state = dpm_state;
  675. mutex_unlock(&adev->pm.mutex);
  676. amdgpu_pm_compute_clocks(adev);
  677. }
  678. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  679. enum amd_pm_state_type dpm_state)
  680. {
  681. int i;
  682. struct amdgpu_ps *ps;
  683. u32 ui_class;
  684. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  685. true : false;
  686. /* check if the vblank period is too short to adjust the mclk */
  687. if (single_display && adev->pm.funcs->vblank_too_short) {
  688. if (amdgpu_dpm_vblank_too_short(adev))
  689. single_display = false;
  690. }
  691. /* certain older asics have a separare 3D performance state,
  692. * so try that first if the user selected performance
  693. */
  694. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  695. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  696. /* balanced states don't exist at the moment */
  697. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  698. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  699. restart_search:
  700. /* Pick the best power state based on current conditions */
  701. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  702. ps = &adev->pm.dpm.ps[i];
  703. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  704. switch (dpm_state) {
  705. /* user states */
  706. case POWER_STATE_TYPE_BATTERY:
  707. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  708. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  709. if (single_display)
  710. return ps;
  711. } else
  712. return ps;
  713. }
  714. break;
  715. case POWER_STATE_TYPE_BALANCED:
  716. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  717. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  718. if (single_display)
  719. return ps;
  720. } else
  721. return ps;
  722. }
  723. break;
  724. case POWER_STATE_TYPE_PERFORMANCE:
  725. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  726. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  727. if (single_display)
  728. return ps;
  729. } else
  730. return ps;
  731. }
  732. break;
  733. /* internal states */
  734. case POWER_STATE_TYPE_INTERNAL_UVD:
  735. if (adev->pm.dpm.uvd_ps)
  736. return adev->pm.dpm.uvd_ps;
  737. else
  738. break;
  739. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  740. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  741. return ps;
  742. break;
  743. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  744. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  745. return ps;
  746. break;
  747. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  748. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  749. return ps;
  750. break;
  751. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  752. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  753. return ps;
  754. break;
  755. case POWER_STATE_TYPE_INTERNAL_BOOT:
  756. return adev->pm.dpm.boot_ps;
  757. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  758. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  759. return ps;
  760. break;
  761. case POWER_STATE_TYPE_INTERNAL_ACPI:
  762. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  763. return ps;
  764. break;
  765. case POWER_STATE_TYPE_INTERNAL_ULV:
  766. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  767. return ps;
  768. break;
  769. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  770. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  771. return ps;
  772. break;
  773. default:
  774. break;
  775. }
  776. }
  777. /* use a fallback state if we didn't match */
  778. switch (dpm_state) {
  779. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  780. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  781. goto restart_search;
  782. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  783. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  784. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  785. if (adev->pm.dpm.uvd_ps) {
  786. return adev->pm.dpm.uvd_ps;
  787. } else {
  788. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  789. goto restart_search;
  790. }
  791. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  792. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  793. goto restart_search;
  794. case POWER_STATE_TYPE_INTERNAL_ACPI:
  795. dpm_state = POWER_STATE_TYPE_BATTERY;
  796. goto restart_search;
  797. case POWER_STATE_TYPE_BATTERY:
  798. case POWER_STATE_TYPE_BALANCED:
  799. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  800. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  801. goto restart_search;
  802. default:
  803. break;
  804. }
  805. return NULL;
  806. }
  807. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  808. {
  809. int i;
  810. struct amdgpu_ps *ps;
  811. enum amd_pm_state_type dpm_state;
  812. int ret;
  813. /* if dpm init failed */
  814. if (!adev->pm.dpm_enabled)
  815. return;
  816. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  817. /* add other state override checks here */
  818. if ((!adev->pm.dpm.thermal_active) &&
  819. (!adev->pm.dpm.uvd_active))
  820. adev->pm.dpm.state = adev->pm.dpm.user_state;
  821. }
  822. dpm_state = adev->pm.dpm.state;
  823. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  824. if (ps)
  825. adev->pm.dpm.requested_ps = ps;
  826. else
  827. return;
  828. /* no need to reprogram if nothing changed unless we are on BTC+ */
  829. if (adev->pm.dpm.current_ps == adev->pm.dpm.requested_ps) {
  830. /* vce just modifies an existing state so force a change */
  831. if (ps->vce_active != adev->pm.dpm.vce_active)
  832. goto force;
  833. if (adev->flags & AMD_IS_APU) {
  834. /* for APUs if the num crtcs changed but state is the same,
  835. * all we need to do is update the display configuration.
  836. */
  837. if (adev->pm.dpm.new_active_crtcs != adev->pm.dpm.current_active_crtcs) {
  838. /* update display watermarks based on new power state */
  839. amdgpu_display_bandwidth_update(adev);
  840. /* update displays */
  841. amdgpu_dpm_display_configuration_changed(adev);
  842. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  843. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  844. }
  845. return;
  846. } else {
  847. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  848. * nothing to do, if the num crtcs is > 1 and state is the same,
  849. * update display configuration.
  850. */
  851. if (adev->pm.dpm.new_active_crtcs ==
  852. adev->pm.dpm.current_active_crtcs) {
  853. return;
  854. } else if ((adev->pm.dpm.current_active_crtc_count > 1) &&
  855. (adev->pm.dpm.new_active_crtc_count > 1)) {
  856. /* update display watermarks based on new power state */
  857. amdgpu_display_bandwidth_update(adev);
  858. /* update displays */
  859. amdgpu_dpm_display_configuration_changed(adev);
  860. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  861. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  862. return;
  863. }
  864. }
  865. }
  866. force:
  867. if (amdgpu_dpm == 1) {
  868. printk("switching from power state:\n");
  869. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  870. printk("switching to power state:\n");
  871. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  872. }
  873. /* update whether vce is active */
  874. ps->vce_active = adev->pm.dpm.vce_active;
  875. ret = amdgpu_dpm_pre_set_power_state(adev);
  876. if (ret)
  877. return;
  878. /* update display watermarks based on new power state */
  879. amdgpu_display_bandwidth_update(adev);
  880. /* wait for the rings to drain */
  881. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  882. struct amdgpu_ring *ring = adev->rings[i];
  883. if (ring && ring->ready)
  884. amdgpu_fence_wait_empty(ring);
  885. }
  886. /* program the new power state */
  887. amdgpu_dpm_set_power_state(adev);
  888. /* update current power state */
  889. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps;
  890. amdgpu_dpm_post_set_power_state(adev);
  891. /* update displays */
  892. amdgpu_dpm_display_configuration_changed(adev);
  893. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  894. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  895. if (adev->pm.funcs->force_performance_level) {
  896. if (adev->pm.dpm.thermal_active) {
  897. enum amdgpu_dpm_forced_level level = adev->pm.dpm.forced_level;
  898. /* force low perf level for thermal */
  899. amdgpu_dpm_force_performance_level(adev, AMDGPU_DPM_FORCED_LEVEL_LOW);
  900. /* save the user's level */
  901. adev->pm.dpm.forced_level = level;
  902. } else {
  903. /* otherwise, user selected level */
  904. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  905. }
  906. }
  907. }
  908. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  909. {
  910. if (adev->pp_enabled)
  911. amdgpu_dpm_powergate_uvd(adev, !enable);
  912. else {
  913. if (adev->pm.funcs->powergate_uvd) {
  914. mutex_lock(&adev->pm.mutex);
  915. /* enable/disable UVD */
  916. amdgpu_dpm_powergate_uvd(adev, !enable);
  917. mutex_unlock(&adev->pm.mutex);
  918. } else {
  919. if (enable) {
  920. mutex_lock(&adev->pm.mutex);
  921. adev->pm.dpm.uvd_active = true;
  922. adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
  923. mutex_unlock(&adev->pm.mutex);
  924. } else {
  925. mutex_lock(&adev->pm.mutex);
  926. adev->pm.dpm.uvd_active = false;
  927. mutex_unlock(&adev->pm.mutex);
  928. }
  929. amdgpu_pm_compute_clocks(adev);
  930. }
  931. }
  932. }
  933. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  934. {
  935. if (adev->pp_enabled)
  936. amdgpu_dpm_powergate_vce(adev, !enable);
  937. else {
  938. if (adev->pm.funcs->powergate_vce) {
  939. mutex_lock(&adev->pm.mutex);
  940. amdgpu_dpm_powergate_vce(adev, !enable);
  941. mutex_unlock(&adev->pm.mutex);
  942. } else {
  943. if (enable) {
  944. mutex_lock(&adev->pm.mutex);
  945. adev->pm.dpm.vce_active = true;
  946. /* XXX select vce level based on ring/task */
  947. adev->pm.dpm.vce_level = AMDGPU_VCE_LEVEL_AC_ALL;
  948. mutex_unlock(&adev->pm.mutex);
  949. } else {
  950. mutex_lock(&adev->pm.mutex);
  951. adev->pm.dpm.vce_active = false;
  952. mutex_unlock(&adev->pm.mutex);
  953. }
  954. amdgpu_pm_compute_clocks(adev);
  955. }
  956. }
  957. }
  958. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  959. {
  960. int i;
  961. if (adev->pp_enabled)
  962. /* TO DO */
  963. return;
  964. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  965. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  966. }
  967. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  968. {
  969. int ret;
  970. if (adev->pm.sysfs_initialized)
  971. return 0;
  972. if (!adev->pp_enabled) {
  973. if (adev->pm.funcs->get_temperature == NULL)
  974. return 0;
  975. }
  976. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  977. DRIVER_NAME, adev,
  978. hwmon_groups);
  979. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  980. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  981. dev_err(adev->dev,
  982. "Unable to register hwmon device: %d\n", ret);
  983. return ret;
  984. }
  985. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  986. if (ret) {
  987. DRM_ERROR("failed to create device file for dpm state\n");
  988. return ret;
  989. }
  990. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  991. if (ret) {
  992. DRM_ERROR("failed to create device file for dpm state\n");
  993. return ret;
  994. }
  995. if (adev->pp_enabled) {
  996. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  997. if (ret) {
  998. DRM_ERROR("failed to create device file pp_num_states\n");
  999. return ret;
  1000. }
  1001. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1002. if (ret) {
  1003. DRM_ERROR("failed to create device file pp_cur_state\n");
  1004. return ret;
  1005. }
  1006. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1007. if (ret) {
  1008. DRM_ERROR("failed to create device file pp_force_state\n");
  1009. return ret;
  1010. }
  1011. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1012. if (ret) {
  1013. DRM_ERROR("failed to create device file pp_table\n");
  1014. return ret;
  1015. }
  1016. }
  1017. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1018. if (ret) {
  1019. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1020. return ret;
  1021. }
  1022. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1023. if (ret) {
  1024. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1025. return ret;
  1026. }
  1027. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1028. if (ret) {
  1029. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1030. return ret;
  1031. }
  1032. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1033. if (ret) {
  1034. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1035. return ret;
  1036. }
  1037. ret = amdgpu_debugfs_pm_init(adev);
  1038. if (ret) {
  1039. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1040. return ret;
  1041. }
  1042. adev->pm.sysfs_initialized = true;
  1043. return 0;
  1044. }
  1045. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1046. {
  1047. if (adev->pm.int_hwmon_dev)
  1048. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1049. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1050. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1051. if (adev->pp_enabled) {
  1052. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1053. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1054. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1055. device_remove_file(adev->dev, &dev_attr_pp_table);
  1056. }
  1057. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1058. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1059. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1060. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1061. }
  1062. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1063. {
  1064. struct drm_device *ddev = adev->ddev;
  1065. struct drm_crtc *crtc;
  1066. struct amdgpu_crtc *amdgpu_crtc;
  1067. if (!adev->pm.dpm_enabled)
  1068. return;
  1069. if (adev->pp_enabled) {
  1070. int i = 0;
  1071. amdgpu_display_bandwidth_update(adev);
  1072. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1073. struct amdgpu_ring *ring = adev->rings[i];
  1074. if (ring && ring->ready)
  1075. amdgpu_fence_wait_empty(ring);
  1076. }
  1077. amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
  1078. } else {
  1079. mutex_lock(&adev->pm.mutex);
  1080. adev->pm.dpm.new_active_crtcs = 0;
  1081. adev->pm.dpm.new_active_crtc_count = 0;
  1082. if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
  1083. list_for_each_entry(crtc,
  1084. &ddev->mode_config.crtc_list, head) {
  1085. amdgpu_crtc = to_amdgpu_crtc(crtc);
  1086. if (crtc->enabled) {
  1087. adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
  1088. adev->pm.dpm.new_active_crtc_count++;
  1089. }
  1090. }
  1091. }
  1092. /* update battery/ac status */
  1093. if (power_supply_is_system_supplied() > 0)
  1094. adev->pm.dpm.ac_power = true;
  1095. else
  1096. adev->pm.dpm.ac_power = false;
  1097. amdgpu_dpm_change_power_state_locked(adev);
  1098. mutex_unlock(&adev->pm.mutex);
  1099. }
  1100. }
  1101. /*
  1102. * Debugfs info
  1103. */
  1104. #if defined(CONFIG_DEBUG_FS)
  1105. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1106. {
  1107. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1108. struct drm_device *dev = node->minor->dev;
  1109. struct amdgpu_device *adev = dev->dev_private;
  1110. struct drm_device *ddev = adev->ddev;
  1111. if (!adev->pm.dpm_enabled) {
  1112. seq_printf(m, "dpm not enabled\n");
  1113. return 0;
  1114. }
  1115. if ((adev->flags & AMD_IS_PX) &&
  1116. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1117. seq_printf(m, "PX asic powered off\n");
  1118. } else if (adev->pp_enabled) {
  1119. amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
  1120. } else {
  1121. mutex_lock(&adev->pm.mutex);
  1122. if (adev->pm.funcs->debugfs_print_current_performance_level)
  1123. amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
  1124. else
  1125. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1126. mutex_unlock(&adev->pm.mutex);
  1127. }
  1128. return 0;
  1129. }
  1130. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1131. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1132. };
  1133. #endif
  1134. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1135. {
  1136. #if defined(CONFIG_DEBUG_FS)
  1137. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1138. #else
  1139. return 0;
  1140. #endif
  1141. }