i915_gem_request.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. * Copyright © 2008-2015 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <linux/prefetch.h>
  25. #include "i915_drv.h"
  26. static const char *i915_fence_get_driver_name(struct fence *fence)
  27. {
  28. return "i915";
  29. }
  30. static const char *i915_fence_get_timeline_name(struct fence *fence)
  31. {
  32. /* Timelines are bound by eviction to a VM. However, since
  33. * we only have a global seqno at the moment, we only have
  34. * a single timeline. Note that each timeline will have
  35. * multiple execution contexts (fence contexts) as we allow
  36. * engines within a single timeline to execute in parallel.
  37. */
  38. return "global";
  39. }
  40. static bool i915_fence_signaled(struct fence *fence)
  41. {
  42. return i915_gem_request_completed(to_request(fence));
  43. }
  44. static bool i915_fence_enable_signaling(struct fence *fence)
  45. {
  46. if (i915_fence_signaled(fence))
  47. return false;
  48. intel_engine_enable_signaling(to_request(fence));
  49. return true;
  50. }
  51. static signed long i915_fence_wait(struct fence *fence,
  52. bool interruptible,
  53. signed long timeout_jiffies)
  54. {
  55. s64 timeout_ns, *timeout;
  56. int ret;
  57. if (timeout_jiffies != MAX_SCHEDULE_TIMEOUT) {
  58. timeout_ns = jiffies_to_nsecs(timeout_jiffies);
  59. timeout = &timeout_ns;
  60. } else {
  61. timeout = NULL;
  62. }
  63. ret = i915_wait_request(to_request(fence),
  64. interruptible, timeout,
  65. NO_WAITBOOST);
  66. if (ret == -ETIME)
  67. return 0;
  68. if (ret < 0)
  69. return ret;
  70. if (timeout_jiffies != MAX_SCHEDULE_TIMEOUT)
  71. timeout_jiffies = nsecs_to_jiffies(timeout_ns);
  72. return timeout_jiffies;
  73. }
  74. static void i915_fence_value_str(struct fence *fence, char *str, int size)
  75. {
  76. snprintf(str, size, "%u", fence->seqno);
  77. }
  78. static void i915_fence_timeline_value_str(struct fence *fence, char *str,
  79. int size)
  80. {
  81. snprintf(str, size, "%u",
  82. intel_engine_get_seqno(to_request(fence)->engine));
  83. }
  84. static void i915_fence_release(struct fence *fence)
  85. {
  86. struct drm_i915_gem_request *req = to_request(fence);
  87. kmem_cache_free(req->i915->requests, req);
  88. }
  89. const struct fence_ops i915_fence_ops = {
  90. .get_driver_name = i915_fence_get_driver_name,
  91. .get_timeline_name = i915_fence_get_timeline_name,
  92. .enable_signaling = i915_fence_enable_signaling,
  93. .signaled = i915_fence_signaled,
  94. .wait = i915_fence_wait,
  95. .release = i915_fence_release,
  96. .fence_value_str = i915_fence_value_str,
  97. .timeline_value_str = i915_fence_timeline_value_str,
  98. };
  99. int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
  100. struct drm_file *file)
  101. {
  102. struct drm_i915_private *dev_private;
  103. struct drm_i915_file_private *file_priv;
  104. WARN_ON(!req || !file || req->file_priv);
  105. if (!req || !file)
  106. return -EINVAL;
  107. if (req->file_priv)
  108. return -EINVAL;
  109. dev_private = req->i915;
  110. file_priv = file->driver_priv;
  111. spin_lock(&file_priv->mm.lock);
  112. req->file_priv = file_priv;
  113. list_add_tail(&req->client_list, &file_priv->mm.request_list);
  114. spin_unlock(&file_priv->mm.lock);
  115. return 0;
  116. }
  117. static inline void
  118. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  119. {
  120. struct drm_i915_file_private *file_priv = request->file_priv;
  121. if (!file_priv)
  122. return;
  123. spin_lock(&file_priv->mm.lock);
  124. list_del(&request->client_list);
  125. request->file_priv = NULL;
  126. spin_unlock(&file_priv->mm.lock);
  127. }
  128. void i915_gem_retire_noop(struct i915_gem_active *active,
  129. struct drm_i915_gem_request *request)
  130. {
  131. /* Space left intentionally blank */
  132. }
  133. static void i915_gem_request_retire(struct drm_i915_gem_request *request)
  134. {
  135. struct i915_gem_active *active, *next;
  136. trace_i915_gem_request_retire(request);
  137. list_del(&request->link);
  138. /* We know the GPU must have read the request to have
  139. * sent us the seqno + interrupt, so use the position
  140. * of tail of the request to update the last known position
  141. * of the GPU head.
  142. *
  143. * Note this requires that we are always called in request
  144. * completion order.
  145. */
  146. list_del(&request->ring_link);
  147. request->ring->last_retired_head = request->postfix;
  148. /* Walk through the active list, calling retire on each. This allows
  149. * objects to track their GPU activity and mark themselves as idle
  150. * when their *last* active request is completed (updating state
  151. * tracking lists for eviction, active references for GEM, etc).
  152. *
  153. * As the ->retire() may free the node, we decouple it first and
  154. * pass along the auxiliary information (to avoid dereferencing
  155. * the node after the callback).
  156. */
  157. list_for_each_entry_safe(active, next, &request->active_list, link) {
  158. /* In microbenchmarks or focusing upon time inside the kernel,
  159. * we may spend an inordinate amount of time simply handling
  160. * the retirement of requests and processing their callbacks.
  161. * Of which, this loop itself is particularly hot due to the
  162. * cache misses when jumping around the list of i915_gem_active.
  163. * So we try to keep this loop as streamlined as possible and
  164. * also prefetch the next i915_gem_active to try and hide
  165. * the likely cache miss.
  166. */
  167. prefetchw(next);
  168. INIT_LIST_HEAD(&active->link);
  169. RCU_INIT_POINTER(active->request, NULL);
  170. active->retire(active, request);
  171. }
  172. i915_gem_request_remove_from_client(request);
  173. if (request->previous_context) {
  174. if (i915.enable_execlists)
  175. intel_lr_context_unpin(request->previous_context,
  176. request->engine);
  177. }
  178. i915_gem_context_put(request->ctx);
  179. i915_gem_request_put(request);
  180. }
  181. void i915_gem_request_retire_upto(struct drm_i915_gem_request *req)
  182. {
  183. struct intel_engine_cs *engine = req->engine;
  184. struct drm_i915_gem_request *tmp;
  185. lockdep_assert_held(&req->i915->drm.struct_mutex);
  186. GEM_BUG_ON(list_empty(&req->link));
  187. do {
  188. tmp = list_first_entry(&engine->request_list,
  189. typeof(*tmp), link);
  190. i915_gem_request_retire(tmp);
  191. } while (tmp != req);
  192. }
  193. static int i915_gem_check_wedge(struct drm_i915_private *dev_priv)
  194. {
  195. struct i915_gpu_error *error = &dev_priv->gpu_error;
  196. if (i915_terminally_wedged(error))
  197. return -EIO;
  198. if (i915_reset_in_progress(error)) {
  199. /* Non-interruptible callers can't handle -EAGAIN, hence return
  200. * -EIO unconditionally for these.
  201. */
  202. if (!dev_priv->mm.interruptible)
  203. return -EIO;
  204. return -EAGAIN;
  205. }
  206. return 0;
  207. }
  208. static int i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
  209. {
  210. struct intel_engine_cs *engine;
  211. int ret;
  212. /* Carefully retire all requests without writing to the rings */
  213. for_each_engine(engine, dev_priv) {
  214. ret = intel_engine_idle(engine, true);
  215. if (ret)
  216. return ret;
  217. }
  218. i915_gem_retire_requests(dev_priv);
  219. /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
  220. if (!i915_seqno_passed(seqno, dev_priv->next_seqno)) {
  221. while (intel_kick_waiters(dev_priv) ||
  222. intel_kick_signalers(dev_priv))
  223. yield();
  224. }
  225. /* Finally reset hw state */
  226. for_each_engine(engine, dev_priv)
  227. intel_engine_init_seqno(engine, seqno);
  228. return 0;
  229. }
  230. int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
  231. {
  232. struct drm_i915_private *dev_priv = to_i915(dev);
  233. int ret;
  234. if (seqno == 0)
  235. return -EINVAL;
  236. /* HWS page needs to be set less than what we
  237. * will inject to ring
  238. */
  239. ret = i915_gem_init_seqno(dev_priv, seqno - 1);
  240. if (ret)
  241. return ret;
  242. dev_priv->next_seqno = seqno;
  243. return 0;
  244. }
  245. static int i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
  246. {
  247. /* reserve 0 for non-seqno */
  248. if (unlikely(dev_priv->next_seqno == 0)) {
  249. int ret;
  250. ret = i915_gem_init_seqno(dev_priv, 0);
  251. if (ret)
  252. return ret;
  253. dev_priv->next_seqno = 1;
  254. }
  255. *seqno = dev_priv->next_seqno++;
  256. return 0;
  257. }
  258. /**
  259. * i915_gem_request_alloc - allocate a request structure
  260. *
  261. * @engine: engine that we wish to issue the request on.
  262. * @ctx: context that the request will be associated with.
  263. * This can be NULL if the request is not directly related to
  264. * any specific user context, in which case this function will
  265. * choose an appropriate context to use.
  266. *
  267. * Returns a pointer to the allocated request if successful,
  268. * or an error code if not.
  269. */
  270. struct drm_i915_gem_request *
  271. i915_gem_request_alloc(struct intel_engine_cs *engine,
  272. struct i915_gem_context *ctx)
  273. {
  274. struct drm_i915_private *dev_priv = engine->i915;
  275. struct drm_i915_gem_request *req;
  276. u32 seqno;
  277. int ret;
  278. /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
  279. * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
  280. * and restart.
  281. */
  282. ret = i915_gem_check_wedge(dev_priv);
  283. if (ret)
  284. return ERR_PTR(ret);
  285. /* Move the oldest request to the slab-cache (if not in use!) */
  286. req = list_first_entry_or_null(&engine->request_list,
  287. typeof(*req), link);
  288. if (req && i915_gem_request_completed(req))
  289. i915_gem_request_retire(req);
  290. /* Beware: Dragons be flying overhead.
  291. *
  292. * We use RCU to look up requests in flight. The lookups may
  293. * race with the request being allocated from the slab freelist.
  294. * That is the request we are writing to here, may be in the process
  295. * of being read by __i915_gem_active_get_rcu(). As such,
  296. * we have to be very careful when overwriting the contents. During
  297. * the RCU lookup, we change chase the request->engine pointer,
  298. * read the request->fence.seqno and increment the reference count.
  299. *
  300. * The reference count is incremented atomically. If it is zero,
  301. * the lookup knows the request is unallocated and complete. Otherwise,
  302. * it is either still in use, or has been reallocated and reset
  303. * with fence_init(). This increment is safe for release as we check
  304. * that the request we have a reference to and matches the active
  305. * request.
  306. *
  307. * Before we increment the refcount, we chase the request->engine
  308. * pointer. We must not call kmem_cache_zalloc() or else we set
  309. * that pointer to NULL and cause a crash during the lookup. If
  310. * we see the request is completed (based on the value of the
  311. * old engine and seqno), the lookup is complete and reports NULL.
  312. * If we decide the request is not completed (new engine or seqno),
  313. * then we grab a reference and double check that it is still the
  314. * active request - which it won't be and restart the lookup.
  315. *
  316. * Do not use kmem_cache_zalloc() here!
  317. */
  318. req = kmem_cache_alloc(dev_priv->requests, GFP_KERNEL);
  319. if (!req)
  320. return ERR_PTR(-ENOMEM);
  321. ret = i915_gem_get_seqno(dev_priv, &seqno);
  322. if (ret)
  323. goto err;
  324. spin_lock_init(&req->lock);
  325. fence_init(&req->fence,
  326. &i915_fence_ops,
  327. &req->lock,
  328. engine->fence_context,
  329. seqno);
  330. INIT_LIST_HEAD(&req->active_list);
  331. req->i915 = dev_priv;
  332. req->engine = engine;
  333. req->ctx = i915_gem_context_get(ctx);
  334. /* No zalloc, must clear what we need by hand */
  335. req->previous_context = NULL;
  336. req->file_priv = NULL;
  337. req->batch = NULL;
  338. /*
  339. * Reserve space in the ring buffer for all the commands required to
  340. * eventually emit this request. This is to guarantee that the
  341. * i915_add_request() call can't fail. Note that the reserve may need
  342. * to be redone if the request is not actually submitted straight
  343. * away, e.g. because a GPU scheduler has deferred it.
  344. */
  345. req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
  346. if (i915.enable_execlists)
  347. ret = intel_logical_ring_alloc_request_extras(req);
  348. else
  349. ret = intel_ring_alloc_request_extras(req);
  350. if (ret)
  351. goto err_ctx;
  352. /* Record the position of the start of the request so that
  353. * should we detect the updated seqno part-way through the
  354. * GPU processing the request, we never over-estimate the
  355. * position of the head.
  356. */
  357. req->head = req->ring->tail;
  358. return req;
  359. err_ctx:
  360. i915_gem_context_put(ctx);
  361. err:
  362. kmem_cache_free(dev_priv->requests, req);
  363. return ERR_PTR(ret);
  364. }
  365. static void i915_gem_mark_busy(const struct intel_engine_cs *engine)
  366. {
  367. struct drm_i915_private *dev_priv = engine->i915;
  368. dev_priv->gt.active_engines |= intel_engine_flag(engine);
  369. if (dev_priv->gt.awake)
  370. return;
  371. intel_runtime_pm_get_noresume(dev_priv);
  372. dev_priv->gt.awake = true;
  373. intel_enable_gt_powersave(dev_priv);
  374. i915_update_gfx_val(dev_priv);
  375. if (INTEL_GEN(dev_priv) >= 6)
  376. gen6_rps_busy(dev_priv);
  377. queue_delayed_work(dev_priv->wq,
  378. &dev_priv->gt.retire_work,
  379. round_jiffies_up_relative(HZ));
  380. }
  381. /*
  382. * NB: This function is not allowed to fail. Doing so would mean the the
  383. * request is not being tracked for completion but the work itself is
  384. * going to happen on the hardware. This would be a Bad Thing(tm).
  385. */
  386. void __i915_add_request(struct drm_i915_gem_request *request, bool flush_caches)
  387. {
  388. struct intel_engine_cs *engine = request->engine;
  389. struct intel_ring *ring = request->ring;
  390. u32 request_start;
  391. u32 reserved_tail;
  392. int ret;
  393. /*
  394. * To ensure that this call will not fail, space for its emissions
  395. * should already have been reserved in the ring buffer. Let the ring
  396. * know that it is time to use that space up.
  397. */
  398. request_start = ring->tail;
  399. reserved_tail = request->reserved_space;
  400. request->reserved_space = 0;
  401. /*
  402. * Emit any outstanding flushes - execbuf can fail to emit the flush
  403. * after having emitted the batchbuffer command. Hence we need to fix
  404. * things up similar to emitting the lazy request. The difference here
  405. * is that the flush _must_ happen before the next request, no matter
  406. * what.
  407. */
  408. if (flush_caches) {
  409. ret = engine->emit_flush(request, EMIT_FLUSH);
  410. /* Not allowed to fail! */
  411. WARN(ret, "engine->emit_flush() failed: %d!\n", ret);
  412. }
  413. trace_i915_gem_request_add(request);
  414. /* Seal the request and mark it as pending execution. Note that
  415. * we may inspect this state, without holding any locks, during
  416. * hangcheck. Hence we apply the barrier to ensure that we do not
  417. * see a more recent value in the hws than we are tracking.
  418. */
  419. request->emitted_jiffies = jiffies;
  420. request->previous_seqno = engine->last_submitted_seqno;
  421. engine->last_submitted_seqno = request->fence.seqno;
  422. i915_gem_active_set(&engine->last_request, request);
  423. list_add_tail(&request->link, &engine->request_list);
  424. list_add_tail(&request->ring_link, &ring->request_list);
  425. /* Record the position of the start of the breadcrumb so that
  426. * should we detect the updated seqno part-way through the
  427. * GPU processing the request, we never over-estimate the
  428. * position of the ring's HEAD.
  429. */
  430. request->postfix = ring->tail;
  431. /* Not allowed to fail! */
  432. ret = engine->emit_request(request);
  433. WARN(ret, "(%s)->emit_request failed: %d!\n", engine->name, ret);
  434. /* Sanity check that the reserved size was large enough. */
  435. ret = ring->tail - request_start;
  436. if (ret < 0)
  437. ret += ring->size;
  438. WARN_ONCE(ret > reserved_tail,
  439. "Not enough space reserved (%d bytes) "
  440. "for adding the request (%d bytes)\n",
  441. reserved_tail, ret);
  442. i915_gem_mark_busy(engine);
  443. engine->submit_request(request);
  444. }
  445. static unsigned long local_clock_us(unsigned int *cpu)
  446. {
  447. unsigned long t;
  448. /* Cheaply and approximately convert from nanoseconds to microseconds.
  449. * The result and subsequent calculations are also defined in the same
  450. * approximate microseconds units. The principal source of timing
  451. * error here is from the simple truncation.
  452. *
  453. * Note that local_clock() is only defined wrt to the current CPU;
  454. * the comparisons are no longer valid if we switch CPUs. Instead of
  455. * blocking preemption for the entire busywait, we can detect the CPU
  456. * switch and use that as indicator of system load and a reason to
  457. * stop busywaiting, see busywait_stop().
  458. */
  459. *cpu = get_cpu();
  460. t = local_clock() >> 10;
  461. put_cpu();
  462. return t;
  463. }
  464. static bool busywait_stop(unsigned long timeout, unsigned int cpu)
  465. {
  466. unsigned int this_cpu;
  467. if (time_after(local_clock_us(&this_cpu), timeout))
  468. return true;
  469. return this_cpu != cpu;
  470. }
  471. bool __i915_spin_request(const struct drm_i915_gem_request *req,
  472. int state, unsigned long timeout_us)
  473. {
  474. unsigned int cpu;
  475. /* When waiting for high frequency requests, e.g. during synchronous
  476. * rendering split between the CPU and GPU, the finite amount of time
  477. * required to set up the irq and wait upon it limits the response
  478. * rate. By busywaiting on the request completion for a short while we
  479. * can service the high frequency waits as quick as possible. However,
  480. * if it is a slow request, we want to sleep as quickly as possible.
  481. * The tradeoff between waiting and sleeping is roughly the time it
  482. * takes to sleep on a request, on the order of a microsecond.
  483. */
  484. timeout_us += local_clock_us(&cpu);
  485. do {
  486. if (i915_gem_request_completed(req))
  487. return true;
  488. if (signal_pending_state(state, current))
  489. break;
  490. if (busywait_stop(timeout_us, cpu))
  491. break;
  492. cpu_relax_lowlatency();
  493. } while (!need_resched());
  494. return false;
  495. }
  496. /**
  497. * i915_wait_request - wait until execution of request has finished
  498. * @req: duh!
  499. * @interruptible: do an interruptible wait (normally yes)
  500. * @timeout: in - how long to wait (NULL forever); out - how much time remaining
  501. * @rps: client to charge for RPS boosting
  502. *
  503. * Note: It is of utmost importance that the passed in seqno and reset_counter
  504. * values have been read by the caller in an smp safe manner. Where read-side
  505. * locks are involved, it is sufficient to read the reset_counter before
  506. * unlocking the lock that protects the seqno. For lockless tricks, the
  507. * reset_counter _must_ be read before, and an appropriate smp_rmb must be
  508. * inserted.
  509. *
  510. * Returns 0 if the request was found within the alloted time. Else returns the
  511. * errno with remaining time filled in timeout argument.
  512. */
  513. int i915_wait_request(struct drm_i915_gem_request *req,
  514. bool interruptible,
  515. s64 *timeout,
  516. struct intel_rps_client *rps)
  517. {
  518. int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
  519. DEFINE_WAIT(reset);
  520. struct intel_wait wait;
  521. unsigned long timeout_remain;
  522. int ret = 0;
  523. might_sleep();
  524. if (i915_gem_request_completed(req))
  525. return 0;
  526. timeout_remain = MAX_SCHEDULE_TIMEOUT;
  527. if (timeout) {
  528. if (WARN_ON(*timeout < 0))
  529. return -EINVAL;
  530. if (*timeout == 0)
  531. return -ETIME;
  532. /* Record current time in case interrupted, or wedged */
  533. timeout_remain = nsecs_to_jiffies_timeout(*timeout);
  534. *timeout += ktime_get_raw_ns();
  535. }
  536. trace_i915_gem_request_wait_begin(req);
  537. /* This client is about to stall waiting for the GPU. In many cases
  538. * this is undesirable and limits the throughput of the system, as
  539. * many clients cannot continue processing user input/output whilst
  540. * blocked. RPS autotuning may take tens of milliseconds to respond
  541. * to the GPU load and thus incurs additional latency for the client.
  542. * We can circumvent that by promoting the GPU frequency to maximum
  543. * before we wait. This makes the GPU throttle up much more quickly
  544. * (good for benchmarks and user experience, e.g. window animations),
  545. * but at a cost of spending more power processing the workload
  546. * (bad for battery). Not all clients even want their results
  547. * immediately and for them we should just let the GPU select its own
  548. * frequency to maximise efficiency. To prevent a single client from
  549. * forcing the clocks too high for the whole system, we only allow
  550. * each client to waitboost once in a busy period.
  551. */
  552. if (IS_RPS_CLIENT(rps) && INTEL_GEN(req->i915) >= 6)
  553. gen6_rps_boost(req->i915, rps, req->emitted_jiffies);
  554. /* Optimistic short spin before touching IRQs */
  555. if (i915_spin_request(req, state, 5))
  556. goto complete;
  557. set_current_state(state);
  558. add_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
  559. intel_wait_init(&wait, req->fence.seqno);
  560. if (intel_engine_add_wait(req->engine, &wait))
  561. /* In order to check that we haven't missed the interrupt
  562. * as we enabled it, we need to kick ourselves to do a
  563. * coherent check on the seqno before we sleep.
  564. */
  565. goto wakeup;
  566. for (;;) {
  567. if (signal_pending_state(state, current)) {
  568. ret = -ERESTARTSYS;
  569. break;
  570. }
  571. timeout_remain = io_schedule_timeout(timeout_remain);
  572. if (timeout_remain == 0) {
  573. ret = -ETIME;
  574. break;
  575. }
  576. if (intel_wait_complete(&wait))
  577. break;
  578. set_current_state(state);
  579. wakeup:
  580. /* Carefully check if the request is complete, giving time
  581. * for the seqno to be visible following the interrupt.
  582. * We also have to check in case we are kicked by the GPU
  583. * reset in order to drop the struct_mutex.
  584. */
  585. if (__i915_request_irq_complete(req))
  586. break;
  587. /* Only spin if we know the GPU is processing this request */
  588. if (i915_spin_request(req, state, 2))
  589. break;
  590. }
  591. remove_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
  592. intel_engine_remove_wait(req->engine, &wait);
  593. __set_current_state(TASK_RUNNING);
  594. complete:
  595. trace_i915_gem_request_wait_end(req);
  596. if (timeout) {
  597. *timeout -= ktime_get_raw_ns();
  598. if (*timeout < 0)
  599. *timeout = 0;
  600. /*
  601. * Apparently ktime isn't accurate enough and occasionally has a
  602. * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
  603. * things up to make the test happy. We allow up to 1 jiffy.
  604. *
  605. * This is a regrssion from the timespec->ktime conversion.
  606. */
  607. if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
  608. *timeout = 0;
  609. }
  610. if (IS_RPS_USER(rps) &&
  611. req->fence.seqno == req->engine->last_submitted_seqno) {
  612. /* The GPU is now idle and this client has stalled.
  613. * Since no other client has submitted a request in the
  614. * meantime, assume that this client is the only one
  615. * supplying work to the GPU but is unable to keep that
  616. * work supplied because it is waiting. Since the GPU is
  617. * then never kept fully busy, RPS autoclocking will
  618. * keep the clocks relatively low, causing further delays.
  619. * Compensate by giving the synchronous client credit for
  620. * a waitboost next time.
  621. */
  622. spin_lock(&req->i915->rps.client_lock);
  623. list_del_init(&rps->link);
  624. spin_unlock(&req->i915->rps.client_lock);
  625. }
  626. return ret;
  627. }
  628. static bool engine_retire_requests(struct intel_engine_cs *engine)
  629. {
  630. struct drm_i915_gem_request *request, *next;
  631. list_for_each_entry_safe(request, next, &engine->request_list, link) {
  632. if (!i915_gem_request_completed(request))
  633. return false;
  634. i915_gem_request_retire(request);
  635. }
  636. return true;
  637. }
  638. void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
  639. {
  640. struct intel_engine_cs *engine;
  641. unsigned int tmp;
  642. lockdep_assert_held(&dev_priv->drm.struct_mutex);
  643. if (dev_priv->gt.active_engines == 0)
  644. return;
  645. GEM_BUG_ON(!dev_priv->gt.awake);
  646. for_each_engine_masked(engine, dev_priv, dev_priv->gt.active_engines, tmp)
  647. if (engine_retire_requests(engine))
  648. dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
  649. if (dev_priv->gt.active_engines == 0)
  650. queue_delayed_work(dev_priv->wq,
  651. &dev_priv->gt.idle_work,
  652. msecs_to_jiffies(100));
  653. }