vector.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836
  1. /*
  2. * Local APIC related interfaces to support IOAPIC, MSI, HT_IRQ etc.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. * Moved from arch/x86/kernel/apic/io_apic.c.
  6. * Jiang Liu <jiang.liu@linux.intel.com>
  7. * Enable support of hierarchical irqdomains
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/compiler.h>
  16. #include <linux/slab.h>
  17. #include <asm/irqdomain.h>
  18. #include <asm/hw_irq.h>
  19. #include <asm/apic.h>
  20. #include <asm/i8259.h>
  21. #include <asm/desc.h>
  22. #include <asm/irq_remapping.h>
  23. struct apic_chip_data {
  24. struct irq_cfg cfg;
  25. cpumask_var_t domain;
  26. cpumask_var_t old_domain;
  27. u8 move_in_progress : 1;
  28. };
  29. struct irq_domain *x86_vector_domain;
  30. EXPORT_SYMBOL_GPL(x86_vector_domain);
  31. static DEFINE_RAW_SPINLOCK(vector_lock);
  32. static cpumask_var_t vector_cpumask, searched_cpumask;
  33. static struct irq_chip lapic_controller;
  34. #ifdef CONFIG_X86_IO_APIC
  35. static struct apic_chip_data *legacy_irq_data[NR_IRQS_LEGACY];
  36. #endif
  37. void lock_vector_lock(void)
  38. {
  39. /* Used to the online set of cpus does not change
  40. * during assign_irq_vector.
  41. */
  42. raw_spin_lock(&vector_lock);
  43. }
  44. void unlock_vector_lock(void)
  45. {
  46. raw_spin_unlock(&vector_lock);
  47. }
  48. static struct apic_chip_data *apic_chip_data(struct irq_data *irq_data)
  49. {
  50. if (!irq_data)
  51. return NULL;
  52. while (irq_data->parent_data)
  53. irq_data = irq_data->parent_data;
  54. return irq_data->chip_data;
  55. }
  56. struct irq_cfg *irqd_cfg(struct irq_data *irq_data)
  57. {
  58. struct apic_chip_data *data = apic_chip_data(irq_data);
  59. return data ? &data->cfg : NULL;
  60. }
  61. EXPORT_SYMBOL_GPL(irqd_cfg);
  62. struct irq_cfg *irq_cfg(unsigned int irq)
  63. {
  64. return irqd_cfg(irq_get_irq_data(irq));
  65. }
  66. static struct apic_chip_data *alloc_apic_chip_data(int node)
  67. {
  68. struct apic_chip_data *data;
  69. data = kzalloc_node(sizeof(*data), GFP_KERNEL, node);
  70. if (!data)
  71. return NULL;
  72. if (!zalloc_cpumask_var_node(&data->domain, GFP_KERNEL, node))
  73. goto out_data;
  74. if (!zalloc_cpumask_var_node(&data->old_domain, GFP_KERNEL, node))
  75. goto out_domain;
  76. return data;
  77. out_domain:
  78. free_cpumask_var(data->domain);
  79. out_data:
  80. kfree(data);
  81. return NULL;
  82. }
  83. static void free_apic_chip_data(struct apic_chip_data *data)
  84. {
  85. if (data) {
  86. free_cpumask_var(data->domain);
  87. free_cpumask_var(data->old_domain);
  88. kfree(data);
  89. }
  90. }
  91. static int __assign_irq_vector(int irq, struct apic_chip_data *d,
  92. const struct cpumask *mask)
  93. {
  94. /*
  95. * NOTE! The local APIC isn't very good at handling
  96. * multiple interrupts at the same interrupt level.
  97. * As the interrupt level is determined by taking the
  98. * vector number and shifting that right by 4, we
  99. * want to spread these out a bit so that they don't
  100. * all fall in the same interrupt level.
  101. *
  102. * Also, we've got to be careful not to trash gate
  103. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  104. */
  105. static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
  106. static int current_offset = VECTOR_OFFSET_START % 16;
  107. int cpu, err;
  108. if (d->move_in_progress)
  109. return -EBUSY;
  110. /* Only try and allocate irqs on cpus that are present */
  111. err = -ENOSPC;
  112. cpumask_clear(d->old_domain);
  113. cpumask_clear(searched_cpumask);
  114. cpu = cpumask_first_and(mask, cpu_online_mask);
  115. while (cpu < nr_cpu_ids) {
  116. int new_cpu, vector, offset;
  117. apic->vector_allocation_domain(cpu, vector_cpumask, mask);
  118. if (cpumask_subset(vector_cpumask, d->domain)) {
  119. err = 0;
  120. if (cpumask_equal(vector_cpumask, d->domain))
  121. break;
  122. /*
  123. * New cpumask using the vector is a proper subset of
  124. * the current in use mask. So cleanup the vector
  125. * allocation for the members that are not used anymore.
  126. */
  127. cpumask_andnot(d->old_domain, d->domain,
  128. vector_cpumask);
  129. d->move_in_progress =
  130. cpumask_intersects(d->old_domain, cpu_online_mask);
  131. cpumask_and(d->domain, d->domain, vector_cpumask);
  132. break;
  133. }
  134. vector = current_vector;
  135. offset = current_offset;
  136. next:
  137. vector += 16;
  138. if (vector >= first_system_vector) {
  139. offset = (offset + 1) % 16;
  140. vector = FIRST_EXTERNAL_VECTOR + offset;
  141. }
  142. if (unlikely(current_vector == vector)) {
  143. cpumask_or(searched_cpumask, searched_cpumask,
  144. vector_cpumask);
  145. cpumask_andnot(vector_cpumask, mask, searched_cpumask);
  146. cpu = cpumask_first_and(vector_cpumask,
  147. cpu_online_mask);
  148. continue;
  149. }
  150. if (test_bit(vector, used_vectors))
  151. goto next;
  152. for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask) {
  153. if (!IS_ERR_OR_NULL(per_cpu(vector_irq, new_cpu)[vector]))
  154. goto next;
  155. }
  156. /* Found one! */
  157. current_vector = vector;
  158. current_offset = offset;
  159. if (d->cfg.vector) {
  160. cpumask_copy(d->old_domain, d->domain);
  161. d->move_in_progress =
  162. cpumask_intersects(d->old_domain, cpu_online_mask);
  163. }
  164. for_each_cpu_and(new_cpu, vector_cpumask, cpu_online_mask)
  165. per_cpu(vector_irq, new_cpu)[vector] = irq_to_desc(irq);
  166. d->cfg.vector = vector;
  167. cpumask_copy(d->domain, vector_cpumask);
  168. err = 0;
  169. break;
  170. }
  171. if (!err) {
  172. /* cache destination APIC IDs into cfg->dest_apicid */
  173. err = apic->cpu_mask_to_apicid_and(mask, d->domain,
  174. &d->cfg.dest_apicid);
  175. }
  176. return err;
  177. }
  178. static int assign_irq_vector(int irq, struct apic_chip_data *data,
  179. const struct cpumask *mask)
  180. {
  181. int err;
  182. unsigned long flags;
  183. raw_spin_lock_irqsave(&vector_lock, flags);
  184. err = __assign_irq_vector(irq, data, mask);
  185. raw_spin_unlock_irqrestore(&vector_lock, flags);
  186. return err;
  187. }
  188. static int assign_irq_vector_policy(int irq, int node,
  189. struct apic_chip_data *data,
  190. struct irq_alloc_info *info)
  191. {
  192. if (info && info->mask)
  193. return assign_irq_vector(irq, data, info->mask);
  194. if (node != NUMA_NO_NODE &&
  195. assign_irq_vector(irq, data, cpumask_of_node(node)) == 0)
  196. return 0;
  197. return assign_irq_vector(irq, data, apic->target_cpus());
  198. }
  199. static void clear_irq_vector(int irq, struct apic_chip_data *data)
  200. {
  201. struct irq_desc *desc;
  202. int cpu, vector;
  203. BUG_ON(!data->cfg.vector);
  204. vector = data->cfg.vector;
  205. for_each_cpu_and(cpu, data->domain, cpu_online_mask)
  206. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  207. data->cfg.vector = 0;
  208. cpumask_clear(data->domain);
  209. if (likely(!data->move_in_progress))
  210. return;
  211. desc = irq_to_desc(irq);
  212. for_each_cpu_and(cpu, data->old_domain, cpu_online_mask) {
  213. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  214. vector++) {
  215. if (per_cpu(vector_irq, cpu)[vector] != desc)
  216. continue;
  217. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  218. break;
  219. }
  220. }
  221. data->move_in_progress = 0;
  222. }
  223. void init_irq_alloc_info(struct irq_alloc_info *info,
  224. const struct cpumask *mask)
  225. {
  226. memset(info, 0, sizeof(*info));
  227. info->mask = mask;
  228. }
  229. void copy_irq_alloc_info(struct irq_alloc_info *dst, struct irq_alloc_info *src)
  230. {
  231. if (src)
  232. *dst = *src;
  233. else
  234. memset(dst, 0, sizeof(*dst));
  235. }
  236. static void x86_vector_free_irqs(struct irq_domain *domain,
  237. unsigned int virq, unsigned int nr_irqs)
  238. {
  239. struct apic_chip_data *apic_data;
  240. struct irq_data *irq_data;
  241. unsigned long flags;
  242. int i;
  243. for (i = 0; i < nr_irqs; i++) {
  244. irq_data = irq_domain_get_irq_data(x86_vector_domain, virq + i);
  245. if (irq_data && irq_data->chip_data) {
  246. raw_spin_lock_irqsave(&vector_lock, flags);
  247. clear_irq_vector(virq + i, irq_data->chip_data);
  248. apic_data = irq_data->chip_data;
  249. irq_domain_reset_irq_data(irq_data);
  250. raw_spin_unlock_irqrestore(&vector_lock, flags);
  251. free_apic_chip_data(apic_data);
  252. #ifdef CONFIG_X86_IO_APIC
  253. if (virq + i < nr_legacy_irqs())
  254. legacy_irq_data[virq + i] = NULL;
  255. #endif
  256. }
  257. }
  258. }
  259. static int x86_vector_alloc_irqs(struct irq_domain *domain, unsigned int virq,
  260. unsigned int nr_irqs, void *arg)
  261. {
  262. struct irq_alloc_info *info = arg;
  263. struct apic_chip_data *data;
  264. struct irq_data *irq_data;
  265. int i, err, node;
  266. if (disable_apic)
  267. return -ENXIO;
  268. /* Currently vector allocator can't guarantee contiguous allocations */
  269. if ((info->flags & X86_IRQ_ALLOC_CONTIGUOUS_VECTORS) && nr_irqs > 1)
  270. return -ENOSYS;
  271. for (i = 0; i < nr_irqs; i++) {
  272. irq_data = irq_domain_get_irq_data(domain, virq + i);
  273. BUG_ON(!irq_data);
  274. node = irq_data_get_node(irq_data);
  275. #ifdef CONFIG_X86_IO_APIC
  276. if (virq + i < nr_legacy_irqs() && legacy_irq_data[virq + i])
  277. data = legacy_irq_data[virq + i];
  278. else
  279. #endif
  280. data = alloc_apic_chip_data(node);
  281. if (!data) {
  282. err = -ENOMEM;
  283. goto error;
  284. }
  285. irq_data->chip = &lapic_controller;
  286. irq_data->chip_data = data;
  287. irq_data->hwirq = virq + i;
  288. err = assign_irq_vector_policy(virq + i, node, data, info);
  289. if (err)
  290. goto error;
  291. }
  292. return 0;
  293. error:
  294. x86_vector_free_irqs(domain, virq, i + 1);
  295. return err;
  296. }
  297. static const struct irq_domain_ops x86_vector_domain_ops = {
  298. .alloc = x86_vector_alloc_irqs,
  299. .free = x86_vector_free_irqs,
  300. };
  301. int __init arch_probe_nr_irqs(void)
  302. {
  303. int nr;
  304. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  305. nr_irqs = NR_VECTORS * nr_cpu_ids;
  306. nr = (gsi_top + nr_legacy_irqs()) + 8 * nr_cpu_ids;
  307. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  308. /*
  309. * for MSI and HT dyn irq
  310. */
  311. if (gsi_top <= NR_IRQS_LEGACY)
  312. nr += 8 * nr_cpu_ids;
  313. else
  314. nr += gsi_top * 16;
  315. #endif
  316. if (nr < nr_irqs)
  317. nr_irqs = nr;
  318. /*
  319. * We don't know if PIC is present at this point so we need to do
  320. * probe() to get the right number of legacy IRQs.
  321. */
  322. return legacy_pic->probe();
  323. }
  324. #ifdef CONFIG_X86_IO_APIC
  325. static void init_legacy_irqs(void)
  326. {
  327. int i, node = cpu_to_node(0);
  328. struct apic_chip_data *data;
  329. /*
  330. * For legacy IRQ's, start with assigning irq0 to irq15 to
  331. * ISA_IRQ_VECTOR(i) for all cpu's.
  332. */
  333. for (i = 0; i < nr_legacy_irqs(); i++) {
  334. data = legacy_irq_data[i] = alloc_apic_chip_data(node);
  335. BUG_ON(!data);
  336. data->cfg.vector = ISA_IRQ_VECTOR(i);
  337. cpumask_setall(data->domain);
  338. irq_set_chip_data(i, data);
  339. }
  340. }
  341. #else
  342. static void init_legacy_irqs(void) { }
  343. #endif
  344. int __init arch_early_irq_init(void)
  345. {
  346. init_legacy_irqs();
  347. x86_vector_domain = irq_domain_add_tree(NULL, &x86_vector_domain_ops,
  348. NULL);
  349. BUG_ON(x86_vector_domain == NULL);
  350. irq_set_default_host(x86_vector_domain);
  351. arch_init_msi_domain(x86_vector_domain);
  352. arch_init_htirq_domain(x86_vector_domain);
  353. BUG_ON(!alloc_cpumask_var(&vector_cpumask, GFP_KERNEL));
  354. BUG_ON(!alloc_cpumask_var(&searched_cpumask, GFP_KERNEL));
  355. return arch_early_ioapic_init();
  356. }
  357. /* Initialize vector_irq on a new cpu */
  358. static void __setup_vector_irq(int cpu)
  359. {
  360. struct apic_chip_data *data;
  361. struct irq_desc *desc;
  362. int irq, vector;
  363. /* Mark the inuse vectors */
  364. for_each_irq_desc(irq, desc) {
  365. struct irq_data *idata = irq_desc_get_irq_data(desc);
  366. data = apic_chip_data(idata);
  367. if (!data || !cpumask_test_cpu(cpu, data->domain))
  368. continue;
  369. vector = data->cfg.vector;
  370. per_cpu(vector_irq, cpu)[vector] = desc;
  371. }
  372. /* Mark the free vectors */
  373. for (vector = 0; vector < NR_VECTORS; ++vector) {
  374. desc = per_cpu(vector_irq, cpu)[vector];
  375. if (IS_ERR_OR_NULL(desc))
  376. continue;
  377. data = apic_chip_data(irq_desc_get_irq_data(desc));
  378. if (!cpumask_test_cpu(cpu, data->domain))
  379. per_cpu(vector_irq, cpu)[vector] = VECTOR_UNUSED;
  380. }
  381. }
  382. /*
  383. * Setup the vector to irq mappings. Must be called with vector_lock held.
  384. */
  385. void setup_vector_irq(int cpu)
  386. {
  387. int irq;
  388. lockdep_assert_held(&vector_lock);
  389. /*
  390. * On most of the platforms, legacy PIC delivers the interrupts on the
  391. * boot cpu. But there are certain platforms where PIC interrupts are
  392. * delivered to multiple cpu's. If the legacy IRQ is handled by the
  393. * legacy PIC, for the new cpu that is coming online, setup the static
  394. * legacy vector to irq mapping:
  395. */
  396. for (irq = 0; irq < nr_legacy_irqs(); irq++)
  397. per_cpu(vector_irq, cpu)[ISA_IRQ_VECTOR(irq)] = irq_to_desc(irq);
  398. __setup_vector_irq(cpu);
  399. }
  400. static int apic_retrigger_irq(struct irq_data *irq_data)
  401. {
  402. struct apic_chip_data *data = apic_chip_data(irq_data);
  403. unsigned long flags;
  404. int cpu;
  405. raw_spin_lock_irqsave(&vector_lock, flags);
  406. cpu = cpumask_first_and(data->domain, cpu_online_mask);
  407. apic->send_IPI_mask(cpumask_of(cpu), data->cfg.vector);
  408. raw_spin_unlock_irqrestore(&vector_lock, flags);
  409. return 1;
  410. }
  411. void apic_ack_edge(struct irq_data *data)
  412. {
  413. irq_complete_move(irqd_cfg(data));
  414. irq_move_irq(data);
  415. ack_APIC_irq();
  416. }
  417. static int apic_set_affinity(struct irq_data *irq_data,
  418. const struct cpumask *dest, bool force)
  419. {
  420. struct apic_chip_data *data = irq_data->chip_data;
  421. int err, irq = irq_data->irq;
  422. if (!config_enabled(CONFIG_SMP))
  423. return -EPERM;
  424. if (!cpumask_intersects(dest, cpu_online_mask))
  425. return -EINVAL;
  426. err = assign_irq_vector(irq, data, dest);
  427. if (err) {
  428. if (assign_irq_vector(irq, data,
  429. irq_data_get_affinity_mask(irq_data)))
  430. pr_err("Failed to recover vector for irq %d\n", irq);
  431. return err;
  432. }
  433. return IRQ_SET_MASK_OK;
  434. }
  435. static struct irq_chip lapic_controller = {
  436. .irq_ack = apic_ack_edge,
  437. .irq_set_affinity = apic_set_affinity,
  438. .irq_retrigger = apic_retrigger_irq,
  439. };
  440. #ifdef CONFIG_SMP
  441. static void __send_cleanup_vector(struct apic_chip_data *data)
  442. {
  443. cpumask_var_t cleanup_mask;
  444. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  445. unsigned int i;
  446. for_each_cpu_and(i, data->old_domain, cpu_online_mask)
  447. apic->send_IPI_mask(cpumask_of(i),
  448. IRQ_MOVE_CLEANUP_VECTOR);
  449. } else {
  450. cpumask_and(cleanup_mask, data->old_domain, cpu_online_mask);
  451. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  452. free_cpumask_var(cleanup_mask);
  453. }
  454. data->move_in_progress = 0;
  455. }
  456. void send_cleanup_vector(struct irq_cfg *cfg)
  457. {
  458. struct apic_chip_data *data;
  459. data = container_of(cfg, struct apic_chip_data, cfg);
  460. if (data->move_in_progress)
  461. __send_cleanup_vector(data);
  462. }
  463. asmlinkage __visible void smp_irq_move_cleanup_interrupt(void)
  464. {
  465. unsigned vector, me;
  466. entering_ack_irq();
  467. /* Prevent vectors vanishing under us */
  468. raw_spin_lock(&vector_lock);
  469. me = smp_processor_id();
  470. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  471. struct apic_chip_data *data;
  472. struct irq_desc *desc;
  473. unsigned int irr;
  474. retry:
  475. desc = __this_cpu_read(vector_irq[vector]);
  476. if (IS_ERR_OR_NULL(desc))
  477. continue;
  478. if (!raw_spin_trylock(&desc->lock)) {
  479. raw_spin_unlock(&vector_lock);
  480. cpu_relax();
  481. raw_spin_lock(&vector_lock);
  482. goto retry;
  483. }
  484. data = apic_chip_data(irq_desc_get_irq_data(desc));
  485. if (!data)
  486. goto unlock;
  487. /*
  488. * Check if the irq migration is in progress. If so, we
  489. * haven't received the cleanup request yet for this irq.
  490. */
  491. if (data->move_in_progress)
  492. goto unlock;
  493. if (vector == data->cfg.vector &&
  494. cpumask_test_cpu(me, data->domain))
  495. goto unlock;
  496. irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
  497. /*
  498. * Check if the vector that needs to be cleanedup is
  499. * registered at the cpu's IRR. If so, then this is not
  500. * the best time to clean it up. Lets clean it up in the
  501. * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
  502. * to myself.
  503. */
  504. if (irr & (1 << (vector % 32))) {
  505. apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
  506. goto unlock;
  507. }
  508. __this_cpu_write(vector_irq[vector], VECTOR_UNUSED);
  509. unlock:
  510. raw_spin_unlock(&desc->lock);
  511. }
  512. raw_spin_unlock(&vector_lock);
  513. exiting_irq();
  514. }
  515. static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
  516. {
  517. unsigned me;
  518. struct apic_chip_data *data;
  519. data = container_of(cfg, struct apic_chip_data, cfg);
  520. if (likely(!data->move_in_progress))
  521. return;
  522. me = smp_processor_id();
  523. if (vector == data->cfg.vector && cpumask_test_cpu(me, data->domain))
  524. __send_cleanup_vector(data);
  525. }
  526. void irq_complete_move(struct irq_cfg *cfg)
  527. {
  528. __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
  529. }
  530. void irq_force_complete_move(int irq)
  531. {
  532. struct irq_cfg *cfg = irq_cfg(irq);
  533. if (cfg)
  534. __irq_complete_move(cfg, cfg->vector);
  535. }
  536. #endif
  537. static void __init print_APIC_field(int base)
  538. {
  539. int i;
  540. printk(KERN_DEBUG);
  541. for (i = 0; i < 8; i++)
  542. pr_cont("%08x", apic_read(base + i*0x10));
  543. pr_cont("\n");
  544. }
  545. static void __init print_local_APIC(void *dummy)
  546. {
  547. unsigned int i, v, ver, maxlvt;
  548. u64 icr;
  549. pr_debug("printing local APIC contents on CPU#%d/%d:\n",
  550. smp_processor_id(), hard_smp_processor_id());
  551. v = apic_read(APIC_ID);
  552. pr_info("... APIC ID: %08x (%01x)\n", v, read_apic_id());
  553. v = apic_read(APIC_LVR);
  554. pr_info("... APIC VERSION: %08x\n", v);
  555. ver = GET_APIC_VERSION(v);
  556. maxlvt = lapic_get_maxlvt();
  557. v = apic_read(APIC_TASKPRI);
  558. pr_debug("... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  559. /* !82489DX */
  560. if (APIC_INTEGRATED(ver)) {
  561. if (!APIC_XAPIC(ver)) {
  562. v = apic_read(APIC_ARBPRI);
  563. pr_debug("... APIC ARBPRI: %08x (%02x)\n",
  564. v, v & APIC_ARBPRI_MASK);
  565. }
  566. v = apic_read(APIC_PROCPRI);
  567. pr_debug("... APIC PROCPRI: %08x\n", v);
  568. }
  569. /*
  570. * Remote read supported only in the 82489DX and local APIC for
  571. * Pentium processors.
  572. */
  573. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  574. v = apic_read(APIC_RRR);
  575. pr_debug("... APIC RRR: %08x\n", v);
  576. }
  577. v = apic_read(APIC_LDR);
  578. pr_debug("... APIC LDR: %08x\n", v);
  579. if (!x2apic_enabled()) {
  580. v = apic_read(APIC_DFR);
  581. pr_debug("... APIC DFR: %08x\n", v);
  582. }
  583. v = apic_read(APIC_SPIV);
  584. pr_debug("... APIC SPIV: %08x\n", v);
  585. pr_debug("... APIC ISR field:\n");
  586. print_APIC_field(APIC_ISR);
  587. pr_debug("... APIC TMR field:\n");
  588. print_APIC_field(APIC_TMR);
  589. pr_debug("... APIC IRR field:\n");
  590. print_APIC_field(APIC_IRR);
  591. /* !82489DX */
  592. if (APIC_INTEGRATED(ver)) {
  593. /* Due to the Pentium erratum 3AP. */
  594. if (maxlvt > 3)
  595. apic_write(APIC_ESR, 0);
  596. v = apic_read(APIC_ESR);
  597. pr_debug("... APIC ESR: %08x\n", v);
  598. }
  599. icr = apic_icr_read();
  600. pr_debug("... APIC ICR: %08x\n", (u32)icr);
  601. pr_debug("... APIC ICR2: %08x\n", (u32)(icr >> 32));
  602. v = apic_read(APIC_LVTT);
  603. pr_debug("... APIC LVTT: %08x\n", v);
  604. if (maxlvt > 3) {
  605. /* PC is LVT#4. */
  606. v = apic_read(APIC_LVTPC);
  607. pr_debug("... APIC LVTPC: %08x\n", v);
  608. }
  609. v = apic_read(APIC_LVT0);
  610. pr_debug("... APIC LVT0: %08x\n", v);
  611. v = apic_read(APIC_LVT1);
  612. pr_debug("... APIC LVT1: %08x\n", v);
  613. if (maxlvt > 2) {
  614. /* ERR is LVT#3. */
  615. v = apic_read(APIC_LVTERR);
  616. pr_debug("... APIC LVTERR: %08x\n", v);
  617. }
  618. v = apic_read(APIC_TMICT);
  619. pr_debug("... APIC TMICT: %08x\n", v);
  620. v = apic_read(APIC_TMCCT);
  621. pr_debug("... APIC TMCCT: %08x\n", v);
  622. v = apic_read(APIC_TDCR);
  623. pr_debug("... APIC TDCR: %08x\n", v);
  624. if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
  625. v = apic_read(APIC_EFEAT);
  626. maxlvt = (v >> 16) & 0xff;
  627. pr_debug("... APIC EFEAT: %08x\n", v);
  628. v = apic_read(APIC_ECTRL);
  629. pr_debug("... APIC ECTRL: %08x\n", v);
  630. for (i = 0; i < maxlvt; i++) {
  631. v = apic_read(APIC_EILVTn(i));
  632. pr_debug("... APIC EILVT%d: %08x\n", i, v);
  633. }
  634. }
  635. pr_cont("\n");
  636. }
  637. static void __init print_local_APICs(int maxcpu)
  638. {
  639. int cpu;
  640. if (!maxcpu)
  641. return;
  642. preempt_disable();
  643. for_each_online_cpu(cpu) {
  644. if (cpu >= maxcpu)
  645. break;
  646. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  647. }
  648. preempt_enable();
  649. }
  650. static void __init print_PIC(void)
  651. {
  652. unsigned int v;
  653. unsigned long flags;
  654. if (!nr_legacy_irqs())
  655. return;
  656. pr_debug("\nprinting PIC contents\n");
  657. raw_spin_lock_irqsave(&i8259A_lock, flags);
  658. v = inb(0xa1) << 8 | inb(0x21);
  659. pr_debug("... PIC IMR: %04x\n", v);
  660. v = inb(0xa0) << 8 | inb(0x20);
  661. pr_debug("... PIC IRR: %04x\n", v);
  662. outb(0x0b, 0xa0);
  663. outb(0x0b, 0x20);
  664. v = inb(0xa0) << 8 | inb(0x20);
  665. outb(0x0a, 0xa0);
  666. outb(0x0a, 0x20);
  667. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  668. pr_debug("... PIC ISR: %04x\n", v);
  669. v = inb(0x4d1) << 8 | inb(0x4d0);
  670. pr_debug("... PIC ELCR: %04x\n", v);
  671. }
  672. static int show_lapic __initdata = 1;
  673. static __init int setup_show_lapic(char *arg)
  674. {
  675. int num = -1;
  676. if (strcmp(arg, "all") == 0) {
  677. show_lapic = CONFIG_NR_CPUS;
  678. } else {
  679. get_option(&arg, &num);
  680. if (num >= 0)
  681. show_lapic = num;
  682. }
  683. return 1;
  684. }
  685. __setup("show_lapic=", setup_show_lapic);
  686. static int __init print_ICs(void)
  687. {
  688. if (apic_verbosity == APIC_QUIET)
  689. return 0;
  690. print_PIC();
  691. /* don't print out if apic is not there */
  692. if (!cpu_has_apic && !apic_from_smp_config())
  693. return 0;
  694. print_local_APICs(show_lapic);
  695. print_IO_APICs();
  696. return 0;
  697. }
  698. late_initcall(print_ICs);