rk3399_dmc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd.
  3. * Author: Lin Huang <hl@rock-chips.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/arm-smccc.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/devfreq.h>
  18. #include <linux/devfreq-event.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_opp.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/rwsem.h>
  26. #include <linux/suspend.h>
  27. #include <soc/rockchip/rockchip_sip.h>
  28. struct dram_timing {
  29. unsigned int ddr3_speed_bin;
  30. unsigned int pd_idle;
  31. unsigned int sr_idle;
  32. unsigned int sr_mc_gate_idle;
  33. unsigned int srpd_lite_idle;
  34. unsigned int standby_idle;
  35. unsigned int auto_pd_dis_freq;
  36. unsigned int dram_dll_dis_freq;
  37. unsigned int phy_dll_dis_freq;
  38. unsigned int ddr3_odt_dis_freq;
  39. unsigned int ddr3_drv;
  40. unsigned int ddr3_odt;
  41. unsigned int phy_ddr3_ca_drv;
  42. unsigned int phy_ddr3_dq_drv;
  43. unsigned int phy_ddr3_odt;
  44. unsigned int lpddr3_odt_dis_freq;
  45. unsigned int lpddr3_drv;
  46. unsigned int lpddr3_odt;
  47. unsigned int phy_lpddr3_ca_drv;
  48. unsigned int phy_lpddr3_dq_drv;
  49. unsigned int phy_lpddr3_odt;
  50. unsigned int lpddr4_odt_dis_freq;
  51. unsigned int lpddr4_drv;
  52. unsigned int lpddr4_dq_odt;
  53. unsigned int lpddr4_ca_odt;
  54. unsigned int phy_lpddr4_ca_drv;
  55. unsigned int phy_lpddr4_ck_cs_drv;
  56. unsigned int phy_lpddr4_dq_drv;
  57. unsigned int phy_lpddr4_odt;
  58. };
  59. struct rk3399_dmcfreq {
  60. struct device *dev;
  61. struct devfreq *devfreq;
  62. struct devfreq_simple_ondemand_data ondemand_data;
  63. struct clk *dmc_clk;
  64. struct devfreq_event_dev *edev;
  65. struct mutex lock;
  66. struct dram_timing timing;
  67. /*
  68. * DDR Converser of Frequency (DCF) is used to implement DDR frequency
  69. * conversion without the participation of CPU, we will implement and
  70. * control it in arm trust firmware.
  71. */
  72. wait_queue_head_t wait_dcf_queue;
  73. int irq;
  74. int wait_dcf_flag;
  75. struct regulator *vdd_center;
  76. unsigned long rate, target_rate;
  77. unsigned long volt, target_volt;
  78. };
  79. static int rk3399_dmcfreq_target(struct device *dev, unsigned long *freq,
  80. u32 flags)
  81. {
  82. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  83. struct dev_pm_opp *opp;
  84. unsigned long old_clk_rate = dmcfreq->rate;
  85. unsigned long target_volt, target_rate;
  86. int err;
  87. opp = devfreq_recommended_opp(dev, freq, flags);
  88. if (IS_ERR(opp))
  89. return PTR_ERR(opp);
  90. target_rate = dev_pm_opp_get_freq(opp);
  91. target_volt = dev_pm_opp_get_voltage(opp);
  92. dev_pm_opp_put(opp);
  93. if (dmcfreq->rate == target_rate)
  94. return 0;
  95. mutex_lock(&dmcfreq->lock);
  96. /*
  97. * If frequency scaling from low to high, adjust voltage first.
  98. * If frequency scaling from high to low, adjust frequency first.
  99. */
  100. if (old_clk_rate < target_rate) {
  101. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  102. target_volt);
  103. if (err) {
  104. dev_err(dev, "Cannot to set voltage %lu uV\n",
  105. target_volt);
  106. goto out;
  107. }
  108. }
  109. dmcfreq->wait_dcf_flag = 1;
  110. err = clk_set_rate(dmcfreq->dmc_clk, target_rate);
  111. if (err) {
  112. dev_err(dev, "Cannot to set frequency %lu (%d)\n",
  113. target_rate, err);
  114. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  115. dmcfreq->volt);
  116. goto out;
  117. }
  118. /*
  119. * Wait until bcf irq happen, it means freq scaling finish in
  120. * arm trust firmware, use 100ms as timeout time.
  121. */
  122. if (!wait_event_timeout(dmcfreq->wait_dcf_queue,
  123. !dmcfreq->wait_dcf_flag, HZ / 10))
  124. dev_warn(dev, "Timeout waiting for dcf interrupt\n");
  125. /*
  126. * Check the dpll rate,
  127. * There only two result we will get,
  128. * 1. Ddr frequency scaling fail, we still get the old rate.
  129. * 2. Ddr frequency scaling sucessful, we get the rate we set.
  130. */
  131. dmcfreq->rate = clk_get_rate(dmcfreq->dmc_clk);
  132. /* If get the incorrect rate, set voltage to old value. */
  133. if (dmcfreq->rate != target_rate) {
  134. dev_err(dev, "Get wrong ddr frequency, Request frequency %lu,\
  135. Current frequency %lu\n", target_rate, dmcfreq->rate);
  136. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  137. dmcfreq->volt);
  138. goto out;
  139. } else if (old_clk_rate > target_rate)
  140. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  141. target_volt);
  142. if (err)
  143. dev_err(dev, "Cannot to set vol %lu uV\n", target_volt);
  144. dmcfreq->rate = target_rate;
  145. dmcfreq->volt = target_volt;
  146. out:
  147. mutex_unlock(&dmcfreq->lock);
  148. return err;
  149. }
  150. static int rk3399_dmcfreq_get_dev_status(struct device *dev,
  151. struct devfreq_dev_status *stat)
  152. {
  153. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  154. struct devfreq_event_data edata;
  155. int ret = 0;
  156. ret = devfreq_event_get_event(dmcfreq->edev, &edata);
  157. if (ret < 0)
  158. return ret;
  159. stat->current_frequency = dmcfreq->rate;
  160. stat->busy_time = edata.load_count;
  161. stat->total_time = edata.total_count;
  162. return ret;
  163. }
  164. static int rk3399_dmcfreq_get_cur_freq(struct device *dev, unsigned long *freq)
  165. {
  166. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  167. *freq = dmcfreq->rate;
  168. return 0;
  169. }
  170. static struct devfreq_dev_profile rk3399_devfreq_dmc_profile = {
  171. .polling_ms = 200,
  172. .target = rk3399_dmcfreq_target,
  173. .get_dev_status = rk3399_dmcfreq_get_dev_status,
  174. .get_cur_freq = rk3399_dmcfreq_get_cur_freq,
  175. };
  176. static __maybe_unused int rk3399_dmcfreq_suspend(struct device *dev)
  177. {
  178. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  179. int ret = 0;
  180. ret = devfreq_event_disable_edev(dmcfreq->edev);
  181. if (ret < 0) {
  182. dev_err(dev, "failed to disable the devfreq-event devices\n");
  183. return ret;
  184. }
  185. ret = devfreq_suspend_device(dmcfreq->devfreq);
  186. if (ret < 0) {
  187. dev_err(dev, "failed to suspend the devfreq devices\n");
  188. return ret;
  189. }
  190. return 0;
  191. }
  192. static __maybe_unused int rk3399_dmcfreq_resume(struct device *dev)
  193. {
  194. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  195. int ret = 0;
  196. ret = devfreq_event_enable_edev(dmcfreq->edev);
  197. if (ret < 0) {
  198. dev_err(dev, "failed to enable the devfreq-event devices\n");
  199. return ret;
  200. }
  201. ret = devfreq_resume_device(dmcfreq->devfreq);
  202. if (ret < 0) {
  203. dev_err(dev, "failed to resume the devfreq devices\n");
  204. return ret;
  205. }
  206. return ret;
  207. }
  208. static SIMPLE_DEV_PM_OPS(rk3399_dmcfreq_pm, rk3399_dmcfreq_suspend,
  209. rk3399_dmcfreq_resume);
  210. static irqreturn_t rk3399_dmc_irq(int irq, void *dev_id)
  211. {
  212. struct rk3399_dmcfreq *dmcfreq = dev_id;
  213. struct arm_smccc_res res;
  214. dmcfreq->wait_dcf_flag = 0;
  215. wake_up(&dmcfreq->wait_dcf_queue);
  216. /* Clear the DCF interrupt */
  217. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
  218. ROCKCHIP_SIP_CONFIG_DRAM_CLR_IRQ,
  219. 0, 0, 0, 0, &res);
  220. return IRQ_HANDLED;
  221. }
  222. static int of_get_ddr_timings(struct dram_timing *timing,
  223. struct device_node *np)
  224. {
  225. int ret = 0;
  226. ret = of_property_read_u32(np, "rockchip,ddr3_speed_bin",
  227. &timing->ddr3_speed_bin);
  228. ret |= of_property_read_u32(np, "rockchip,pd_idle",
  229. &timing->pd_idle);
  230. ret |= of_property_read_u32(np, "rockchip,sr_idle",
  231. &timing->sr_idle);
  232. ret |= of_property_read_u32(np, "rockchip,sr_mc_gate_idle",
  233. &timing->sr_mc_gate_idle);
  234. ret |= of_property_read_u32(np, "rockchip,srpd_lite_idle",
  235. &timing->srpd_lite_idle);
  236. ret |= of_property_read_u32(np, "rockchip,standby_idle",
  237. &timing->standby_idle);
  238. ret |= of_property_read_u32(np, "rockchip,auto_pd_dis_freq",
  239. &timing->auto_pd_dis_freq);
  240. ret |= of_property_read_u32(np, "rockchip,dram_dll_dis_freq",
  241. &timing->dram_dll_dis_freq);
  242. ret |= of_property_read_u32(np, "rockchip,phy_dll_dis_freq",
  243. &timing->phy_dll_dis_freq);
  244. ret |= of_property_read_u32(np, "rockchip,ddr3_odt_dis_freq",
  245. &timing->ddr3_odt_dis_freq);
  246. ret |= of_property_read_u32(np, "rockchip,ddr3_drv",
  247. &timing->ddr3_drv);
  248. ret |= of_property_read_u32(np, "rockchip,ddr3_odt",
  249. &timing->ddr3_odt);
  250. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_ca_drv",
  251. &timing->phy_ddr3_ca_drv);
  252. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_dq_drv",
  253. &timing->phy_ddr3_dq_drv);
  254. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_odt",
  255. &timing->phy_ddr3_odt);
  256. ret |= of_property_read_u32(np, "rockchip,lpddr3_odt_dis_freq",
  257. &timing->lpddr3_odt_dis_freq);
  258. ret |= of_property_read_u32(np, "rockchip,lpddr3_drv",
  259. &timing->lpddr3_drv);
  260. ret |= of_property_read_u32(np, "rockchip,lpddr3_odt",
  261. &timing->lpddr3_odt);
  262. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_ca_drv",
  263. &timing->phy_lpddr3_ca_drv);
  264. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_dq_drv",
  265. &timing->phy_lpddr3_dq_drv);
  266. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_odt",
  267. &timing->phy_lpddr3_odt);
  268. ret |= of_property_read_u32(np, "rockchip,lpddr4_odt_dis_freq",
  269. &timing->lpddr4_odt_dis_freq);
  270. ret |= of_property_read_u32(np, "rockchip,lpddr4_drv",
  271. &timing->lpddr4_drv);
  272. ret |= of_property_read_u32(np, "rockchip,lpddr4_dq_odt",
  273. &timing->lpddr4_dq_odt);
  274. ret |= of_property_read_u32(np, "rockchip,lpddr4_ca_odt",
  275. &timing->lpddr4_ca_odt);
  276. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ca_drv",
  277. &timing->phy_lpddr4_ca_drv);
  278. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ck_cs_drv",
  279. &timing->phy_lpddr4_ck_cs_drv);
  280. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_dq_drv",
  281. &timing->phy_lpddr4_dq_drv);
  282. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_odt",
  283. &timing->phy_lpddr4_odt);
  284. return ret;
  285. }
  286. static int rk3399_dmcfreq_probe(struct platform_device *pdev)
  287. {
  288. struct arm_smccc_res res;
  289. struct device *dev = &pdev->dev;
  290. struct device_node *np = pdev->dev.of_node;
  291. struct rk3399_dmcfreq *data;
  292. int ret, irq, index, size;
  293. uint32_t *timing;
  294. struct dev_pm_opp *opp;
  295. irq = platform_get_irq(pdev, 0);
  296. if (irq < 0) {
  297. dev_err(&pdev->dev, "Cannot get the dmc interrupt resource\n");
  298. return -EINVAL;
  299. }
  300. data = devm_kzalloc(dev, sizeof(struct rk3399_dmcfreq), GFP_KERNEL);
  301. if (!data)
  302. return -ENOMEM;
  303. mutex_init(&data->lock);
  304. data->vdd_center = devm_regulator_get(dev, "center");
  305. if (IS_ERR(data->vdd_center)) {
  306. dev_err(dev, "Cannot get the regulator \"center\"\n");
  307. return PTR_ERR(data->vdd_center);
  308. }
  309. data->dmc_clk = devm_clk_get(dev, "dmc_clk");
  310. if (IS_ERR(data->dmc_clk)) {
  311. dev_err(dev, "Cannot get the clk dmc_clk\n");
  312. return PTR_ERR(data->dmc_clk);
  313. };
  314. data->irq = irq;
  315. ret = devm_request_irq(dev, irq, rk3399_dmc_irq, 0,
  316. dev_name(dev), data);
  317. if (ret) {
  318. dev_err(dev, "Failed to request dmc irq: %d\n", ret);
  319. return ret;
  320. }
  321. init_waitqueue_head(&data->wait_dcf_queue);
  322. data->wait_dcf_flag = 0;
  323. data->edev = devfreq_event_get_edev_by_phandle(dev, 0);
  324. if (IS_ERR(data->edev))
  325. return -EPROBE_DEFER;
  326. ret = devfreq_event_enable_edev(data->edev);
  327. if (ret < 0) {
  328. dev_err(dev, "failed to enable devfreq-event devices\n");
  329. return ret;
  330. }
  331. /*
  332. * Get dram timing and pass it to arm trust firmware,
  333. * the dram drvier in arm trust firmware will get these
  334. * timing and to do dram initial.
  335. */
  336. if (!of_get_ddr_timings(&data->timing, np)) {
  337. timing = &data->timing.ddr3_speed_bin;
  338. size = sizeof(struct dram_timing) / 4;
  339. for (index = 0; index < size; index++) {
  340. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, *timing++, index,
  341. ROCKCHIP_SIP_CONFIG_DRAM_SET_PARAM,
  342. 0, 0, 0, 0, &res);
  343. if (res.a0) {
  344. dev_err(dev, "Failed to set dram param: %ld\n",
  345. res.a0);
  346. return -EINVAL;
  347. }
  348. }
  349. }
  350. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
  351. ROCKCHIP_SIP_CONFIG_DRAM_INIT,
  352. 0, 0, 0, 0, &res);
  353. /*
  354. * We add a devfreq driver to our parent since it has a device tree node
  355. * with operating points.
  356. */
  357. if (dev_pm_opp_of_add_table(dev)) {
  358. dev_err(dev, "Invalid operating-points in device tree.\n");
  359. return -EINVAL;
  360. }
  361. of_property_read_u32(np, "upthreshold",
  362. &data->ondemand_data.upthreshold);
  363. of_property_read_u32(np, "downdifferential",
  364. &data->ondemand_data.downdifferential);
  365. data->rate = clk_get_rate(data->dmc_clk);
  366. opp = devfreq_recommended_opp(dev, &data->rate, 0);
  367. if (IS_ERR(opp))
  368. return PTR_ERR(opp);
  369. data->rate = dev_pm_opp_get_freq(opp);
  370. data->volt = dev_pm_opp_get_voltage(opp);
  371. dev_pm_opp_put(opp);
  372. rk3399_devfreq_dmc_profile.initial_freq = data->rate;
  373. data->devfreq = devm_devfreq_add_device(dev,
  374. &rk3399_devfreq_dmc_profile,
  375. "simple_ondemand",
  376. &data->ondemand_data);
  377. if (IS_ERR(data->devfreq))
  378. return PTR_ERR(data->devfreq);
  379. devm_devfreq_register_opp_notifier(dev, data->devfreq);
  380. data->dev = dev;
  381. platform_set_drvdata(pdev, data);
  382. return 0;
  383. }
  384. static const struct of_device_id rk3399dmc_devfreq_of_match[] = {
  385. { .compatible = "rockchip,rk3399-dmc" },
  386. { },
  387. };
  388. MODULE_DEVICE_TABLE(of, rk3399dmc_devfreq_of_match);
  389. static struct platform_driver rk3399_dmcfreq_driver = {
  390. .probe = rk3399_dmcfreq_probe,
  391. .driver = {
  392. .name = "rk3399-dmc-freq",
  393. .pm = &rk3399_dmcfreq_pm,
  394. .of_match_table = rk3399dmc_devfreq_of_match,
  395. },
  396. };
  397. module_platform_driver(rk3399_dmcfreq_driver);
  398. MODULE_LICENSE("GPL v2");
  399. MODULE_AUTHOR("Lin Huang <hl@rock-chips.com>");
  400. MODULE_DESCRIPTION("RK3399 dmcfreq driver with devfreq framework");