intel_i2c.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_pin {
  37. const char *name;
  38. i915_reg_t reg;
  39. };
  40. /* Map gmbus pin pairs to names and registers. */
  41. static const struct gmbus_pin gmbus_pins[] = {
  42. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  43. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  44. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  45. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  46. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  47. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  48. };
  49. static const struct gmbus_pin gmbus_pins_bdw[] = {
  50. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  51. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  52. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  53. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  54. };
  55. static const struct gmbus_pin gmbus_pins_skl[] = {
  56. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  57. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  58. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  59. };
  60. static const struct gmbus_pin gmbus_pins_bxt[] = {
  61. [GMBUS_PIN_1_BXT] = { "dpb", GPIOB },
  62. [GMBUS_PIN_2_BXT] = { "dpc", GPIOC },
  63. [GMBUS_PIN_3_BXT] = { "misc", GPIOD },
  64. };
  65. /* pin is expected to be valid */
  66. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  67. unsigned int pin)
  68. {
  69. if (IS_GEN9_LP(dev_priv))
  70. return &gmbus_pins_bxt[pin];
  71. else if (IS_GEN9_BC(dev_priv))
  72. return &gmbus_pins_skl[pin];
  73. else if (IS_BROADWELL(dev_priv))
  74. return &gmbus_pins_bdw[pin];
  75. else
  76. return &gmbus_pins[pin];
  77. }
  78. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  79. unsigned int pin)
  80. {
  81. unsigned int size;
  82. if (IS_GEN9_LP(dev_priv))
  83. size = ARRAY_SIZE(gmbus_pins_bxt);
  84. else if (IS_GEN9_BC(dev_priv))
  85. size = ARRAY_SIZE(gmbus_pins_skl);
  86. else if (IS_BROADWELL(dev_priv))
  87. size = ARRAY_SIZE(gmbus_pins_bdw);
  88. else
  89. size = ARRAY_SIZE(gmbus_pins);
  90. return pin < size &&
  91. i915_mmio_reg_valid(get_gmbus_pin(dev_priv, pin)->reg);
  92. }
  93. /* Intel GPIO access functions */
  94. #define I2C_RISEFALL_TIME 10
  95. static inline struct intel_gmbus *
  96. to_intel_gmbus(struct i2c_adapter *i2c)
  97. {
  98. return container_of(i2c, struct intel_gmbus, adapter);
  99. }
  100. void
  101. intel_i2c_reset(struct drm_i915_private *dev_priv)
  102. {
  103. I915_WRITE(GMBUS0, 0);
  104. I915_WRITE(GMBUS4, 0);
  105. }
  106. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  107. {
  108. u32 val;
  109. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  110. if (!IS_PINEVIEW(dev_priv))
  111. return;
  112. val = I915_READ(DSPCLK_GATE_D);
  113. if (enable)
  114. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  115. else
  116. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  117. I915_WRITE(DSPCLK_GATE_D, val);
  118. }
  119. static u32 get_reserved(struct intel_gmbus *bus)
  120. {
  121. struct drm_i915_private *dev_priv = bus->dev_priv;
  122. u32 reserved = 0;
  123. /* On most chips, these bits must be preserved in software. */
  124. if (!IS_I830(dev_priv) && !IS_I845G(dev_priv))
  125. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  126. (GPIO_DATA_PULLUP_DISABLE |
  127. GPIO_CLOCK_PULLUP_DISABLE);
  128. return reserved;
  129. }
  130. static int get_clock(void *data)
  131. {
  132. struct intel_gmbus *bus = data;
  133. struct drm_i915_private *dev_priv = bus->dev_priv;
  134. u32 reserved = get_reserved(bus);
  135. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  136. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  137. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  138. }
  139. static int get_data(void *data)
  140. {
  141. struct intel_gmbus *bus = data;
  142. struct drm_i915_private *dev_priv = bus->dev_priv;
  143. u32 reserved = get_reserved(bus);
  144. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  145. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  146. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  147. }
  148. static void set_clock(void *data, int state_high)
  149. {
  150. struct intel_gmbus *bus = data;
  151. struct drm_i915_private *dev_priv = bus->dev_priv;
  152. u32 reserved = get_reserved(bus);
  153. u32 clock_bits;
  154. if (state_high)
  155. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  156. else
  157. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  158. GPIO_CLOCK_VAL_MASK;
  159. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  160. POSTING_READ(bus->gpio_reg);
  161. }
  162. static void set_data(void *data, int state_high)
  163. {
  164. struct intel_gmbus *bus = data;
  165. struct drm_i915_private *dev_priv = bus->dev_priv;
  166. u32 reserved = get_reserved(bus);
  167. u32 data_bits;
  168. if (state_high)
  169. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  170. else
  171. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  172. GPIO_DATA_VAL_MASK;
  173. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  174. POSTING_READ(bus->gpio_reg);
  175. }
  176. static int
  177. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  178. {
  179. struct intel_gmbus *bus = container_of(adapter,
  180. struct intel_gmbus,
  181. adapter);
  182. struct drm_i915_private *dev_priv = bus->dev_priv;
  183. intel_i2c_reset(dev_priv);
  184. intel_i2c_quirk_set(dev_priv, true);
  185. set_data(bus, 1);
  186. set_clock(bus, 1);
  187. udelay(I2C_RISEFALL_TIME);
  188. return 0;
  189. }
  190. static void
  191. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  192. {
  193. struct intel_gmbus *bus = container_of(adapter,
  194. struct intel_gmbus,
  195. adapter);
  196. struct drm_i915_private *dev_priv = bus->dev_priv;
  197. set_data(bus, 1);
  198. set_clock(bus, 1);
  199. intel_i2c_quirk_set(dev_priv, false);
  200. }
  201. static void
  202. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  203. {
  204. struct drm_i915_private *dev_priv = bus->dev_priv;
  205. struct i2c_algo_bit_data *algo;
  206. algo = &bus->bit_algo;
  207. bus->gpio_reg = _MMIO(dev_priv->gpio_mmio_base +
  208. i915_mmio_reg_offset(get_gmbus_pin(dev_priv, pin)->reg));
  209. bus->adapter.algo_data = algo;
  210. algo->setsda = set_data;
  211. algo->setscl = set_clock;
  212. algo->getsda = get_data;
  213. algo->getscl = get_clock;
  214. algo->pre_xfer = intel_gpio_pre_xfer;
  215. algo->post_xfer = intel_gpio_post_xfer;
  216. algo->udelay = I2C_RISEFALL_TIME;
  217. algo->timeout = usecs_to_jiffies(2200);
  218. algo->data = bus;
  219. }
  220. static int gmbus_wait(struct drm_i915_private *dev_priv, u32 status, u32 irq_en)
  221. {
  222. DEFINE_WAIT(wait);
  223. u32 gmbus2;
  224. int ret;
  225. /* Important: The hw handles only the first bit, so set only one! Since
  226. * we also need to check for NAKs besides the hw ready/idle signal, we
  227. * need to wake up periodically and check that ourselves.
  228. */
  229. if (!HAS_GMBUS_IRQ(dev_priv))
  230. irq_en = 0;
  231. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  232. I915_WRITE_FW(GMBUS4, irq_en);
  233. status |= GMBUS_SATOER;
  234. ret = wait_for_us((gmbus2 = I915_READ_FW(GMBUS2)) & status, 2);
  235. if (ret)
  236. ret = wait_for((gmbus2 = I915_READ_FW(GMBUS2)) & status, 50);
  237. I915_WRITE_FW(GMBUS4, 0);
  238. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  239. if (gmbus2 & GMBUS_SATOER)
  240. return -ENXIO;
  241. return ret;
  242. }
  243. static int
  244. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  245. {
  246. DEFINE_WAIT(wait);
  247. u32 irq_enable;
  248. int ret;
  249. /* Important: The hw handles only the first bit, so set only one! */
  250. irq_enable = 0;
  251. if (HAS_GMBUS_IRQ(dev_priv))
  252. irq_enable = GMBUS_IDLE_EN;
  253. add_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  254. I915_WRITE_FW(GMBUS4, irq_enable);
  255. ret = intel_wait_for_register_fw(dev_priv,
  256. GMBUS2, GMBUS_ACTIVE, 0,
  257. 10);
  258. I915_WRITE_FW(GMBUS4, 0);
  259. remove_wait_queue(&dev_priv->gmbus_wait_queue, &wait);
  260. return ret;
  261. }
  262. static int
  263. gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
  264. unsigned short addr, u8 *buf, unsigned int len,
  265. u32 gmbus1_index)
  266. {
  267. I915_WRITE_FW(GMBUS1,
  268. gmbus1_index |
  269. GMBUS_CYCLE_WAIT |
  270. (len << GMBUS_BYTE_COUNT_SHIFT) |
  271. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  272. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  273. while (len) {
  274. int ret;
  275. u32 val, loop = 0;
  276. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  277. if (ret)
  278. return ret;
  279. val = I915_READ_FW(GMBUS3);
  280. do {
  281. *buf++ = val & 0xff;
  282. val >>= 8;
  283. } while (--len && ++loop < 4);
  284. }
  285. return 0;
  286. }
  287. static int
  288. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  289. u32 gmbus1_index)
  290. {
  291. u8 *buf = msg->buf;
  292. unsigned int rx_size = msg->len;
  293. unsigned int len;
  294. int ret;
  295. do {
  296. len = min(rx_size, GMBUS_BYTE_COUNT_MAX);
  297. ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
  298. buf, len, gmbus1_index);
  299. if (ret)
  300. return ret;
  301. rx_size -= len;
  302. buf += len;
  303. } while (rx_size != 0);
  304. return 0;
  305. }
  306. static int
  307. gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
  308. unsigned short addr, u8 *buf, unsigned int len)
  309. {
  310. unsigned int chunk_size = len;
  311. u32 val, loop;
  312. val = loop = 0;
  313. while (len && loop < 4) {
  314. val |= *buf++ << (8 * loop++);
  315. len -= 1;
  316. }
  317. I915_WRITE_FW(GMBUS3, val);
  318. I915_WRITE_FW(GMBUS1,
  319. GMBUS_CYCLE_WAIT |
  320. (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
  321. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  322. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  323. while (len) {
  324. int ret;
  325. val = loop = 0;
  326. do {
  327. val |= *buf++ << (8 * loop);
  328. } while (--len && ++loop < 4);
  329. I915_WRITE_FW(GMBUS3, val);
  330. ret = gmbus_wait(dev_priv, GMBUS_HW_RDY, GMBUS_HW_RDY_EN);
  331. if (ret)
  332. return ret;
  333. }
  334. return 0;
  335. }
  336. static int
  337. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  338. {
  339. u8 *buf = msg->buf;
  340. unsigned int tx_size = msg->len;
  341. unsigned int len;
  342. int ret;
  343. do {
  344. len = min(tx_size, GMBUS_BYTE_COUNT_MAX);
  345. ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len);
  346. if (ret)
  347. return ret;
  348. buf += len;
  349. tx_size -= len;
  350. } while (tx_size != 0);
  351. return 0;
  352. }
  353. /*
  354. * The gmbus controller can combine a 1 or 2 byte write with a read that
  355. * immediately follows it by using an "INDEX" cycle.
  356. */
  357. static bool
  358. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  359. {
  360. return (i + 1 < num &&
  361. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  362. (msgs[i + 1].flags & I2C_M_RD));
  363. }
  364. static int
  365. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  366. {
  367. u32 gmbus1_index = 0;
  368. u32 gmbus5 = 0;
  369. int ret;
  370. if (msgs[0].len == 2)
  371. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  372. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  373. if (msgs[0].len == 1)
  374. gmbus1_index = GMBUS_CYCLE_INDEX |
  375. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  376. /* GMBUS5 holds 16-bit index */
  377. if (gmbus5)
  378. I915_WRITE_FW(GMBUS5, gmbus5);
  379. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  380. /* Clear GMBUS5 after each index transfer */
  381. if (gmbus5)
  382. I915_WRITE_FW(GMBUS5, 0);
  383. return ret;
  384. }
  385. static int
  386. do_gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  387. {
  388. struct intel_gmbus *bus = container_of(adapter,
  389. struct intel_gmbus,
  390. adapter);
  391. struct drm_i915_private *dev_priv = bus->dev_priv;
  392. int i = 0, inc, try = 0;
  393. int ret = 0;
  394. retry:
  395. I915_WRITE_FW(GMBUS0, bus->reg0);
  396. for (; i < num; i += inc) {
  397. inc = 1;
  398. if (gmbus_is_index_read(msgs, i, num)) {
  399. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  400. inc = 2; /* an index read is two msgs */
  401. } else if (msgs[i].flags & I2C_M_RD) {
  402. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  403. } else {
  404. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  405. }
  406. if (!ret)
  407. ret = gmbus_wait(dev_priv,
  408. GMBUS_HW_WAIT_PHASE, GMBUS_HW_WAIT_EN);
  409. if (ret == -ETIMEDOUT)
  410. goto timeout;
  411. else if (ret)
  412. goto clear_err;
  413. }
  414. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  415. * a STOP on the very first cycle. To simplify the code we
  416. * unconditionally generate the STOP condition with an additional gmbus
  417. * cycle. */
  418. I915_WRITE_FW(GMBUS1, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  419. /* Mark the GMBUS interface as disabled after waiting for idle.
  420. * We will re-enable it at the start of the next xfer,
  421. * till then let it sleep.
  422. */
  423. if (gmbus_wait_idle(dev_priv)) {
  424. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  425. adapter->name);
  426. ret = -ETIMEDOUT;
  427. }
  428. I915_WRITE_FW(GMBUS0, 0);
  429. ret = ret ?: i;
  430. goto out;
  431. clear_err:
  432. /*
  433. * Wait for bus to IDLE before clearing NAK.
  434. * If we clear the NAK while bus is still active, then it will stay
  435. * active and the next transaction may fail.
  436. *
  437. * If no ACK is received during the address phase of a transaction, the
  438. * adapter must report -ENXIO. It is not clear what to return if no ACK
  439. * is received at other times. But we have to be careful to not return
  440. * spurious -ENXIO because that will prevent i2c and drm edid functions
  441. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  442. * timing out seems to happen when there _is_ a ddc chip present, but
  443. * it's slow responding and only answers on the 2nd retry.
  444. */
  445. ret = -ENXIO;
  446. if (gmbus_wait_idle(dev_priv)) {
  447. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  448. adapter->name);
  449. ret = -ETIMEDOUT;
  450. }
  451. /* Toggle the Software Clear Interrupt bit. This has the effect
  452. * of resetting the GMBUS controller and so clearing the
  453. * BUS_ERROR raised by the slave's NAK.
  454. */
  455. I915_WRITE_FW(GMBUS1, GMBUS_SW_CLR_INT);
  456. I915_WRITE_FW(GMBUS1, 0);
  457. I915_WRITE_FW(GMBUS0, 0);
  458. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  459. adapter->name, msgs[i].addr,
  460. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  461. /*
  462. * Passive adapters sometimes NAK the first probe. Retry the first
  463. * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
  464. * has retries internally. See also the retry loop in
  465. * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
  466. */
  467. if (ret == -ENXIO && i == 0 && try++ == 0) {
  468. DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
  469. adapter->name);
  470. goto retry;
  471. }
  472. goto out;
  473. timeout:
  474. DRM_DEBUG_KMS("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  475. bus->adapter.name, bus->reg0 & 0xff);
  476. I915_WRITE_FW(GMBUS0, 0);
  477. /*
  478. * Hardware may not support GMBUS over these pins? Try GPIO bitbanging
  479. * instead. Use EAGAIN to have i2c core retry.
  480. */
  481. ret = -EAGAIN;
  482. out:
  483. return ret;
  484. }
  485. static int
  486. gmbus_xfer(struct i2c_adapter *adapter, struct i2c_msg *msgs, int num)
  487. {
  488. struct intel_gmbus *bus = container_of(adapter, struct intel_gmbus,
  489. adapter);
  490. struct drm_i915_private *dev_priv = bus->dev_priv;
  491. int ret;
  492. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  493. mutex_lock(&dev_priv->gmbus_mutex);
  494. if (bus->force_bit) {
  495. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  496. if (ret < 0)
  497. bus->force_bit &= ~GMBUS_FORCE_BIT_RETRY;
  498. } else {
  499. ret = do_gmbus_xfer(adapter, msgs, num);
  500. if (ret == -EAGAIN)
  501. bus->force_bit |= GMBUS_FORCE_BIT_RETRY;
  502. }
  503. mutex_unlock(&dev_priv->gmbus_mutex);
  504. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  505. return ret;
  506. }
  507. static u32 gmbus_func(struct i2c_adapter *adapter)
  508. {
  509. return i2c_bit_algo.functionality(adapter) &
  510. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  511. /* I2C_FUNC_10BIT_ADDR | */
  512. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  513. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  514. }
  515. static const struct i2c_algorithm gmbus_algorithm = {
  516. .master_xfer = gmbus_xfer,
  517. .functionality = gmbus_func
  518. };
  519. /**
  520. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  521. * @dev_priv: i915 device private
  522. */
  523. int intel_setup_gmbus(struct drm_i915_private *dev_priv)
  524. {
  525. struct pci_dev *pdev = dev_priv->drm.pdev;
  526. struct intel_gmbus *bus;
  527. unsigned int pin;
  528. int ret;
  529. if (HAS_PCH_NOP(dev_priv))
  530. return 0;
  531. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  532. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  533. else if (!HAS_GMCH_DISPLAY(dev_priv))
  534. dev_priv->gpio_mmio_base =
  535. i915_mmio_reg_offset(PCH_GPIOA) -
  536. i915_mmio_reg_offset(GPIOA);
  537. mutex_init(&dev_priv->gmbus_mutex);
  538. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  539. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  540. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  541. continue;
  542. bus = &dev_priv->gmbus[pin];
  543. bus->adapter.owner = THIS_MODULE;
  544. bus->adapter.class = I2C_CLASS_DDC;
  545. snprintf(bus->adapter.name,
  546. sizeof(bus->adapter.name),
  547. "i915 gmbus %s",
  548. get_gmbus_pin(dev_priv, pin)->name);
  549. bus->adapter.dev.parent = &pdev->dev;
  550. bus->dev_priv = dev_priv;
  551. bus->adapter.algo = &gmbus_algorithm;
  552. /*
  553. * We wish to retry with bit banging
  554. * after a timed out GMBUS attempt.
  555. */
  556. bus->adapter.retries = 1;
  557. /* By default use a conservative clock rate */
  558. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  559. /* gmbus seems to be broken on i830 */
  560. if (IS_I830(dev_priv))
  561. bus->force_bit = 1;
  562. intel_gpio_setup(bus, pin);
  563. ret = i2c_add_adapter(&bus->adapter);
  564. if (ret)
  565. goto err;
  566. }
  567. intel_i2c_reset(dev_priv);
  568. return 0;
  569. err:
  570. while (pin--) {
  571. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  572. continue;
  573. bus = &dev_priv->gmbus[pin];
  574. i2c_del_adapter(&bus->adapter);
  575. }
  576. return ret;
  577. }
  578. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  579. unsigned int pin)
  580. {
  581. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  582. return NULL;
  583. return &dev_priv->gmbus[pin].adapter;
  584. }
  585. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  586. {
  587. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  588. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  589. }
  590. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  591. {
  592. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  593. struct drm_i915_private *dev_priv = bus->dev_priv;
  594. mutex_lock(&dev_priv->gmbus_mutex);
  595. bus->force_bit += force_bit ? 1 : -1;
  596. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  597. force_bit ? "en" : "dis", adapter->name,
  598. bus->force_bit);
  599. mutex_unlock(&dev_priv->gmbus_mutex);
  600. }
  601. void intel_teardown_gmbus(struct drm_i915_private *dev_priv)
  602. {
  603. struct intel_gmbus *bus;
  604. unsigned int pin;
  605. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  606. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  607. continue;
  608. bus = &dev_priv->gmbus[pin];
  609. i2c_del_adapter(&bus->adapter);
  610. }
  611. }