gcc-qcs404.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/platform_device.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/regmap.h>
  11. #include <linux/reset-controller.h>
  12. #include <dt-bindings/clock/qcom,gcc-qcs404.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-pll.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "common.h"
  19. #include "reset.h"
  20. enum {
  21. P_CORE_BI_PLL_TEST_SE,
  22. P_DSI0_PHY_PLL_OUT_BYTECLK,
  23. P_DSI0_PHY_PLL_OUT_DSICLK,
  24. P_GPLL0_OUT_AUX,
  25. P_GPLL0_OUT_MAIN,
  26. P_GPLL1_OUT_MAIN,
  27. P_GPLL3_OUT_MAIN,
  28. P_GPLL4_OUT_AUX,
  29. P_GPLL4_OUT_MAIN,
  30. P_GPLL6_OUT_AUX,
  31. P_HDMI_PHY_PLL_CLK,
  32. P_PCIE_0_PIPE_CLK,
  33. P_SLEEP_CLK,
  34. P_XO,
  35. };
  36. static const struct parent_map gcc_parent_map_0[] = {
  37. { P_XO, 0 },
  38. { P_GPLL0_OUT_MAIN, 1 },
  39. { P_CORE_BI_PLL_TEST_SE, 7 },
  40. };
  41. static const char * const gcc_parent_names_0[] = {
  42. "cxo",
  43. "gpll0_out_main",
  44. "core_bi_pll_test_se",
  45. };
  46. static const char * const gcc_parent_names_ao_0[] = {
  47. "cxo",
  48. "gpll0_ao_out_main",
  49. "core_bi_pll_test_se",
  50. };
  51. static const struct parent_map gcc_parent_map_1[] = {
  52. { P_XO, 0 },
  53. { P_CORE_BI_PLL_TEST_SE, 7 },
  54. };
  55. static const char * const gcc_parent_names_1[] = {
  56. "cxo",
  57. "core_bi_pll_test_se",
  58. };
  59. static const struct parent_map gcc_parent_map_2[] = {
  60. { P_XO, 0 },
  61. { P_GPLL0_OUT_MAIN, 1 },
  62. { P_GPLL6_OUT_AUX, 2 },
  63. { P_SLEEP_CLK, 6 },
  64. };
  65. static const char * const gcc_parent_names_2[] = {
  66. "cxo",
  67. "gpll0_out_main",
  68. "gpll6_out_aux",
  69. "sleep_clk",
  70. };
  71. static const struct parent_map gcc_parent_map_3[] = {
  72. { P_XO, 0 },
  73. { P_GPLL0_OUT_MAIN, 1 },
  74. { P_GPLL6_OUT_AUX, 2 },
  75. { P_CORE_BI_PLL_TEST_SE, 7 },
  76. };
  77. static const char * const gcc_parent_names_3[] = {
  78. "cxo",
  79. "gpll0_out_main",
  80. "gpll6_out_aux",
  81. "core_bi_pll_test_se",
  82. };
  83. static const struct parent_map gcc_parent_map_4[] = {
  84. { P_XO, 0 },
  85. { P_GPLL1_OUT_MAIN, 1 },
  86. { P_CORE_BI_PLL_TEST_SE, 7 },
  87. };
  88. static const char * const gcc_parent_names_4[] = {
  89. "cxo",
  90. "gpll1_out_main",
  91. "core_bi_pll_test_se",
  92. };
  93. static const struct parent_map gcc_parent_map_5[] = {
  94. { P_XO, 0 },
  95. { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
  96. { P_GPLL0_OUT_AUX, 2 },
  97. { P_CORE_BI_PLL_TEST_SE, 7 },
  98. };
  99. static const char * const gcc_parent_names_5[] = {
  100. "cxo",
  101. "dsi0pll_byteclk_src",
  102. "gpll0_out_aux",
  103. "core_bi_pll_test_se",
  104. };
  105. static const struct parent_map gcc_parent_map_6[] = {
  106. { P_XO, 0 },
  107. { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
  108. { P_GPLL0_OUT_AUX, 3 },
  109. { P_CORE_BI_PLL_TEST_SE, 7 },
  110. };
  111. static const char * const gcc_parent_names_6[] = {
  112. "cxo",
  113. "dsi0_phy_pll_out_byteclk",
  114. "gpll0_out_aux",
  115. "core_bi_pll_test_se",
  116. };
  117. static const struct parent_map gcc_parent_map_7[] = {
  118. { P_XO, 0 },
  119. { P_GPLL0_OUT_MAIN, 1 },
  120. { P_GPLL3_OUT_MAIN, 2 },
  121. { P_GPLL6_OUT_AUX, 3 },
  122. { P_GPLL4_OUT_AUX, 4 },
  123. { P_CORE_BI_PLL_TEST_SE, 7 },
  124. };
  125. static const char * const gcc_parent_names_7[] = {
  126. "cxo",
  127. "gpll0_out_main",
  128. "gpll3_out_main",
  129. "gpll6_out_aux",
  130. "gpll4_out_aux",
  131. "core_bi_pll_test_se",
  132. };
  133. static const struct parent_map gcc_parent_map_8[] = {
  134. { P_XO, 0 },
  135. { P_HDMI_PHY_PLL_CLK, 1 },
  136. { P_CORE_BI_PLL_TEST_SE, 7 },
  137. };
  138. static const char * const gcc_parent_names_8[] = {
  139. "cxo",
  140. "hdmi_phy_pll_clk",
  141. "core_bi_pll_test_se",
  142. };
  143. static const struct parent_map gcc_parent_map_9[] = {
  144. { P_XO, 0 },
  145. { P_GPLL0_OUT_MAIN, 1 },
  146. { P_DSI0_PHY_PLL_OUT_DSICLK, 2 },
  147. { P_GPLL6_OUT_AUX, 3 },
  148. { P_CORE_BI_PLL_TEST_SE, 7 },
  149. };
  150. static const char * const gcc_parent_names_9[] = {
  151. "cxo",
  152. "gpll0_out_main",
  153. "dsi0_phy_pll_out_dsiclk",
  154. "gpll6_out_aux",
  155. "core_bi_pll_test_se",
  156. };
  157. static const struct parent_map gcc_parent_map_10[] = {
  158. { P_XO, 0 },
  159. { P_SLEEP_CLK, 1 },
  160. { P_CORE_BI_PLL_TEST_SE, 7 },
  161. };
  162. static const char * const gcc_parent_names_10[] = {
  163. "cxo",
  164. "sleep_clk",
  165. "core_bi_pll_test_se",
  166. };
  167. static const struct parent_map gcc_parent_map_11[] = {
  168. { P_XO, 0 },
  169. { P_PCIE_0_PIPE_CLK, 1 },
  170. { P_CORE_BI_PLL_TEST_SE, 7 },
  171. };
  172. static const char * const gcc_parent_names_11[] = {
  173. "cxo",
  174. "pcie_0_pipe_clk",
  175. "core_bi_pll_test_se",
  176. };
  177. static const struct parent_map gcc_parent_map_12[] = {
  178. { P_XO, 0 },
  179. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  180. { P_GPLL0_OUT_AUX, 2 },
  181. { P_CORE_BI_PLL_TEST_SE, 7 },
  182. };
  183. static const char * const gcc_parent_names_12[] = {
  184. "cxo",
  185. "dsi0pll_pclk_src",
  186. "gpll0_out_aux",
  187. "core_bi_pll_test_se",
  188. };
  189. static const struct parent_map gcc_parent_map_13[] = {
  190. { P_XO, 0 },
  191. { P_GPLL0_OUT_MAIN, 1 },
  192. { P_GPLL4_OUT_MAIN, 2 },
  193. { P_GPLL6_OUT_AUX, 3 },
  194. { P_CORE_BI_PLL_TEST_SE, 7 },
  195. };
  196. static const char * const gcc_parent_names_13[] = {
  197. "cxo",
  198. "gpll0_out_main",
  199. "gpll4_out_main",
  200. "gpll6_out_aux",
  201. "core_bi_pll_test_se",
  202. };
  203. static const struct parent_map gcc_parent_map_14[] = {
  204. { P_XO, 0 },
  205. { P_GPLL0_OUT_MAIN, 1 },
  206. { P_GPLL4_OUT_AUX, 2 },
  207. { P_CORE_BI_PLL_TEST_SE, 7 },
  208. };
  209. static const char * const gcc_parent_names_14[] = {
  210. "cxo",
  211. "gpll0_out_main",
  212. "gpll4_out_aux",
  213. "core_bi_pll_test_se",
  214. };
  215. static const struct parent_map gcc_parent_map_15[] = {
  216. { P_XO, 0 },
  217. { P_GPLL0_OUT_AUX, 2 },
  218. { P_CORE_BI_PLL_TEST_SE, 7 },
  219. };
  220. static const char * const gcc_parent_names_15[] = {
  221. "cxo",
  222. "gpll0_out_aux",
  223. "core_bi_pll_test_se",
  224. };
  225. static struct clk_fixed_factor cxo = {
  226. .mult = 1,
  227. .div = 1,
  228. .hw.init = &(struct clk_init_data){
  229. .name = "cxo",
  230. .parent_names = (const char *[]){ "xo-board" },
  231. .num_parents = 1,
  232. .ops = &clk_fixed_factor_ops,
  233. },
  234. };
  235. static struct clk_alpha_pll gpll0_sleep_clk_src = {
  236. .offset = 0x21000,
  237. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  238. .clkr = {
  239. .enable_reg = 0x45008,
  240. .enable_mask = BIT(23),
  241. .enable_is_inverted = true,
  242. .hw.init = &(struct clk_init_data){
  243. .name = "gpll0_sleep_clk_src",
  244. .parent_names = (const char *[]){ "cxo" },
  245. .num_parents = 1,
  246. .ops = &clk_alpha_pll_ops,
  247. },
  248. },
  249. };
  250. static struct clk_alpha_pll gpll0_out_main = {
  251. .offset = 0x21000,
  252. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  253. .flags = SUPPORTS_FSM_MODE,
  254. .clkr = {
  255. .enable_reg = 0x45000,
  256. .enable_mask = BIT(0),
  257. .hw.init = &(struct clk_init_data){
  258. .name = "gpll0_out_main",
  259. .parent_names = (const char *[])
  260. { "cxo" },
  261. .num_parents = 1,
  262. .ops = &clk_alpha_pll_ops,
  263. },
  264. },
  265. };
  266. static struct clk_alpha_pll gpll0_ao_out_main = {
  267. .offset = 0x21000,
  268. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  269. .flags = SUPPORTS_FSM_MODE,
  270. .clkr = {
  271. .enable_reg = 0x45000,
  272. .enable_mask = BIT(0),
  273. .hw.init = &(struct clk_init_data){
  274. .name = "gpll0_ao_out_main",
  275. .parent_names = (const char *[]){ "cxo" },
  276. .num_parents = 1,
  277. .flags = CLK_IS_CRITICAL,
  278. .ops = &clk_alpha_pll_ops,
  279. },
  280. },
  281. };
  282. static struct clk_alpha_pll gpll1_out_main = {
  283. .offset = 0x20000,
  284. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  285. .clkr = {
  286. .enable_reg = 0x45000,
  287. .enable_mask = BIT(1),
  288. .hw.init = &(struct clk_init_data){
  289. .name = "gpll1_out_main",
  290. .parent_names = (const char *[]){ "cxo" },
  291. .num_parents = 1,
  292. .ops = &clk_alpha_pll_ops,
  293. },
  294. },
  295. };
  296. /* 930MHz configuration */
  297. static const struct alpha_pll_config gpll3_config = {
  298. .l = 48,
  299. .alpha = 0x0,
  300. .alpha_en_mask = BIT(24),
  301. .post_div_mask = 0xf << 8,
  302. .post_div_val = 0x1 << 8,
  303. .vco_mask = 0x3 << 20,
  304. .main_output_mask = 0x1,
  305. .config_ctl_val = 0x4001055b,
  306. };
  307. static const struct pll_vco gpll3_vco[] = {
  308. { 700000000, 1400000000, 0 },
  309. };
  310. static struct clk_alpha_pll gpll3_out_main = {
  311. .offset = 0x22000,
  312. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  313. .vco_table = gpll3_vco,
  314. .num_vco = ARRAY_SIZE(gpll3_vco),
  315. .clkr = {
  316. .hw.init = &(struct clk_init_data){
  317. .name = "gpll3_out_main",
  318. .parent_names = (const char *[]){ "cxo" },
  319. .num_parents = 1,
  320. .ops = &clk_alpha_pll_ops,
  321. },
  322. },
  323. };
  324. static struct clk_alpha_pll gpll4_out_main = {
  325. .offset = 0x24000,
  326. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  327. .clkr = {
  328. .enable_reg = 0x45000,
  329. .enable_mask = BIT(5),
  330. .hw.init = &(struct clk_init_data){
  331. .name = "gpll4_out_main",
  332. .parent_names = (const char *[]){ "cxo" },
  333. .num_parents = 1,
  334. .ops = &clk_alpha_pll_ops,
  335. },
  336. },
  337. };
  338. static struct clk_pll gpll6 = {
  339. .l_reg = 0x37004,
  340. .m_reg = 0x37008,
  341. .n_reg = 0x3700C,
  342. .config_reg = 0x37014,
  343. .mode_reg = 0x37000,
  344. .status_reg = 0x3701C,
  345. .status_bit = 17,
  346. .clkr.hw.init = &(struct clk_init_data){
  347. .name = "gpll6",
  348. .parent_names = (const char *[]){ "cxo" },
  349. .num_parents = 1,
  350. .ops = &clk_pll_ops,
  351. },
  352. };
  353. static struct clk_regmap gpll6_out_aux = {
  354. .enable_reg = 0x45000,
  355. .enable_mask = BIT(7),
  356. .hw.init = &(struct clk_init_data){
  357. .name = "gpll6_out_aux",
  358. .parent_names = (const char *[]){ "gpll6" },
  359. .num_parents = 1,
  360. .ops = &clk_pll_vote_ops,
  361. },
  362. };
  363. static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
  364. F(19200000, P_XO, 1, 0, 0),
  365. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  366. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  367. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  368. { }
  369. };
  370. static struct clk_rcg2 apss_ahb_clk_src = {
  371. .cmd_rcgr = 0x46000,
  372. .mnd_width = 0,
  373. .hid_width = 5,
  374. .parent_map = gcc_parent_map_0,
  375. .freq_tbl = ftbl_apss_ahb_clk_src,
  376. .clkr.hw.init = &(struct clk_init_data){
  377. .name = "apss_ahb_clk_src",
  378. .parent_names = gcc_parent_names_ao_0,
  379. .num_parents = 3,
  380. .flags = CLK_IS_CRITICAL,
  381. .ops = &clk_rcg2_ops,
  382. },
  383. };
  384. static const struct freq_tbl ftbl_blsp1_qup0_i2c_apps_clk_src[] = {
  385. F(19200000, P_XO, 1, 0, 0),
  386. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  387. { }
  388. };
  389. static struct clk_rcg2 blsp1_qup0_i2c_apps_clk_src = {
  390. .cmd_rcgr = 0x602c,
  391. .mnd_width = 0,
  392. .hid_width = 5,
  393. .parent_map = gcc_parent_map_0,
  394. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  395. .clkr.hw.init = &(struct clk_init_data){
  396. .name = "blsp1_qup0_i2c_apps_clk_src",
  397. .parent_names = gcc_parent_names_0,
  398. .num_parents = 3,
  399. .ops = &clk_rcg2_ops,
  400. },
  401. };
  402. static const struct freq_tbl ftbl_blsp1_qup0_spi_apps_clk_src[] = {
  403. F(960000, P_XO, 10, 1, 2),
  404. F(4800000, P_XO, 4, 0, 0),
  405. F(9600000, P_XO, 2, 0, 0),
  406. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  407. F(19200000, P_XO, 1, 0, 0),
  408. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  409. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  410. { }
  411. };
  412. static struct clk_rcg2 blsp1_qup0_spi_apps_clk_src = {
  413. .cmd_rcgr = 0x6034,
  414. .mnd_width = 8,
  415. .hid_width = 5,
  416. .parent_map = gcc_parent_map_0,
  417. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  418. .clkr.hw.init = &(struct clk_init_data){
  419. .name = "blsp1_qup0_spi_apps_clk_src",
  420. .parent_names = gcc_parent_names_0,
  421. .num_parents = 3,
  422. .ops = &clk_rcg2_ops,
  423. },
  424. };
  425. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  426. .cmd_rcgr = 0x200c,
  427. .mnd_width = 0,
  428. .hid_width = 5,
  429. .parent_map = gcc_parent_map_0,
  430. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  431. .clkr.hw.init = &(struct clk_init_data){
  432. .name = "blsp1_qup1_i2c_apps_clk_src",
  433. .parent_names = gcc_parent_names_0,
  434. .num_parents = 3,
  435. .ops = &clk_rcg2_ops,
  436. },
  437. };
  438. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  439. F(960000, P_XO, 10, 1, 2),
  440. F(4800000, P_XO, 4, 0, 0),
  441. F(9600000, P_XO, 2, 0, 0),
  442. F(10480000, P_GPLL0_OUT_MAIN, 1, 3, 229),
  443. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  444. F(19200000, P_XO, 1, 0, 0),
  445. F(20961000, P_GPLL0_OUT_MAIN, 1, 6, 229),
  446. { }
  447. };
  448. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  449. .cmd_rcgr = 0x2024,
  450. .mnd_width = 8,
  451. .hid_width = 5,
  452. .parent_map = gcc_parent_map_0,
  453. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  454. .clkr.hw.init = &(struct clk_init_data){
  455. .name = "blsp1_qup1_spi_apps_clk_src",
  456. .parent_names = gcc_parent_names_0,
  457. .num_parents = 3,
  458. .ops = &clk_rcg2_ops,
  459. },
  460. };
  461. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  462. .cmd_rcgr = 0x3000,
  463. .mnd_width = 0,
  464. .hid_width = 5,
  465. .parent_map = gcc_parent_map_0,
  466. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  467. .clkr.hw.init = &(struct clk_init_data){
  468. .name = "blsp1_qup2_i2c_apps_clk_src",
  469. .parent_names = gcc_parent_names_0,
  470. .num_parents = 3,
  471. .ops = &clk_rcg2_ops,
  472. },
  473. };
  474. static const struct freq_tbl ftbl_blsp1_qup2_spi_apps_clk_src[] = {
  475. F(960000, P_XO, 10, 1, 2),
  476. F(4800000, P_XO, 4, 0, 0),
  477. F(9600000, P_XO, 2, 0, 0),
  478. F(15000000, P_GPLL0_OUT_MAIN, 1, 3, 160),
  479. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  480. F(19200000, P_XO, 1, 0, 0),
  481. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  482. F(30000000, P_GPLL0_OUT_MAIN, 1, 3, 80),
  483. { }
  484. };
  485. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  486. .cmd_rcgr = 0x3014,
  487. .mnd_width = 8,
  488. .hid_width = 5,
  489. .parent_map = gcc_parent_map_0,
  490. .freq_tbl = ftbl_blsp1_qup2_spi_apps_clk_src,
  491. .clkr.hw.init = &(struct clk_init_data){
  492. .name = "blsp1_qup2_spi_apps_clk_src",
  493. .parent_names = gcc_parent_names_0,
  494. .num_parents = 3,
  495. .ops = &clk_rcg2_ops,
  496. },
  497. };
  498. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  499. .cmd_rcgr = 0x4000,
  500. .mnd_width = 0,
  501. .hid_width = 5,
  502. .parent_map = gcc_parent_map_0,
  503. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  504. .clkr.hw.init = &(struct clk_init_data){
  505. .name = "blsp1_qup3_i2c_apps_clk_src",
  506. .parent_names = gcc_parent_names_0,
  507. .num_parents = 3,
  508. .ops = &clk_rcg2_ops,
  509. },
  510. };
  511. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  512. .cmd_rcgr = 0x4024,
  513. .mnd_width = 8,
  514. .hid_width = 5,
  515. .parent_map = gcc_parent_map_0,
  516. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  517. .clkr.hw.init = &(struct clk_init_data){
  518. .name = "blsp1_qup3_spi_apps_clk_src",
  519. .parent_names = gcc_parent_names_0,
  520. .num_parents = 3,
  521. .ops = &clk_rcg2_ops,
  522. },
  523. };
  524. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  525. .cmd_rcgr = 0x5000,
  526. .mnd_width = 0,
  527. .hid_width = 5,
  528. .parent_map = gcc_parent_map_0,
  529. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  530. .clkr.hw.init = &(struct clk_init_data){
  531. .name = "blsp1_qup4_i2c_apps_clk_src",
  532. .parent_names = gcc_parent_names_0,
  533. .num_parents = 3,
  534. .ops = &clk_rcg2_ops,
  535. },
  536. };
  537. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  538. .cmd_rcgr = 0x5024,
  539. .mnd_width = 8,
  540. .hid_width = 5,
  541. .parent_map = gcc_parent_map_0,
  542. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  543. .clkr.hw.init = &(struct clk_init_data){
  544. .name = "blsp1_qup4_spi_apps_clk_src",
  545. .parent_names = gcc_parent_names_0,
  546. .num_parents = 3,
  547. .ops = &clk_rcg2_ops,
  548. },
  549. };
  550. static const struct freq_tbl ftbl_blsp1_uart0_apps_clk_src[] = {
  551. F(3686400, P_GPLL0_OUT_MAIN, 1, 72, 15625),
  552. F(7372800, P_GPLL0_OUT_MAIN, 1, 144, 15625),
  553. F(14745600, P_GPLL0_OUT_MAIN, 1, 288, 15625),
  554. F(16000000, P_GPLL0_OUT_MAIN, 10, 1, 5),
  555. F(19200000, P_XO, 1, 0, 0),
  556. F(24000000, P_GPLL0_OUT_MAIN, 1, 3, 100),
  557. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  558. F(32000000, P_GPLL0_OUT_MAIN, 1, 1, 25),
  559. F(40000000, P_GPLL0_OUT_MAIN, 1, 1, 20),
  560. F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 500),
  561. F(48000000, P_GPLL0_OUT_MAIN, 1, 3, 50),
  562. F(51200000, P_GPLL0_OUT_MAIN, 1, 8, 125),
  563. F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 100),
  564. F(58982400, P_GPLL0_OUT_MAIN, 1, 1152, 15625),
  565. F(60000000, P_GPLL0_OUT_MAIN, 1, 3, 40),
  566. F(64000000, P_GPLL0_OUT_MAIN, 1, 2, 25),
  567. { }
  568. };
  569. static struct clk_rcg2 blsp1_uart0_apps_clk_src = {
  570. .cmd_rcgr = 0x600c,
  571. .mnd_width = 16,
  572. .hid_width = 5,
  573. .parent_map = gcc_parent_map_0,
  574. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  575. .clkr.hw.init = &(struct clk_init_data){
  576. .name = "blsp1_uart0_apps_clk_src",
  577. .parent_names = gcc_parent_names_0,
  578. .num_parents = 3,
  579. .ops = &clk_rcg2_ops,
  580. },
  581. };
  582. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  583. .cmd_rcgr = 0x2044,
  584. .mnd_width = 16,
  585. .hid_width = 5,
  586. .parent_map = gcc_parent_map_0,
  587. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  588. .clkr.hw.init = &(struct clk_init_data){
  589. .name = "blsp1_uart1_apps_clk_src",
  590. .parent_names = gcc_parent_names_0,
  591. .num_parents = 3,
  592. .ops = &clk_rcg2_ops,
  593. },
  594. };
  595. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  596. .cmd_rcgr = 0x3034,
  597. .mnd_width = 16,
  598. .hid_width = 5,
  599. .parent_map = gcc_parent_map_0,
  600. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp1_uart2_apps_clk_src",
  603. .parent_names = gcc_parent_names_0,
  604. .num_parents = 3,
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  609. .cmd_rcgr = 0x4014,
  610. .mnd_width = 16,
  611. .hid_width = 5,
  612. .parent_map = gcc_parent_map_0,
  613. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  614. .clkr.hw.init = &(struct clk_init_data){
  615. .name = "blsp1_uart3_apps_clk_src",
  616. .parent_names = gcc_parent_names_0,
  617. .num_parents = 3,
  618. .ops = &clk_rcg2_ops,
  619. },
  620. };
  621. static struct clk_rcg2 blsp2_qup0_i2c_apps_clk_src = {
  622. .cmd_rcgr = 0xc00c,
  623. .mnd_width = 0,
  624. .hid_width = 5,
  625. .parent_map = gcc_parent_map_0,
  626. .freq_tbl = ftbl_blsp1_qup0_i2c_apps_clk_src,
  627. .clkr.hw.init = &(struct clk_init_data){
  628. .name = "blsp2_qup0_i2c_apps_clk_src",
  629. .parent_names = gcc_parent_names_0,
  630. .num_parents = 3,
  631. .ops = &clk_rcg2_ops,
  632. },
  633. };
  634. static struct clk_rcg2 blsp2_qup0_spi_apps_clk_src = {
  635. .cmd_rcgr = 0xc024,
  636. .mnd_width = 8,
  637. .hid_width = 5,
  638. .parent_map = gcc_parent_map_0,
  639. .freq_tbl = ftbl_blsp1_qup0_spi_apps_clk_src,
  640. .clkr.hw.init = &(struct clk_init_data){
  641. .name = "blsp2_qup0_spi_apps_clk_src",
  642. .parent_names = gcc_parent_names_0,
  643. .num_parents = 3,
  644. .ops = &clk_rcg2_ops,
  645. },
  646. };
  647. static struct clk_rcg2 blsp2_uart0_apps_clk_src = {
  648. .cmd_rcgr = 0xc044,
  649. .mnd_width = 16,
  650. .hid_width = 5,
  651. .parent_map = gcc_parent_map_0,
  652. .freq_tbl = ftbl_blsp1_uart0_apps_clk_src,
  653. .clkr.hw.init = &(struct clk_init_data){
  654. .name = "blsp2_uart0_apps_clk_src",
  655. .parent_names = gcc_parent_names_0,
  656. .num_parents = 3,
  657. .ops = &clk_rcg2_ops,
  658. },
  659. };
  660. static struct clk_rcg2 byte0_clk_src = {
  661. .cmd_rcgr = 0x4d044,
  662. .mnd_width = 0,
  663. .hid_width = 5,
  664. .parent_map = gcc_parent_map_5,
  665. .clkr.hw.init = &(struct clk_init_data){
  666. .name = "byte0_clk_src",
  667. .parent_names = gcc_parent_names_5,
  668. .num_parents = 4,
  669. .flags = CLK_SET_RATE_PARENT,
  670. .ops = &clk_byte2_ops,
  671. },
  672. };
  673. static const struct freq_tbl ftbl_emac_clk_src[] = {
  674. F(5000000, P_GPLL1_OUT_MAIN, 2, 1, 50),
  675. F(50000000, P_GPLL1_OUT_MAIN, 10, 0, 0),
  676. F(125000000, P_GPLL1_OUT_MAIN, 4, 0, 0),
  677. F(250000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
  678. { }
  679. };
  680. static struct clk_rcg2 emac_clk_src = {
  681. .cmd_rcgr = 0x4e01c,
  682. .mnd_width = 8,
  683. .hid_width = 5,
  684. .parent_map = gcc_parent_map_4,
  685. .freq_tbl = ftbl_emac_clk_src,
  686. .clkr.hw.init = &(struct clk_init_data){
  687. .name = "emac_clk_src",
  688. .parent_names = gcc_parent_names_4,
  689. .num_parents = 3,
  690. .ops = &clk_rcg2_ops,
  691. },
  692. };
  693. static const struct freq_tbl ftbl_emac_ptp_clk_src[] = {
  694. F(50000000, P_GPLL1_OUT_MAIN, 10, 0, 0),
  695. F(125000000, P_GPLL1_OUT_MAIN, 4, 0, 0),
  696. F(250000000, P_GPLL1_OUT_MAIN, 2, 0, 0),
  697. { }
  698. };
  699. static struct clk_rcg2 emac_ptp_clk_src = {
  700. .cmd_rcgr = 0x4e014,
  701. .mnd_width = 0,
  702. .hid_width = 5,
  703. .parent_map = gcc_parent_map_4,
  704. .freq_tbl = ftbl_emac_ptp_clk_src,
  705. .clkr.hw.init = &(struct clk_init_data){
  706. .name = "emac_ptp_clk_src",
  707. .parent_names = gcc_parent_names_4,
  708. .num_parents = 3,
  709. .ops = &clk_rcg2_ops,
  710. },
  711. };
  712. static const struct freq_tbl ftbl_esc0_clk_src[] = {
  713. F(19200000, P_XO, 1, 0, 0),
  714. { }
  715. };
  716. static struct clk_rcg2 esc0_clk_src = {
  717. .cmd_rcgr = 0x4d05c,
  718. .mnd_width = 0,
  719. .hid_width = 5,
  720. .parent_map = gcc_parent_map_6,
  721. .freq_tbl = ftbl_esc0_clk_src,
  722. .clkr.hw.init = &(struct clk_init_data){
  723. .name = "esc0_clk_src",
  724. .parent_names = gcc_parent_names_6,
  725. .num_parents = 4,
  726. .ops = &clk_rcg2_ops,
  727. },
  728. };
  729. static const struct freq_tbl ftbl_gfx3d_clk_src[] = {
  730. F(19200000, P_XO, 1, 0, 0),
  731. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  732. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  733. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  734. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  735. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  736. F(228571429, P_GPLL0_OUT_MAIN, 3.5, 0, 0),
  737. F(240000000, P_GPLL6_OUT_AUX, 4.5, 0, 0),
  738. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  739. F(270000000, P_GPLL6_OUT_AUX, 4, 0, 0),
  740. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  741. F(400000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  742. F(484800000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  743. F(523200000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  744. F(550000000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  745. F(598000000, P_GPLL3_OUT_MAIN, 1, 0, 0),
  746. { }
  747. };
  748. static struct clk_rcg2 gfx3d_clk_src = {
  749. .cmd_rcgr = 0x59000,
  750. .mnd_width = 0,
  751. .hid_width = 5,
  752. .parent_map = gcc_parent_map_7,
  753. .freq_tbl = ftbl_gfx3d_clk_src,
  754. .clkr.hw.init = &(struct clk_init_data){
  755. .name = "gfx3d_clk_src",
  756. .parent_names = gcc_parent_names_7,
  757. .num_parents = 6,
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  762. F(19200000, P_XO, 1, 0, 0),
  763. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  764. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  765. { }
  766. };
  767. static struct clk_rcg2 gp1_clk_src = {
  768. .cmd_rcgr = 0x8004,
  769. .mnd_width = 8,
  770. .hid_width = 5,
  771. .parent_map = gcc_parent_map_2,
  772. .freq_tbl = ftbl_gp1_clk_src,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "gp1_clk_src",
  775. .parent_names = gcc_parent_names_2,
  776. .num_parents = 4,
  777. .ops = &clk_rcg2_ops,
  778. },
  779. };
  780. static struct clk_rcg2 gp2_clk_src = {
  781. .cmd_rcgr = 0x9004,
  782. .mnd_width = 8,
  783. .hid_width = 5,
  784. .parent_map = gcc_parent_map_2,
  785. .freq_tbl = ftbl_gp1_clk_src,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "gp2_clk_src",
  788. .parent_names = gcc_parent_names_2,
  789. .num_parents = 4,
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static struct clk_rcg2 gp3_clk_src = {
  794. .cmd_rcgr = 0xa004,
  795. .mnd_width = 8,
  796. .hid_width = 5,
  797. .parent_map = gcc_parent_map_2,
  798. .freq_tbl = ftbl_gp1_clk_src,
  799. .clkr.hw.init = &(struct clk_init_data){
  800. .name = "gp3_clk_src",
  801. .parent_names = gcc_parent_names_2,
  802. .num_parents = 4,
  803. .ops = &clk_rcg2_ops,
  804. },
  805. };
  806. static struct clk_rcg2 hdmi_app_clk_src = {
  807. .cmd_rcgr = 0x4d0e4,
  808. .mnd_width = 0,
  809. .hid_width = 5,
  810. .parent_map = gcc_parent_map_1,
  811. .freq_tbl = ftbl_esc0_clk_src,
  812. .clkr.hw.init = &(struct clk_init_data){
  813. .name = "hdmi_app_clk_src",
  814. .parent_names = gcc_parent_names_1,
  815. .num_parents = 2,
  816. .ops = &clk_rcg2_ops,
  817. },
  818. };
  819. static struct clk_rcg2 hdmi_pclk_clk_src = {
  820. .cmd_rcgr = 0x4d0dc,
  821. .mnd_width = 0,
  822. .hid_width = 5,
  823. .parent_map = gcc_parent_map_8,
  824. .freq_tbl = ftbl_esc0_clk_src,
  825. .clkr.hw.init = &(struct clk_init_data){
  826. .name = "hdmi_pclk_clk_src",
  827. .parent_names = gcc_parent_names_8,
  828. .num_parents = 3,
  829. .ops = &clk_rcg2_ops,
  830. },
  831. };
  832. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  833. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  834. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  835. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  836. F(145454545, P_GPLL0_OUT_MAIN, 5.5, 0, 0),
  837. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  838. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  839. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  840. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  841. F(320000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  842. { }
  843. };
  844. static struct clk_rcg2 mdp_clk_src = {
  845. .cmd_rcgr = 0x4d014,
  846. .mnd_width = 0,
  847. .hid_width = 5,
  848. .parent_map = gcc_parent_map_9,
  849. .freq_tbl = ftbl_mdp_clk_src,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "mdp_clk_src",
  852. .parent_names = gcc_parent_names_9,
  853. .num_parents = 5,
  854. .ops = &clk_rcg2_ops,
  855. },
  856. };
  857. static const struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
  858. F(1200000, P_XO, 16, 0, 0),
  859. { }
  860. };
  861. static struct clk_rcg2 pcie_0_aux_clk_src = {
  862. .cmd_rcgr = 0x3e024,
  863. .mnd_width = 16,
  864. .hid_width = 5,
  865. .parent_map = gcc_parent_map_10,
  866. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "pcie_0_aux_clk_src",
  869. .parent_names = gcc_parent_names_10,
  870. .num_parents = 3,
  871. .ops = &clk_rcg2_ops,
  872. },
  873. };
  874. static const struct freq_tbl ftbl_pcie_0_pipe_clk_src[] = {
  875. F(19200000, P_XO, 1, 0, 0),
  876. F(125000000, P_PCIE_0_PIPE_CLK, 2, 0, 0),
  877. F(250000000, P_PCIE_0_PIPE_CLK, 1, 0, 0),
  878. { }
  879. };
  880. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  881. .cmd_rcgr = 0x3e01c,
  882. .mnd_width = 0,
  883. .hid_width = 5,
  884. .parent_map = gcc_parent_map_11,
  885. .freq_tbl = ftbl_pcie_0_pipe_clk_src,
  886. .clkr.hw.init = &(struct clk_init_data){
  887. .name = "pcie_0_pipe_clk_src",
  888. .parent_names = gcc_parent_names_11,
  889. .num_parents = 3,
  890. .ops = &clk_rcg2_ops,
  891. },
  892. };
  893. static struct clk_rcg2 pclk0_clk_src = {
  894. .cmd_rcgr = 0x4d000,
  895. .mnd_width = 8,
  896. .hid_width = 5,
  897. .parent_map = gcc_parent_map_12,
  898. .clkr.hw.init = &(struct clk_init_data){
  899. .name = "pclk0_clk_src",
  900. .parent_names = gcc_parent_names_12,
  901. .num_parents = 4,
  902. .flags = CLK_SET_RATE_PARENT,
  903. .ops = &clk_pixel_ops,
  904. },
  905. };
  906. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  907. F(19200000, P_XO, 1, 0, 0),
  908. F(64000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
  909. { }
  910. };
  911. static struct clk_rcg2 pdm2_clk_src = {
  912. .cmd_rcgr = 0x44010,
  913. .mnd_width = 0,
  914. .hid_width = 5,
  915. .parent_map = gcc_parent_map_0,
  916. .freq_tbl = ftbl_pdm2_clk_src,
  917. .clkr.hw.init = &(struct clk_init_data){
  918. .name = "pdm2_clk_src",
  919. .parent_names = gcc_parent_names_0,
  920. .num_parents = 3,
  921. .ops = &clk_rcg2_ops,
  922. },
  923. };
  924. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  925. F(144000, P_XO, 16, 3, 25),
  926. F(400000, P_XO, 12, 1, 4),
  927. F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  928. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  929. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  930. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  931. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  932. F(192000000, P_GPLL4_OUT_MAIN, 6, 0, 0),
  933. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  934. F(384000000, P_GPLL4_OUT_MAIN, 3, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 sdcc1_apps_clk_src = {
  938. .cmd_rcgr = 0x42004,
  939. .mnd_width = 8,
  940. .hid_width = 5,
  941. .parent_map = gcc_parent_map_13,
  942. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  943. .clkr.hw.init = &(struct clk_init_data){
  944. .name = "sdcc1_apps_clk_src",
  945. .parent_names = gcc_parent_names_13,
  946. .num_parents = 5,
  947. .ops = &clk_rcg2_ops,
  948. },
  949. };
  950. static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  951. F(160000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  952. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  953. { }
  954. };
  955. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  956. .cmd_rcgr = 0x5d000,
  957. .mnd_width = 8,
  958. .hid_width = 5,
  959. .parent_map = gcc_parent_map_3,
  960. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  961. .clkr.hw.init = &(struct clk_init_data){
  962. .name = "sdcc1_ice_core_clk_src",
  963. .parent_names = gcc_parent_names_3,
  964. .num_parents = 4,
  965. .ops = &clk_rcg2_ops,
  966. },
  967. };
  968. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  969. F(144000, P_XO, 16, 3, 25),
  970. F(400000, P_XO, 12, 1, 4),
  971. F(20000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  972. F(25000000, P_GPLL0_OUT_MAIN, 16, 1, 2),
  973. F(50000000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  974. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  975. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  976. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  977. { }
  978. };
  979. static struct clk_rcg2 sdcc2_apps_clk_src = {
  980. .cmd_rcgr = 0x43004,
  981. .mnd_width = 8,
  982. .hid_width = 5,
  983. .parent_map = gcc_parent_map_14,
  984. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  985. .clkr.hw.init = &(struct clk_init_data){
  986. .name = "sdcc2_apps_clk_src",
  987. .parent_names = gcc_parent_names_14,
  988. .num_parents = 4,
  989. .ops = &clk_rcg2_ops,
  990. },
  991. };
  992. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  993. .cmd_rcgr = 0x41048,
  994. .mnd_width = 0,
  995. .hid_width = 5,
  996. .parent_map = gcc_parent_map_1,
  997. .freq_tbl = ftbl_esc0_clk_src,
  998. .clkr.hw.init = &(struct clk_init_data){
  999. .name = "usb20_mock_utmi_clk_src",
  1000. .parent_names = gcc_parent_names_1,
  1001. .num_parents = 2,
  1002. .ops = &clk_rcg2_ops,
  1003. },
  1004. };
  1005. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  1006. F(19200000, P_XO, 1, 0, 0),
  1007. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1008. F(200000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1009. F(266666667, P_GPLL0_OUT_MAIN, 3, 0, 0),
  1010. { }
  1011. };
  1012. static struct clk_rcg2 usb30_master_clk_src = {
  1013. .cmd_rcgr = 0x39028,
  1014. .mnd_width = 8,
  1015. .hid_width = 5,
  1016. .parent_map = gcc_parent_map_0,
  1017. .freq_tbl = ftbl_usb30_master_clk_src,
  1018. .clkr.hw.init = &(struct clk_init_data){
  1019. .name = "usb30_master_clk_src",
  1020. .parent_names = gcc_parent_names_0,
  1021. .num_parents = 3,
  1022. .ops = &clk_rcg2_ops,
  1023. },
  1024. };
  1025. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1026. .cmd_rcgr = 0x3901c,
  1027. .mnd_width = 0,
  1028. .hid_width = 5,
  1029. .parent_map = gcc_parent_map_1,
  1030. .freq_tbl = ftbl_esc0_clk_src,
  1031. .clkr.hw.init = &(struct clk_init_data){
  1032. .name = "usb30_mock_utmi_clk_src",
  1033. .parent_names = gcc_parent_names_1,
  1034. .num_parents = 2,
  1035. .ops = &clk_rcg2_ops,
  1036. },
  1037. };
  1038. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  1039. .cmd_rcgr = 0x3903c,
  1040. .mnd_width = 0,
  1041. .hid_width = 5,
  1042. .parent_map = gcc_parent_map_1,
  1043. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  1044. .clkr.hw.init = &(struct clk_init_data){
  1045. .name = "usb3_phy_aux_clk_src",
  1046. .parent_names = gcc_parent_names_1,
  1047. .num_parents = 2,
  1048. .ops = &clk_rcg2_ops,
  1049. },
  1050. };
  1051. static const struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  1052. F(19200000, P_XO, 1, 0, 0),
  1053. F(80000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  1054. F(100000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  1055. F(133333333, P_GPLL0_OUT_MAIN, 6, 0, 0),
  1056. F(177777778, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1057. { }
  1058. };
  1059. static struct clk_rcg2 usb_hs_system_clk_src = {
  1060. .cmd_rcgr = 0x41010,
  1061. .mnd_width = 0,
  1062. .hid_width = 5,
  1063. .parent_map = gcc_parent_map_3,
  1064. .freq_tbl = ftbl_usb_hs_system_clk_src,
  1065. .clkr.hw.init = &(struct clk_init_data){
  1066. .name = "usb_hs_system_clk_src",
  1067. .parent_names = gcc_parent_names_3,
  1068. .num_parents = 4,
  1069. .ops = &clk_rcg2_ops,
  1070. },
  1071. };
  1072. static struct clk_rcg2 vsync_clk_src = {
  1073. .cmd_rcgr = 0x4d02c,
  1074. .mnd_width = 0,
  1075. .hid_width = 5,
  1076. .parent_map = gcc_parent_map_15,
  1077. .freq_tbl = ftbl_esc0_clk_src,
  1078. .clkr.hw.init = &(struct clk_init_data){
  1079. .name = "vsync_clk_src",
  1080. .parent_names = gcc_parent_names_15,
  1081. .num_parents = 3,
  1082. .ops = &clk_rcg2_ops,
  1083. },
  1084. };
  1085. static struct clk_branch gcc_apss_ahb_clk = {
  1086. .halt_reg = 0x4601c,
  1087. .halt_check = BRANCH_HALT_VOTED,
  1088. .clkr = {
  1089. .enable_reg = 0x45004,
  1090. .enable_mask = BIT(14),
  1091. .hw.init = &(struct clk_init_data){
  1092. .name = "gcc_apss_ahb_clk",
  1093. .parent_names = (const char *[]){
  1094. "apss_ahb_clk_src",
  1095. },
  1096. .num_parents = 1,
  1097. .flags = CLK_SET_RATE_PARENT,
  1098. .ops = &clk_branch2_ops,
  1099. },
  1100. },
  1101. };
  1102. static struct clk_branch gcc_apss_tcu_clk = {
  1103. .halt_reg = 0x5b004,
  1104. .halt_check = BRANCH_VOTED,
  1105. .clkr = {
  1106. .enable_reg = 0x4500c,
  1107. .enable_mask = BIT(1),
  1108. .hw.init = &(struct clk_init_data){
  1109. .name = "gcc_apss_tcu_clk",
  1110. .ops = &clk_branch2_ops,
  1111. },
  1112. },
  1113. };
  1114. static struct clk_branch gcc_bimc_gfx_clk = {
  1115. .halt_reg = 0x59034,
  1116. .halt_check = BRANCH_HALT,
  1117. .clkr = {
  1118. .enable_reg = 0x59034,
  1119. .enable_mask = BIT(0),
  1120. .hw.init = &(struct clk_init_data){
  1121. .name = "gcc_bimc_gfx_clk",
  1122. .ops = &clk_branch2_ops,
  1123. .parent_names = (const char *[]){
  1124. "gcc_apss_tcu_clk",
  1125. },
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch gcc_bimc_gpu_clk = {
  1130. .halt_reg = 0x59030,
  1131. .halt_check = BRANCH_HALT,
  1132. .clkr = {
  1133. .enable_reg = 0x59030,
  1134. .enable_mask = BIT(0),
  1135. .hw.init = &(struct clk_init_data){
  1136. .name = "gcc_bimc_gpu_clk",
  1137. .ops = &clk_branch2_ops,
  1138. },
  1139. },
  1140. };
  1141. static struct clk_branch gcc_bimc_mdss_clk = {
  1142. .halt_reg = 0x31038,
  1143. .halt_check = BRANCH_HALT,
  1144. .clkr = {
  1145. .enable_reg = 0x31038,
  1146. .enable_mask = BIT(0),
  1147. .hw.init = &(struct clk_init_data){
  1148. .name = "gcc_bimc_mdss_clk",
  1149. .ops = &clk_branch2_ops,
  1150. },
  1151. },
  1152. };
  1153. static struct clk_branch gcc_blsp1_ahb_clk = {
  1154. .halt_reg = 0x1008,
  1155. .halt_check = BRANCH_HALT_VOTED,
  1156. .clkr = {
  1157. .enable_reg = 0x45004,
  1158. .enable_mask = BIT(10),
  1159. .hw.init = &(struct clk_init_data){
  1160. .name = "gcc_blsp1_ahb_clk",
  1161. .ops = &clk_branch2_ops,
  1162. },
  1163. },
  1164. };
  1165. static struct clk_branch gcc_dcc_clk = {
  1166. .halt_reg = 0x77004,
  1167. .halt_check = BRANCH_HALT,
  1168. .clkr = {
  1169. .enable_reg = 0x77004,
  1170. .enable_mask = BIT(0),
  1171. .hw.init = &(struct clk_init_data){
  1172. .name = "gcc_dcc_clk",
  1173. .ops = &clk_branch2_ops,
  1174. },
  1175. },
  1176. };
  1177. static struct clk_branch gcc_dcc_xo_clk = {
  1178. .halt_reg = 0x77008,
  1179. .halt_check = BRANCH_HALT,
  1180. .clkr = {
  1181. .enable_reg = 0x77008,
  1182. .enable_mask = BIT(0),
  1183. .hw.init = &(struct clk_init_data){
  1184. .name = "gcc_dcc_xo_clk",
  1185. .ops = &clk_branch2_ops,
  1186. },
  1187. },
  1188. };
  1189. static struct clk_branch gcc_blsp1_qup0_i2c_apps_clk = {
  1190. .halt_reg = 0x6028,
  1191. .halt_check = BRANCH_HALT,
  1192. .clkr = {
  1193. .enable_reg = 0x6028,
  1194. .enable_mask = BIT(0),
  1195. .hw.init = &(struct clk_init_data){
  1196. .name = "gcc_blsp1_qup0_i2c_apps_clk",
  1197. .parent_names = (const char *[]){
  1198. "blsp1_qup0_i2c_apps_clk_src",
  1199. },
  1200. .num_parents = 1,
  1201. .flags = CLK_SET_RATE_PARENT,
  1202. .ops = &clk_branch2_ops,
  1203. },
  1204. },
  1205. };
  1206. static struct clk_branch gcc_blsp1_qup0_spi_apps_clk = {
  1207. .halt_reg = 0x6024,
  1208. .halt_check = BRANCH_HALT,
  1209. .clkr = {
  1210. .enable_reg = 0x6024,
  1211. .enable_mask = BIT(0),
  1212. .hw.init = &(struct clk_init_data){
  1213. .name = "gcc_blsp1_qup0_spi_apps_clk",
  1214. .parent_names = (const char *[]){
  1215. "blsp1_qup0_spi_apps_clk_src",
  1216. },
  1217. .num_parents = 1,
  1218. .flags = CLK_SET_RATE_PARENT,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1224. .halt_reg = 0x2008,
  1225. .halt_check = BRANCH_HALT,
  1226. .clkr = {
  1227. .enable_reg = 0x2008,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1231. .parent_names = (const char *[]){
  1232. "blsp1_qup1_i2c_apps_clk_src",
  1233. },
  1234. .num_parents = 1,
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1241. .halt_reg = 0x2004,
  1242. .halt_check = BRANCH_HALT,
  1243. .clkr = {
  1244. .enable_reg = 0x2004,
  1245. .enable_mask = BIT(0),
  1246. .hw.init = &(struct clk_init_data){
  1247. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1248. .parent_names = (const char *[]){
  1249. "blsp1_qup1_spi_apps_clk_src",
  1250. },
  1251. .num_parents = 1,
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. .ops = &clk_branch2_ops,
  1254. },
  1255. },
  1256. };
  1257. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1258. .halt_reg = 0x3010,
  1259. .halt_check = BRANCH_HALT,
  1260. .clkr = {
  1261. .enable_reg = 0x3010,
  1262. .enable_mask = BIT(0),
  1263. .hw.init = &(struct clk_init_data){
  1264. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1265. .parent_names = (const char *[]){
  1266. "blsp1_qup2_i2c_apps_clk_src",
  1267. },
  1268. .num_parents = 1,
  1269. .flags = CLK_SET_RATE_PARENT,
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1275. .halt_reg = 0x300c,
  1276. .halt_check = BRANCH_HALT,
  1277. .clkr = {
  1278. .enable_reg = 0x300c,
  1279. .enable_mask = BIT(0),
  1280. .hw.init = &(struct clk_init_data){
  1281. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1282. .parent_names = (const char *[]){
  1283. "blsp1_qup2_spi_apps_clk_src",
  1284. },
  1285. .num_parents = 1,
  1286. .flags = CLK_SET_RATE_PARENT,
  1287. .ops = &clk_branch2_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1292. .halt_reg = 0x4020,
  1293. .halt_check = BRANCH_HALT,
  1294. .clkr = {
  1295. .enable_reg = 0x4020,
  1296. .enable_mask = BIT(0),
  1297. .hw.init = &(struct clk_init_data){
  1298. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1299. .parent_names = (const char *[]){
  1300. "blsp1_qup3_i2c_apps_clk_src",
  1301. },
  1302. .num_parents = 1,
  1303. .flags = CLK_SET_RATE_PARENT,
  1304. .ops = &clk_branch2_ops,
  1305. },
  1306. },
  1307. };
  1308. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1309. .halt_reg = 0x401c,
  1310. .halt_check = BRANCH_HALT,
  1311. .clkr = {
  1312. .enable_reg = 0x401c,
  1313. .enable_mask = BIT(0),
  1314. .hw.init = &(struct clk_init_data){
  1315. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1316. .parent_names = (const char *[]){
  1317. "blsp1_qup3_spi_apps_clk_src",
  1318. },
  1319. .num_parents = 1,
  1320. .flags = CLK_SET_RATE_PARENT,
  1321. .ops = &clk_branch2_ops,
  1322. },
  1323. },
  1324. };
  1325. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1326. .halt_reg = 0x5020,
  1327. .halt_check = BRANCH_HALT,
  1328. .clkr = {
  1329. .enable_reg = 0x5020,
  1330. .enable_mask = BIT(0),
  1331. .hw.init = &(struct clk_init_data){
  1332. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1333. .parent_names = (const char *[]){
  1334. "blsp1_qup4_i2c_apps_clk_src",
  1335. },
  1336. .num_parents = 1,
  1337. .flags = CLK_SET_RATE_PARENT,
  1338. .ops = &clk_branch2_ops,
  1339. },
  1340. },
  1341. };
  1342. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1343. .halt_reg = 0x501c,
  1344. .halt_check = BRANCH_HALT,
  1345. .clkr = {
  1346. .enable_reg = 0x501c,
  1347. .enable_mask = BIT(0),
  1348. .hw.init = &(struct clk_init_data){
  1349. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1350. .parent_names = (const char *[]){
  1351. "blsp1_qup4_spi_apps_clk_src",
  1352. },
  1353. .num_parents = 1,
  1354. .flags = CLK_SET_RATE_PARENT,
  1355. .ops = &clk_branch2_ops,
  1356. },
  1357. },
  1358. };
  1359. static struct clk_branch gcc_blsp1_uart0_apps_clk = {
  1360. .halt_reg = 0x6004,
  1361. .halt_check = BRANCH_HALT,
  1362. .clkr = {
  1363. .enable_reg = 0x6004,
  1364. .enable_mask = BIT(0),
  1365. .hw.init = &(struct clk_init_data){
  1366. .name = "gcc_blsp1_uart0_apps_clk",
  1367. .parent_names = (const char *[]){
  1368. "blsp1_uart0_apps_clk_src",
  1369. },
  1370. .num_parents = 1,
  1371. .flags = CLK_SET_RATE_PARENT,
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1377. .halt_reg = 0x203c,
  1378. .halt_check = BRANCH_HALT,
  1379. .clkr = {
  1380. .enable_reg = 0x203c,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "gcc_blsp1_uart1_apps_clk",
  1384. .parent_names = (const char *[]){
  1385. "blsp1_uart1_apps_clk_src",
  1386. },
  1387. .num_parents = 1,
  1388. .flags = CLK_SET_RATE_PARENT,
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1394. .halt_reg = 0x302c,
  1395. .halt_check = BRANCH_HALT,
  1396. .clkr = {
  1397. .enable_reg = 0x302c,
  1398. .enable_mask = BIT(0),
  1399. .hw.init = &(struct clk_init_data){
  1400. .name = "gcc_blsp1_uart2_apps_clk",
  1401. .parent_names = (const char *[]){
  1402. "blsp1_uart2_apps_clk_src",
  1403. },
  1404. .num_parents = 1,
  1405. .flags = CLK_SET_RATE_PARENT,
  1406. .ops = &clk_branch2_ops,
  1407. },
  1408. },
  1409. };
  1410. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1411. .halt_reg = 0x400c,
  1412. .halt_check = BRANCH_HALT,
  1413. .clkr = {
  1414. .enable_reg = 0x400c,
  1415. .enable_mask = BIT(0),
  1416. .hw.init = &(struct clk_init_data){
  1417. .name = "gcc_blsp1_uart3_apps_clk",
  1418. .parent_names = (const char *[]){
  1419. "blsp1_uart3_apps_clk_src",
  1420. },
  1421. .num_parents = 1,
  1422. .flags = CLK_SET_RATE_PARENT,
  1423. .ops = &clk_branch2_ops,
  1424. },
  1425. },
  1426. };
  1427. static struct clk_branch gcc_blsp2_ahb_clk = {
  1428. .halt_reg = 0xb008,
  1429. .halt_check = BRANCH_HALT_VOTED,
  1430. .clkr = {
  1431. .enable_reg = 0x45004,
  1432. .enable_mask = BIT(20),
  1433. .hw.init = &(struct clk_init_data){
  1434. .name = "gcc_blsp2_ahb_clk",
  1435. .ops = &clk_branch2_ops,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch gcc_blsp2_qup0_i2c_apps_clk = {
  1440. .halt_reg = 0xc008,
  1441. .halt_check = BRANCH_HALT,
  1442. .clkr = {
  1443. .enable_reg = 0xc008,
  1444. .enable_mask = BIT(0),
  1445. .hw.init = &(struct clk_init_data){
  1446. .name = "gcc_blsp2_qup0_i2c_apps_clk",
  1447. .parent_names = (const char *[]){
  1448. "blsp2_qup0_i2c_apps_clk_src",
  1449. },
  1450. .num_parents = 1,
  1451. .flags = CLK_SET_RATE_PARENT,
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch gcc_blsp2_qup0_spi_apps_clk = {
  1457. .halt_reg = 0xc004,
  1458. .halt_check = BRANCH_HALT,
  1459. .clkr = {
  1460. .enable_reg = 0xc004,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "gcc_blsp2_qup0_spi_apps_clk",
  1464. .parent_names = (const char *[]){
  1465. "blsp2_qup0_spi_apps_clk_src",
  1466. },
  1467. .num_parents = 1,
  1468. .flags = CLK_SET_RATE_PARENT,
  1469. .ops = &clk_branch2_ops,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_branch gcc_blsp2_uart0_apps_clk = {
  1474. .halt_reg = 0xc03c,
  1475. .halt_check = BRANCH_HALT,
  1476. .clkr = {
  1477. .enable_reg = 0xc03c,
  1478. .enable_mask = BIT(0),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "gcc_blsp2_uart0_apps_clk",
  1481. .parent_names = (const char *[]){
  1482. "blsp2_uart0_apps_clk_src",
  1483. },
  1484. .num_parents = 1,
  1485. .flags = CLK_SET_RATE_PARENT,
  1486. .ops = &clk_branch2_ops,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1491. .halt_reg = 0x1300c,
  1492. .halt_check = BRANCH_HALT_VOTED,
  1493. .clkr = {
  1494. .enable_reg = 0x45004,
  1495. .enable_mask = BIT(7),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "gcc_boot_rom_ahb_clk",
  1498. .ops = &clk_branch2_ops,
  1499. },
  1500. },
  1501. };
  1502. static struct clk_branch gcc_crypto_ahb_clk = {
  1503. .halt_reg = 0x16024,
  1504. .halt_check = BRANCH_VOTED,
  1505. .clkr = {
  1506. .enable_reg = 0x45004,
  1507. .enable_mask = BIT(0),
  1508. .hw.init = &(struct clk_init_data){
  1509. .name = "gcc_crypto_ahb_clk",
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_crypto_axi_clk = {
  1515. .halt_reg = 0x16020,
  1516. .halt_check = BRANCH_VOTED,
  1517. .clkr = {
  1518. .enable_reg = 0x45004,
  1519. .enable_mask = BIT(1),
  1520. .hw.init = &(struct clk_init_data){
  1521. .name = "gcc_crypto_axi_clk",
  1522. .ops = &clk_branch2_ops,
  1523. },
  1524. },
  1525. };
  1526. static struct clk_branch gcc_crypto_clk = {
  1527. .halt_reg = 0x1601c,
  1528. .halt_check = BRANCH_VOTED,
  1529. .clkr = {
  1530. .enable_reg = 0x45004,
  1531. .enable_mask = BIT(2),
  1532. .hw.init = &(struct clk_init_data){
  1533. .name = "gcc_crypto_clk",
  1534. .ops = &clk_branch2_ops,
  1535. },
  1536. },
  1537. };
  1538. static struct clk_branch gcc_eth_axi_clk = {
  1539. .halt_reg = 0x4e010,
  1540. .halt_check = BRANCH_HALT,
  1541. .clkr = {
  1542. .enable_reg = 0x4e010,
  1543. .enable_mask = BIT(0),
  1544. .hw.init = &(struct clk_init_data){
  1545. .name = "gcc_eth_axi_clk",
  1546. .ops = &clk_branch2_ops,
  1547. },
  1548. },
  1549. };
  1550. static struct clk_branch gcc_eth_ptp_clk = {
  1551. .halt_reg = 0x4e004,
  1552. .halt_check = BRANCH_HALT,
  1553. .clkr = {
  1554. .enable_reg = 0x4e004,
  1555. .enable_mask = BIT(0),
  1556. .hw.init = &(struct clk_init_data){
  1557. .name = "gcc_eth_ptp_clk",
  1558. .parent_names = (const char *[]){
  1559. "emac_ptp_clk_src",
  1560. },
  1561. .num_parents = 1,
  1562. .flags = CLK_SET_RATE_PARENT,
  1563. .ops = &clk_branch2_ops,
  1564. },
  1565. },
  1566. };
  1567. static struct clk_branch gcc_eth_rgmii_clk = {
  1568. .halt_reg = 0x4e008,
  1569. .halt_check = BRANCH_HALT,
  1570. .clkr = {
  1571. .enable_reg = 0x4e008,
  1572. .enable_mask = BIT(0),
  1573. .hw.init = &(struct clk_init_data){
  1574. .name = "gcc_eth_rgmii_clk",
  1575. .parent_names = (const char *[]){
  1576. "emac_clk_src",
  1577. },
  1578. .num_parents = 1,
  1579. .flags = CLK_SET_RATE_PARENT,
  1580. .ops = &clk_branch2_ops,
  1581. },
  1582. },
  1583. };
  1584. static struct clk_branch gcc_eth_slave_ahb_clk = {
  1585. .halt_reg = 0x4e00c,
  1586. .halt_check = BRANCH_HALT,
  1587. .clkr = {
  1588. .enable_reg = 0x4e00c,
  1589. .enable_mask = BIT(0),
  1590. .hw.init = &(struct clk_init_data){
  1591. .name = "gcc_eth_slave_ahb_clk",
  1592. .ops = &clk_branch2_ops,
  1593. },
  1594. },
  1595. };
  1596. static struct clk_branch gcc_geni_ir_s_clk = {
  1597. .halt_reg = 0xf008,
  1598. .halt_check = BRANCH_HALT,
  1599. .clkr = {
  1600. .enable_reg = 0xf008,
  1601. .enable_mask = BIT(0),
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "gcc_geni_ir_s_clk",
  1604. .ops = &clk_branch2_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_branch gcc_geni_ir_h_clk = {
  1609. .halt_reg = 0xf004,
  1610. .halt_check = BRANCH_HALT,
  1611. .clkr = {
  1612. .enable_reg = 0xf004,
  1613. .enable_mask = BIT(0),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "gcc_geni_ir_h_clk",
  1616. .ops = &clk_branch2_ops,
  1617. },
  1618. },
  1619. };
  1620. static struct clk_branch gcc_gfx_tcu_clk = {
  1621. .halt_reg = 0x12020,
  1622. .halt_check = BRANCH_VOTED,
  1623. .clkr = {
  1624. .enable_reg = 0x4500C,
  1625. .enable_mask = BIT(2),
  1626. .hw.init = &(struct clk_init_data){
  1627. .name = "gcc_gfx_tcu_clk",
  1628. .ops = &clk_branch2_ops,
  1629. },
  1630. },
  1631. };
  1632. static struct clk_branch gcc_gfx_tbu_clk = {
  1633. .halt_reg = 0x12010,
  1634. .halt_check = BRANCH_VOTED,
  1635. .clkr = {
  1636. .enable_reg = 0x4500C,
  1637. .enable_mask = BIT(3),
  1638. .hw.init = &(struct clk_init_data){
  1639. .name = "gcc_gfx_tbu_clk",
  1640. .ops = &clk_branch2_ops,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch gcc_gp1_clk = {
  1645. .halt_reg = 0x8000,
  1646. .halt_check = BRANCH_HALT,
  1647. .clkr = {
  1648. .enable_reg = 0x8000,
  1649. .enable_mask = BIT(0),
  1650. .hw.init = &(struct clk_init_data){
  1651. .name = "gcc_gp1_clk",
  1652. .parent_names = (const char *[]){
  1653. "gp1_clk_src",
  1654. },
  1655. .num_parents = 1,
  1656. .flags = CLK_SET_RATE_PARENT,
  1657. .ops = &clk_branch2_ops,
  1658. },
  1659. },
  1660. };
  1661. static struct clk_branch gcc_gp2_clk = {
  1662. .halt_reg = 0x9000,
  1663. .halt_check = BRANCH_HALT,
  1664. .clkr = {
  1665. .enable_reg = 0x9000,
  1666. .enable_mask = BIT(0),
  1667. .hw.init = &(struct clk_init_data){
  1668. .name = "gcc_gp2_clk",
  1669. .parent_names = (const char *[]){
  1670. "gp2_clk_src",
  1671. },
  1672. .num_parents = 1,
  1673. .flags = CLK_SET_RATE_PARENT,
  1674. .ops = &clk_branch2_ops,
  1675. },
  1676. },
  1677. };
  1678. static struct clk_branch gcc_gp3_clk = {
  1679. .halt_reg = 0xa000,
  1680. .halt_check = BRANCH_HALT,
  1681. .clkr = {
  1682. .enable_reg = 0xa000,
  1683. .enable_mask = BIT(0),
  1684. .hw.init = &(struct clk_init_data){
  1685. .name = "gcc_gp3_clk",
  1686. .parent_names = (const char *[]){
  1687. "gp3_clk_src",
  1688. },
  1689. .num_parents = 1,
  1690. .flags = CLK_SET_RATE_PARENT,
  1691. .ops = &clk_branch2_ops,
  1692. },
  1693. },
  1694. };
  1695. static struct clk_branch gcc_gtcu_ahb_clk = {
  1696. .halt_reg = 0x12044,
  1697. .halt_check = BRANCH_VOTED,
  1698. .clkr = {
  1699. .enable_reg = 0x4500c,
  1700. .enable_mask = BIT(13),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "gcc_gtcu_ahb_clk",
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch gcc_mdp_tbu_clk = {
  1708. .halt_reg = 0x1201c,
  1709. .halt_check = BRANCH_VOTED,
  1710. .clkr = {
  1711. .enable_reg = 0x4500c,
  1712. .enable_mask = BIT(4),
  1713. .hw.init = &(struct clk_init_data){
  1714. .name = "gcc_mdp_tbu_clk",
  1715. .ops = &clk_branch2_ops,
  1716. },
  1717. },
  1718. };
  1719. static struct clk_branch gcc_mdss_ahb_clk = {
  1720. .halt_reg = 0x4d07c,
  1721. .halt_check = BRANCH_HALT,
  1722. .clkr = {
  1723. .enable_reg = 0x4d07c,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "gcc_mdss_ahb_clk",
  1727. .ops = &clk_branch2_ops,
  1728. },
  1729. },
  1730. };
  1731. static struct clk_branch gcc_mdss_axi_clk = {
  1732. .halt_reg = 0x4d080,
  1733. .halt_check = BRANCH_HALT,
  1734. .clkr = {
  1735. .enable_reg = 0x4d080,
  1736. .enable_mask = BIT(0),
  1737. .hw.init = &(struct clk_init_data){
  1738. .name = "gcc_mdss_axi_clk",
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch gcc_mdss_byte0_clk = {
  1744. .halt_reg = 0x4d094,
  1745. .halt_check = BRANCH_HALT,
  1746. .clkr = {
  1747. .enable_reg = 0x4d094,
  1748. .enable_mask = BIT(0),
  1749. .hw.init = &(struct clk_init_data){
  1750. .name = "gcc_mdss_byte0_clk",
  1751. .parent_names = (const char *[]){
  1752. "byte0_clk_src",
  1753. },
  1754. .num_parents = 1,
  1755. .flags = CLK_SET_RATE_PARENT,
  1756. .ops = &clk_branch2_ops,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch gcc_mdss_esc0_clk = {
  1761. .halt_reg = 0x4d098,
  1762. .halt_check = BRANCH_HALT,
  1763. .clkr = {
  1764. .enable_reg = 0x4d098,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "gcc_mdss_esc0_clk",
  1768. .parent_names = (const char *[]){
  1769. "esc0_clk_src",
  1770. },
  1771. .num_parents = 1,
  1772. .flags = CLK_SET_RATE_PARENT,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch gcc_mdss_hdmi_app_clk = {
  1778. .halt_reg = 0x4d0d8,
  1779. .halt_check = BRANCH_HALT,
  1780. .clkr = {
  1781. .enable_reg = 0x4d0d8,
  1782. .enable_mask = BIT(0),
  1783. .hw.init = &(struct clk_init_data){
  1784. .name = "gcc_mdss_hdmi_app_clk",
  1785. .parent_names = (const char *[]){
  1786. "hdmi_app_clk_src",
  1787. },
  1788. .num_parents = 1,
  1789. .flags = CLK_SET_RATE_PARENT,
  1790. .ops = &clk_branch2_ops,
  1791. },
  1792. },
  1793. };
  1794. static struct clk_branch gcc_mdss_hdmi_pclk_clk = {
  1795. .halt_reg = 0x4d0d4,
  1796. .halt_check = BRANCH_HALT,
  1797. .clkr = {
  1798. .enable_reg = 0x4d0d4,
  1799. .enable_mask = BIT(0),
  1800. .hw.init = &(struct clk_init_data){
  1801. .name = "gcc_mdss_hdmi_pclk_clk",
  1802. .parent_names = (const char *[]){
  1803. "hdmi_pclk_clk_src",
  1804. },
  1805. .num_parents = 1,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. .ops = &clk_branch2_ops,
  1808. },
  1809. },
  1810. };
  1811. static struct clk_branch gcc_mdss_mdp_clk = {
  1812. .halt_reg = 0x4d088,
  1813. .halt_check = BRANCH_HALT,
  1814. .clkr = {
  1815. .enable_reg = 0x4d088,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(struct clk_init_data){
  1818. .name = "gcc_mdss_mdp_clk",
  1819. .parent_names = (const char *[]){
  1820. "mdp_clk_src",
  1821. },
  1822. .num_parents = 1,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_mdss_pclk0_clk = {
  1829. .halt_reg = 0x4d084,
  1830. .halt_check = BRANCH_HALT,
  1831. .clkr = {
  1832. .enable_reg = 0x4d084,
  1833. .enable_mask = BIT(0),
  1834. .hw.init = &(struct clk_init_data){
  1835. .name = "gcc_mdss_pclk0_clk",
  1836. .parent_names = (const char *[]){
  1837. "pclk0_clk_src",
  1838. },
  1839. .num_parents = 1,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. .ops = &clk_branch2_ops,
  1842. },
  1843. },
  1844. };
  1845. static struct clk_branch gcc_mdss_vsync_clk = {
  1846. .halt_reg = 0x4d090,
  1847. .halt_check = BRANCH_HALT,
  1848. .clkr = {
  1849. .enable_reg = 0x4d090,
  1850. .enable_mask = BIT(0),
  1851. .hw.init = &(struct clk_init_data){
  1852. .name = "gcc_mdss_vsync_clk",
  1853. .parent_names = (const char *[]){
  1854. "vsync_clk_src",
  1855. },
  1856. .num_parents = 1,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch gcc_oxili_ahb_clk = {
  1863. .halt_reg = 0x59028,
  1864. .halt_check = BRANCH_HALT,
  1865. .clkr = {
  1866. .enable_reg = 0x59028,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "gcc_oxili_ahb_clk",
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch gcc_oxili_gfx3d_clk = {
  1875. .halt_reg = 0x59020,
  1876. .halt_check = BRANCH_HALT,
  1877. .clkr = {
  1878. .enable_reg = 0x59020,
  1879. .enable_mask = BIT(0),
  1880. .hw.init = &(struct clk_init_data){
  1881. .name = "gcc_oxili_gfx3d_clk",
  1882. .parent_names = (const char *[]){
  1883. "gfx3d_clk_src",
  1884. },
  1885. .num_parents = 1,
  1886. .flags = CLK_SET_RATE_PARENT,
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch gcc_pcie_0_aux_clk = {
  1892. .halt_reg = 0x3e014,
  1893. .halt_check = BRANCH_HALT_VOTED,
  1894. .clkr = {
  1895. .enable_reg = 0x45004,
  1896. .enable_mask = BIT(27),
  1897. .hw.init = &(struct clk_init_data){
  1898. .name = "gcc_pcie_0_aux_clk",
  1899. .parent_names = (const char *[]){
  1900. "pcie_0_aux_clk_src",
  1901. },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1909. .halt_reg = 0x3e008,
  1910. .halt_check = BRANCH_HALT_VOTED,
  1911. .clkr = {
  1912. .enable_reg = 0x45004,
  1913. .enable_mask = BIT(11),
  1914. .hw.init = &(struct clk_init_data){
  1915. .name = "gcc_pcie_0_cfg_ahb_clk",
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1921. .halt_reg = 0x3e018,
  1922. .halt_check = BRANCH_HALT_VOTED,
  1923. .clkr = {
  1924. .enable_reg = 0x45004,
  1925. .enable_mask = BIT(18),
  1926. .hw.init = &(struct clk_init_data){
  1927. .name = "gcc_pcie_0_mstr_axi_clk",
  1928. .ops = &clk_branch2_ops,
  1929. },
  1930. },
  1931. };
  1932. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1933. .halt_reg = 0x3e00c,
  1934. .halt_check = BRANCH_HALT_VOTED,
  1935. .clkr = {
  1936. .enable_reg = 0x45004,
  1937. .enable_mask = BIT(28),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "gcc_pcie_0_pipe_clk",
  1940. .parent_names = (const char *[]){
  1941. "pcie_0_pipe_clk_src",
  1942. },
  1943. .num_parents = 1,
  1944. .flags = CLK_SET_RATE_PARENT,
  1945. .ops = &clk_branch2_ops,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1950. .halt_reg = 0x3e010,
  1951. .halt_check = BRANCH_HALT_VOTED,
  1952. .clkr = {
  1953. .enable_reg = 0x45004,
  1954. .enable_mask = BIT(22),
  1955. .hw.init = &(struct clk_init_data){
  1956. .name = "gcc_pcie_0_slv_axi_clk",
  1957. .ops = &clk_branch2_ops,
  1958. },
  1959. },
  1960. };
  1961. static struct clk_branch gcc_pcnoc_usb2_clk = {
  1962. .halt_reg = 0x27008,
  1963. .halt_check = BRANCH_HALT,
  1964. .clkr = {
  1965. .enable_reg = 0x27008,
  1966. .enable_mask = BIT(0),
  1967. .hw.init = &(struct clk_init_data){
  1968. .name = "gcc_pcnoc_usb2_clk",
  1969. .flags = CLK_IS_CRITICAL,
  1970. .ops = &clk_branch2_ops,
  1971. },
  1972. },
  1973. };
  1974. static struct clk_branch gcc_pcnoc_usb3_clk = {
  1975. .halt_reg = 0x2700c,
  1976. .halt_check = BRANCH_HALT,
  1977. .clkr = {
  1978. .enable_reg = 0x2700c,
  1979. .enable_mask = BIT(0),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "gcc_pcnoc_usb3_clk",
  1982. .flags = CLK_IS_CRITICAL,
  1983. .ops = &clk_branch2_ops,
  1984. },
  1985. },
  1986. };
  1987. static struct clk_branch gcc_pdm2_clk = {
  1988. .halt_reg = 0x4400c,
  1989. .halt_check = BRANCH_HALT,
  1990. .clkr = {
  1991. .enable_reg = 0x4400c,
  1992. .enable_mask = BIT(0),
  1993. .hw.init = &(struct clk_init_data){
  1994. .name = "gcc_pdm2_clk",
  1995. .parent_names = (const char *[]){
  1996. "pdm2_clk_src",
  1997. },
  1998. .num_parents = 1,
  1999. .flags = CLK_SET_RATE_PARENT,
  2000. .ops = &clk_branch2_ops,
  2001. },
  2002. },
  2003. };
  2004. static struct clk_branch gcc_pdm_ahb_clk = {
  2005. .halt_reg = 0x44004,
  2006. .halt_check = BRANCH_HALT,
  2007. .clkr = {
  2008. .enable_reg = 0x44004,
  2009. .enable_mask = BIT(0),
  2010. .hw.init = &(struct clk_init_data){
  2011. .name = "gcc_pdm_ahb_clk",
  2012. .ops = &clk_branch2_ops,
  2013. },
  2014. },
  2015. };
  2016. static struct clk_branch gcc_prng_ahb_clk = {
  2017. .halt_reg = 0x13004,
  2018. .halt_check = BRANCH_HALT_VOTED,
  2019. .clkr = {
  2020. .enable_reg = 0x45004,
  2021. .enable_mask = BIT(8),
  2022. .hw.init = &(struct clk_init_data){
  2023. .name = "gcc_prng_ahb_clk",
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. /* PWM clks do not have XO as parent as src clk is a balance root */
  2029. static struct clk_branch gcc_pwm0_xo512_clk = {
  2030. .halt_reg = 0x44018,
  2031. .halt_check = BRANCH_HALT,
  2032. .clkr = {
  2033. .enable_reg = 0x44018,
  2034. .enable_mask = BIT(0),
  2035. .hw.init = &(struct clk_init_data){
  2036. .name = "gcc_pwm0_xo512_clk",
  2037. .ops = &clk_branch2_ops,
  2038. },
  2039. },
  2040. };
  2041. static struct clk_branch gcc_pwm1_xo512_clk = {
  2042. .halt_reg = 0x49004,
  2043. .halt_check = BRANCH_HALT,
  2044. .clkr = {
  2045. .enable_reg = 0x49004,
  2046. .enable_mask = BIT(0),
  2047. .hw.init = &(struct clk_init_data){
  2048. .name = "gcc_pwm1_xo512_clk",
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch gcc_pwm2_xo512_clk = {
  2054. .halt_reg = 0x4a004,
  2055. .halt_check = BRANCH_HALT,
  2056. .clkr = {
  2057. .enable_reg = 0x4a004,
  2058. .enable_mask = BIT(0),
  2059. .hw.init = &(struct clk_init_data){
  2060. .name = "gcc_pwm2_xo512_clk",
  2061. .ops = &clk_branch2_ops,
  2062. },
  2063. },
  2064. };
  2065. static struct clk_branch gcc_qdss_dap_clk = {
  2066. .halt_reg = 0x29084,
  2067. .halt_check = BRANCH_VOTED,
  2068. .clkr = {
  2069. .enable_reg = 0x45004,
  2070. .enable_mask = BIT(21),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "gcc_qdss_dap_clk",
  2073. .ops = &clk_branch2_ops,
  2074. },
  2075. },
  2076. };
  2077. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2078. .halt_reg = 0x4201c,
  2079. .halt_check = BRANCH_HALT,
  2080. .clkr = {
  2081. .enable_reg = 0x4201c,
  2082. .enable_mask = BIT(0),
  2083. .hw.init = &(struct clk_init_data){
  2084. .name = "gcc_sdcc1_ahb_clk",
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_sdcc1_apps_clk = {
  2090. .halt_reg = 0x42018,
  2091. .halt_check = BRANCH_HALT,
  2092. .clkr = {
  2093. .enable_reg = 0x42018,
  2094. .enable_mask = BIT(0),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gcc_sdcc1_apps_clk",
  2097. .parent_names = (const char *[]){
  2098. "sdcc1_apps_clk_src",
  2099. },
  2100. .num_parents = 1,
  2101. .flags = CLK_SET_RATE_PARENT,
  2102. .ops = &clk_branch2_ops,
  2103. },
  2104. },
  2105. };
  2106. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2107. .halt_reg = 0x5d014,
  2108. .halt_check = BRANCH_HALT,
  2109. .clkr = {
  2110. .enable_reg = 0x5d014,
  2111. .enable_mask = BIT(0),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "gcc_sdcc1_ice_core_clk",
  2114. .parent_names = (const char *[]){
  2115. "sdcc1_ice_core_clk_src",
  2116. },
  2117. .num_parents = 1,
  2118. .flags = CLK_SET_RATE_PARENT,
  2119. .ops = &clk_branch2_ops,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2124. .halt_reg = 0x4301c,
  2125. .halt_check = BRANCH_HALT,
  2126. .clkr = {
  2127. .enable_reg = 0x4301c,
  2128. .enable_mask = BIT(0),
  2129. .hw.init = &(struct clk_init_data){
  2130. .name = "gcc_sdcc2_ahb_clk",
  2131. .ops = &clk_branch2_ops,
  2132. },
  2133. },
  2134. };
  2135. static struct clk_branch gcc_sdcc2_apps_clk = {
  2136. .halt_reg = 0x43018,
  2137. .halt_check = BRANCH_HALT,
  2138. .clkr = {
  2139. .enable_reg = 0x43018,
  2140. .enable_mask = BIT(0),
  2141. .hw.init = &(struct clk_init_data){
  2142. .name = "gcc_sdcc2_apps_clk",
  2143. .parent_names = (const char *[]){
  2144. "sdcc2_apps_clk_src",
  2145. },
  2146. .num_parents = 1,
  2147. .flags = CLK_SET_RATE_PARENT,
  2148. .ops = &clk_branch2_ops,
  2149. },
  2150. },
  2151. };
  2152. static struct clk_branch gcc_smmu_cfg_clk = {
  2153. .halt_reg = 0x12038,
  2154. .halt_check = BRANCH_VOTED,
  2155. .clkr = {
  2156. .enable_reg = 0x3600C,
  2157. .enable_mask = BIT(12),
  2158. .hw.init = &(struct clk_init_data){
  2159. .name = "gcc_smmu_cfg_clk",
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_sys_noc_usb3_clk = {
  2165. .halt_reg = 0x26014,
  2166. .halt_check = BRANCH_HALT,
  2167. .clkr = {
  2168. .enable_reg = 0x26014,
  2169. .enable_mask = BIT(0),
  2170. .hw.init = &(struct clk_init_data){
  2171. .name = "gcc_sys_noc_usb3_clk",
  2172. .parent_names = (const char *[]){
  2173. "usb30_master_clk_src",
  2174. },
  2175. .num_parents = 1,
  2176. .ops = &clk_branch2_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch gcc_usb_hs_inactivity_timers_clk = {
  2181. .halt_reg = 0x4100C,
  2182. .halt_check = BRANCH_HALT,
  2183. .clkr = {
  2184. .enable_reg = 0x4100C,
  2185. .enable_mask = BIT(0),
  2186. .hw.init = &(struct clk_init_data){
  2187. .name = "gcc_usb_hs_inactivity_timers_clk",
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  2193. .halt_reg = 0x41044,
  2194. .halt_check = BRANCH_HALT,
  2195. .clkr = {
  2196. .enable_reg = 0x41044,
  2197. .enable_mask = BIT(0),
  2198. .hw.init = &(struct clk_init_data){
  2199. .name = "gcc_usb20_mock_utmi_clk",
  2200. .parent_names = (const char *[]){
  2201. "usb20_mock_utmi_clk_src",
  2202. },
  2203. .num_parents = 1,
  2204. .flags = CLK_SET_RATE_PARENT,
  2205. .ops = &clk_branch2_ops,
  2206. },
  2207. },
  2208. };
  2209. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2210. .halt_reg = 0x4102c,
  2211. .halt_check = BRANCH_HALT,
  2212. .clkr = {
  2213. .enable_reg = 0x4102c,
  2214. .enable_mask = BIT(0),
  2215. .hw.init = &(struct clk_init_data){
  2216. .name = "gcc_usb2a_phy_sleep_clk",
  2217. .ops = &clk_branch2_ops,
  2218. },
  2219. },
  2220. };
  2221. static struct clk_branch gcc_usb30_master_clk = {
  2222. .halt_reg = 0x3900c,
  2223. .halt_check = BRANCH_HALT,
  2224. .clkr = {
  2225. .enable_reg = 0x3900c,
  2226. .enable_mask = BIT(0),
  2227. .hw.init = &(struct clk_init_data){
  2228. .name = "gcc_usb30_master_clk",
  2229. .parent_names = (const char *[]){
  2230. "usb30_master_clk_src",
  2231. },
  2232. .num_parents = 1,
  2233. .flags = CLK_SET_RATE_PARENT,
  2234. .ops = &clk_branch2_ops,
  2235. },
  2236. },
  2237. };
  2238. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2239. .halt_reg = 0x39014,
  2240. .halt_check = BRANCH_HALT,
  2241. .clkr = {
  2242. .enable_reg = 0x39014,
  2243. .enable_mask = BIT(0),
  2244. .hw.init = &(struct clk_init_data){
  2245. .name = "gcc_usb30_mock_utmi_clk",
  2246. .parent_names = (const char *[]){
  2247. "usb30_mock_utmi_clk_src",
  2248. },
  2249. .num_parents = 1,
  2250. .flags = CLK_SET_RATE_PARENT,
  2251. .ops = &clk_branch2_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch gcc_usb30_sleep_clk = {
  2256. .halt_reg = 0x39010,
  2257. .halt_check = BRANCH_HALT,
  2258. .clkr = {
  2259. .enable_reg = 0x39010,
  2260. .enable_mask = BIT(0),
  2261. .hw.init = &(struct clk_init_data){
  2262. .name = "gcc_usb30_sleep_clk",
  2263. .ops = &clk_branch2_ops,
  2264. },
  2265. },
  2266. };
  2267. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2268. .halt_reg = 0x39044,
  2269. .halt_check = BRANCH_HALT,
  2270. .clkr = {
  2271. .enable_reg = 0x39044,
  2272. .enable_mask = BIT(0),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "gcc_usb3_phy_aux_clk",
  2275. .parent_names = (const char *[]){
  2276. "usb3_phy_aux_clk_src",
  2277. },
  2278. .num_parents = 1,
  2279. .flags = CLK_SET_RATE_PARENT,
  2280. .ops = &clk_branch2_ops,
  2281. },
  2282. },
  2283. };
  2284. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2285. .halt_check = BRANCH_HALT_SKIP,
  2286. .clkr = {
  2287. .enable_reg = 0x39018,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gcc_usb3_phy_pipe_clk",
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch gcc_usb_hs_phy_cfg_ahb_clk = {
  2296. .halt_reg = 0x41030,
  2297. .halt_check = BRANCH_HALT,
  2298. .clkr = {
  2299. .enable_reg = 0x41030,
  2300. .enable_mask = BIT(0),
  2301. .hw.init = &(struct clk_init_data){
  2302. .name = "gcc_usb_hs_phy_cfg_ahb_clk",
  2303. .ops = &clk_branch2_ops,
  2304. },
  2305. },
  2306. };
  2307. static struct clk_branch gcc_usb_hs_system_clk = {
  2308. .halt_reg = 0x41004,
  2309. .halt_check = BRANCH_HALT,
  2310. .clkr = {
  2311. .enable_reg = 0x41004,
  2312. .enable_mask = BIT(0),
  2313. .hw.init = &(struct clk_init_data){
  2314. .name = "gcc_usb_hs_system_clk",
  2315. .parent_names = (const char *[]){
  2316. "usb_hs_system_clk_src",
  2317. },
  2318. .num_parents = 1,
  2319. .flags = CLK_SET_RATE_PARENT,
  2320. .ops = &clk_branch2_ops,
  2321. },
  2322. },
  2323. };
  2324. static struct clk_hw *gcc_qcs404_hws[] = {
  2325. &cxo.hw,
  2326. };
  2327. static struct clk_regmap *gcc_qcs404_clocks[] = {
  2328. [GCC_APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2329. [GCC_BLSP1_QUP0_I2C_APPS_CLK_SRC] = &blsp1_qup0_i2c_apps_clk_src.clkr,
  2330. [GCC_BLSP1_QUP0_SPI_APPS_CLK_SRC] = &blsp1_qup0_spi_apps_clk_src.clkr,
  2331. [GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2332. [GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2333. [GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2334. [GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2335. [GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2336. [GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2337. [GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2338. [GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2339. [GCC_BLSP1_UART0_APPS_CLK_SRC] = &blsp1_uart0_apps_clk_src.clkr,
  2340. [GCC_BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2341. [GCC_BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2342. [GCC_BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2343. [GCC_BLSP2_QUP0_I2C_APPS_CLK_SRC] = &blsp2_qup0_i2c_apps_clk_src.clkr,
  2344. [GCC_BLSP2_QUP0_SPI_APPS_CLK_SRC] = &blsp2_qup0_spi_apps_clk_src.clkr,
  2345. [GCC_BLSP2_UART0_APPS_CLK_SRC] = &blsp2_uart0_apps_clk_src.clkr,
  2346. [GCC_BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2347. [GCC_EMAC_CLK_SRC] = &emac_clk_src.clkr,
  2348. [GCC_EMAC_PTP_CLK_SRC] = &emac_ptp_clk_src.clkr,
  2349. [GCC_ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2350. [GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
  2351. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  2352. [GCC_BIMC_MDSS_CLK] = &gcc_bimc_mdss_clk.clkr,
  2353. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2354. [GCC_BLSP1_QUP0_I2C_APPS_CLK] = &gcc_blsp1_qup0_i2c_apps_clk.clkr,
  2355. [GCC_BLSP1_QUP0_SPI_APPS_CLK] = &gcc_blsp1_qup0_spi_apps_clk.clkr,
  2356. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2357. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2358. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2359. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2360. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2361. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2362. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2363. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2364. [GCC_BLSP1_UART0_APPS_CLK] = &gcc_blsp1_uart0_apps_clk.clkr,
  2365. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2366. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2367. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2368. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2369. [GCC_BLSP2_QUP0_I2C_APPS_CLK] = &gcc_blsp2_qup0_i2c_apps_clk.clkr,
  2370. [GCC_BLSP2_QUP0_SPI_APPS_CLK] = &gcc_blsp2_qup0_spi_apps_clk.clkr,
  2371. [GCC_BLSP2_UART0_APPS_CLK] = &gcc_blsp2_uart0_apps_clk.clkr,
  2372. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2373. [GCC_ETH_AXI_CLK] = &gcc_eth_axi_clk.clkr,
  2374. [GCC_ETH_PTP_CLK] = &gcc_eth_ptp_clk.clkr,
  2375. [GCC_ETH_RGMII_CLK] = &gcc_eth_rgmii_clk.clkr,
  2376. [GCC_ETH_SLAVE_AHB_CLK] = &gcc_eth_slave_ahb_clk.clkr,
  2377. [GCC_GENI_IR_S_CLK] = &gcc_geni_ir_s_clk.clkr,
  2378. [GCC_GENI_IR_H_CLK] = &gcc_geni_ir_h_clk.clkr,
  2379. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2380. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2381. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2382. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2383. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2384. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2385. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2386. [GCC_MDSS_HDMI_APP_CLK] = &gcc_mdss_hdmi_app_clk.clkr,
  2387. [GCC_MDSS_HDMI_PCLK_CLK] = &gcc_mdss_hdmi_pclk_clk.clkr,
  2388. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2389. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2390. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2391. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2392. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2393. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2394. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2395. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2396. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2397. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2398. [GCC_PCNOC_USB2_CLK] = &gcc_pcnoc_usb2_clk.clkr,
  2399. [GCC_PCNOC_USB3_CLK] = &gcc_pcnoc_usb3_clk.clkr,
  2400. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2401. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2402. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2403. [GCC_PWM0_XO512_CLK] = &gcc_pwm0_xo512_clk.clkr,
  2404. [GCC_PWM1_XO512_CLK] = &gcc_pwm1_xo512_clk.clkr,
  2405. [GCC_PWM2_XO512_CLK] = &gcc_pwm2_xo512_clk.clkr,
  2406. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2407. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2408. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2409. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2410. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2411. [GCC_SYS_NOC_USB3_CLK] = &gcc_sys_noc_usb3_clk.clkr,
  2412. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  2413. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2414. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2415. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2416. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2417. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2418. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2419. [GCC_USB_HS_PHY_CFG_AHB_CLK] = &gcc_usb_hs_phy_cfg_ahb_clk.clkr,
  2420. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2421. [GCC_GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2422. [GCC_GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2423. [GCC_GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2424. [GCC_GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2425. [GCC_GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
  2426. [GCC_GPLL0_AO_OUT_MAIN] = &gpll0_ao_out_main.clkr,
  2427. [GCC_GPLL0_SLEEP_CLK_SRC] = &gpll0_sleep_clk_src.clkr,
  2428. [GCC_GPLL1_OUT_MAIN] = &gpll1_out_main.clkr,
  2429. [GCC_GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
  2430. [GCC_GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
  2431. [GCC_GPLL6] = &gpll6.clkr,
  2432. [GCC_GPLL6_OUT_AUX] = &gpll6_out_aux,
  2433. [GCC_HDMI_APP_CLK_SRC] = &hdmi_app_clk_src.clkr,
  2434. [GCC_HDMI_PCLK_CLK_SRC] = &hdmi_pclk_clk_src.clkr,
  2435. [GCC_MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2436. [GCC_PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  2437. [GCC_PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  2438. [GCC_PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2439. [GCC_PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2440. [GCC_SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2441. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2442. [GCC_SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2443. [GCC_USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2444. [GCC_USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2445. [GCC_USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2446. [GCC_USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2447. [GCC_USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2448. [GCC_VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2449. [GCC_USB_HS_INACTIVITY_TIMERS_CLK] =
  2450. &gcc_usb_hs_inactivity_timers_clk.clkr,
  2451. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  2452. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2453. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  2454. [GCC_GFX_TBU_CLK] = &gcc_gfx_tbu_clk.clkr,
  2455. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2456. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  2457. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2458. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2459. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2460. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2461. [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
  2462. [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
  2463. [GCC_DCC_XO_CLK] = &gcc_dcc_xo_clk.clkr,
  2464. };
  2465. static const struct qcom_reset_map gcc_qcs404_resets[] = {
  2466. [GCC_GENI_IR_BCR] = { 0x0F000 },
  2467. [GCC_USB_HS_BCR] = { 0x41000 },
  2468. [GCC_USB2_HS_PHY_ONLY_BCR] = { 0x41034 },
  2469. [GCC_QUSB2_PHY_BCR] = { 0x4103c },
  2470. [GCC_USB_HS_PHY_CFG_AHB_BCR] = { 0x0000c, 1 },
  2471. [GCC_USB2A_PHY_BCR] = { 0x0000c, 0 },
  2472. [GCC_USB3_PHY_BCR] = { 0x39004 },
  2473. [GCC_USB_30_BCR] = { 0x39000 },
  2474. [GCC_USB3PHY_PHY_BCR] = { 0x39008 },
  2475. [GCC_PCIE_0_BCR] = { 0x3e000 },
  2476. [GCC_PCIE_0_PHY_BCR] = { 0x3e004 },
  2477. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x3e038 },
  2478. [GCC_PCIEPHY_0_PHY_BCR] = { 0x3e03c },
  2479. [GCC_EMAC_BCR] = { 0x4e000 },
  2480. };
  2481. static const struct regmap_config gcc_qcs404_regmap_config = {
  2482. .reg_bits = 32,
  2483. .reg_stride = 4,
  2484. .val_bits = 32,
  2485. .max_register = 0x7f000,
  2486. .fast_io = true,
  2487. };
  2488. static const struct qcom_cc_desc gcc_qcs404_desc = {
  2489. .config = &gcc_qcs404_regmap_config,
  2490. .clks = gcc_qcs404_clocks,
  2491. .num_clks = ARRAY_SIZE(gcc_qcs404_clocks),
  2492. .resets = gcc_qcs404_resets,
  2493. .num_resets = ARRAY_SIZE(gcc_qcs404_resets),
  2494. };
  2495. static const struct of_device_id gcc_qcs404_match_table[] = {
  2496. { .compatible = "qcom,gcc-qcs404" },
  2497. { }
  2498. };
  2499. MODULE_DEVICE_TABLE(of, gcc_qcs404_match_table);
  2500. static int gcc_qcs404_probe(struct platform_device *pdev)
  2501. {
  2502. struct regmap *regmap;
  2503. int ret, i;
  2504. regmap = qcom_cc_map(pdev, &gcc_qcs404_desc);
  2505. if (IS_ERR(regmap))
  2506. return PTR_ERR(regmap);
  2507. clk_alpha_pll_configure(&gpll3_out_main, regmap, &gpll3_config);
  2508. for (i = 0; i < ARRAY_SIZE(gcc_qcs404_hws); i++) {
  2509. ret = devm_clk_hw_register(&pdev->dev, gcc_qcs404_hws[i]);
  2510. if (ret)
  2511. return ret;
  2512. }
  2513. return qcom_cc_really_probe(pdev, &gcc_qcs404_desc, regmap);
  2514. }
  2515. static struct platform_driver gcc_qcs404_driver = {
  2516. .probe = gcc_qcs404_probe,
  2517. .driver = {
  2518. .name = "gcc-qcs404",
  2519. .of_match_table = gcc_qcs404_match_table,
  2520. },
  2521. };
  2522. static int __init gcc_qcs404_init(void)
  2523. {
  2524. return platform_driver_register(&gcc_qcs404_driver);
  2525. }
  2526. subsys_initcall(gcc_qcs404_init);
  2527. static void __exit gcc_qcs404_exit(void)
  2528. {
  2529. platform_driver_unregister(&gcc_qcs404_driver);
  2530. }
  2531. module_exit(gcc_qcs404_exit);
  2532. MODULE_DESCRIPTION("Qualcomm GCC QCS404 Driver");
  2533. MODULE_LICENSE("GPL v2");