amdgpu_device.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  58. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  59. #define AMDGPU_RESUME_MS 2000
  60. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  61. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  62. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  63. static const char *amdgpu_asic_name[] = {
  64. "TAHITI",
  65. "PITCAIRN",
  66. "VERDE",
  67. "OLAND",
  68. "HAINAN",
  69. "BONAIRE",
  70. "KAVERI",
  71. "KABINI",
  72. "HAWAII",
  73. "MULLINS",
  74. "TOPAZ",
  75. "TONGA",
  76. "FIJI",
  77. "CARRIZO",
  78. "STONEY",
  79. "POLARIS10",
  80. "POLARIS11",
  81. "POLARIS12",
  82. "VEGA10",
  83. "RAVEN",
  84. "LAST",
  85. };
  86. bool amdgpu_device_is_px(struct drm_device *dev)
  87. {
  88. struct amdgpu_device *adev = dev->dev_private;
  89. if (adev->flags & AMD_IS_PX)
  90. return true;
  91. return false;
  92. }
  93. /*
  94. * MMIO register access helper functions.
  95. */
  96. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  97. uint32_t acc_flags)
  98. {
  99. uint32_t ret;
  100. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  101. BUG_ON(in_interrupt());
  102. return amdgpu_virt_kiq_rreg(adev, reg);
  103. }
  104. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  105. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  106. else {
  107. unsigned long flags;
  108. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  109. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  110. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  111. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  112. }
  113. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  114. return ret;
  115. }
  116. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  117. uint32_t acc_flags)
  118. {
  119. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  120. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  121. BUG_ON(in_interrupt());
  122. return amdgpu_virt_kiq_wreg(adev, reg, v);
  123. }
  124. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  125. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  126. else {
  127. unsigned long flags;
  128. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  129. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  130. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  131. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  132. }
  133. }
  134. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  135. {
  136. if ((reg * 4) < adev->rio_mem_size)
  137. return ioread32(adev->rio_mem + (reg * 4));
  138. else {
  139. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  140. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  141. }
  142. }
  143. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  144. {
  145. if ((reg * 4) < adev->rio_mem_size)
  146. iowrite32(v, adev->rio_mem + (reg * 4));
  147. else {
  148. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  149. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  150. }
  151. }
  152. /**
  153. * amdgpu_mm_rdoorbell - read a doorbell dword
  154. *
  155. * @adev: amdgpu_device pointer
  156. * @index: doorbell index
  157. *
  158. * Returns the value in the doorbell aperture at the
  159. * requested doorbell index (CIK).
  160. */
  161. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  162. {
  163. if (index < adev->doorbell.num_doorbells) {
  164. return readl(adev->doorbell.ptr + index);
  165. } else {
  166. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  167. return 0;
  168. }
  169. }
  170. /**
  171. * amdgpu_mm_wdoorbell - write a doorbell dword
  172. *
  173. * @adev: amdgpu_device pointer
  174. * @index: doorbell index
  175. * @v: value to write
  176. *
  177. * Writes @v to the doorbell aperture at the
  178. * requested doorbell index (CIK).
  179. */
  180. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  181. {
  182. if (index < adev->doorbell.num_doorbells) {
  183. writel(v, adev->doorbell.ptr + index);
  184. } else {
  185. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  186. }
  187. }
  188. /**
  189. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  190. *
  191. * @adev: amdgpu_device pointer
  192. * @index: doorbell index
  193. *
  194. * Returns the value in the doorbell aperture at the
  195. * requested doorbell index (VEGA10+).
  196. */
  197. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  198. {
  199. if (index < adev->doorbell.num_doorbells) {
  200. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  201. } else {
  202. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  203. return 0;
  204. }
  205. }
  206. /**
  207. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  208. *
  209. * @adev: amdgpu_device pointer
  210. * @index: doorbell index
  211. * @v: value to write
  212. *
  213. * Writes @v to the doorbell aperture at the
  214. * requested doorbell index (VEGA10+).
  215. */
  216. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  217. {
  218. if (index < adev->doorbell.num_doorbells) {
  219. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  220. } else {
  221. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  222. }
  223. }
  224. /**
  225. * amdgpu_invalid_rreg - dummy reg read function
  226. *
  227. * @adev: amdgpu device pointer
  228. * @reg: offset of register
  229. *
  230. * Dummy register read function. Used for register blocks
  231. * that certain asics don't have (all asics).
  232. * Returns the value in the register.
  233. */
  234. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  235. {
  236. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  237. BUG();
  238. return 0;
  239. }
  240. /**
  241. * amdgpu_invalid_wreg - dummy reg write function
  242. *
  243. * @adev: amdgpu device pointer
  244. * @reg: offset of register
  245. * @v: value to write to the register
  246. *
  247. * Dummy register read function. Used for register blocks
  248. * that certain asics don't have (all asics).
  249. */
  250. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  251. {
  252. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  253. reg, v);
  254. BUG();
  255. }
  256. /**
  257. * amdgpu_block_invalid_rreg - dummy reg read function
  258. *
  259. * @adev: amdgpu device pointer
  260. * @block: offset of instance
  261. * @reg: offset of register
  262. *
  263. * Dummy register read function. Used for register blocks
  264. * that certain asics don't have (all asics).
  265. * Returns the value in the register.
  266. */
  267. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  268. uint32_t block, uint32_t reg)
  269. {
  270. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  271. reg, block);
  272. BUG();
  273. return 0;
  274. }
  275. /**
  276. * amdgpu_block_invalid_wreg - dummy reg write function
  277. *
  278. * @adev: amdgpu device pointer
  279. * @block: offset of instance
  280. * @reg: offset of register
  281. * @v: value to write to the register
  282. *
  283. * Dummy register read function. Used for register blocks
  284. * that certain asics don't have (all asics).
  285. */
  286. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  287. uint32_t block,
  288. uint32_t reg, uint32_t v)
  289. {
  290. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  291. reg, block, v);
  292. BUG();
  293. }
  294. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  295. {
  296. int r;
  297. if (adev->vram_scratch.robj == NULL) {
  298. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  299. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  300. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  301. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  302. NULL, NULL, &adev->vram_scratch.robj);
  303. if (r) {
  304. return r;
  305. }
  306. }
  307. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  308. if (unlikely(r != 0))
  309. return r;
  310. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  311. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  312. if (r) {
  313. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  314. return r;
  315. }
  316. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  317. (void **)&adev->vram_scratch.ptr);
  318. if (r)
  319. amdgpu_bo_unpin(adev->vram_scratch.robj);
  320. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  321. return r;
  322. }
  323. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  324. {
  325. int r;
  326. if (adev->vram_scratch.robj == NULL) {
  327. return;
  328. }
  329. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  330. if (likely(r == 0)) {
  331. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  332. amdgpu_bo_unpin(adev->vram_scratch.robj);
  333. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  334. }
  335. amdgpu_bo_unref(&adev->vram_scratch.robj);
  336. }
  337. /**
  338. * amdgpu_program_register_sequence - program an array of registers.
  339. *
  340. * @adev: amdgpu_device pointer
  341. * @registers: pointer to the register array
  342. * @array_size: size of the register array
  343. *
  344. * Programs an array or registers with and and or masks.
  345. * This is a helper for setting golden registers.
  346. */
  347. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  348. const u32 *registers,
  349. const u32 array_size)
  350. {
  351. u32 tmp, reg, and_mask, or_mask;
  352. int i;
  353. if (array_size % 3)
  354. return;
  355. for (i = 0; i < array_size; i +=3) {
  356. reg = registers[i + 0];
  357. and_mask = registers[i + 1];
  358. or_mask = registers[i + 2];
  359. if (and_mask == 0xffffffff) {
  360. tmp = or_mask;
  361. } else {
  362. tmp = RREG32(reg);
  363. tmp &= ~and_mask;
  364. tmp |= or_mask;
  365. }
  366. WREG32(reg, tmp);
  367. }
  368. }
  369. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  370. {
  371. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  372. }
  373. /*
  374. * GPU doorbell aperture helpers function.
  375. */
  376. /**
  377. * amdgpu_doorbell_init - Init doorbell driver information.
  378. *
  379. * @adev: amdgpu_device pointer
  380. *
  381. * Init doorbell driver information (CIK)
  382. * Returns 0 on success, error on failure.
  383. */
  384. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  385. {
  386. /* doorbell bar mapping */
  387. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  388. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  389. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  390. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  391. if (adev->doorbell.num_doorbells == 0)
  392. return -EINVAL;
  393. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  394. adev->doorbell.num_doorbells *
  395. sizeof(u32));
  396. if (adev->doorbell.ptr == NULL)
  397. return -ENOMEM;
  398. return 0;
  399. }
  400. /**
  401. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  402. *
  403. * @adev: amdgpu_device pointer
  404. *
  405. * Tear down doorbell driver information (CIK)
  406. */
  407. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  408. {
  409. iounmap(adev->doorbell.ptr);
  410. adev->doorbell.ptr = NULL;
  411. }
  412. /**
  413. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  414. * setup amdkfd
  415. *
  416. * @adev: amdgpu_device pointer
  417. * @aperture_base: output returning doorbell aperture base physical address
  418. * @aperture_size: output returning doorbell aperture size in bytes
  419. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  420. *
  421. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  422. * takes doorbells required for its own rings and reports the setup to amdkfd.
  423. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  424. */
  425. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  426. phys_addr_t *aperture_base,
  427. size_t *aperture_size,
  428. size_t *start_offset)
  429. {
  430. /*
  431. * The first num_doorbells are used by amdgpu.
  432. * amdkfd takes whatever's left in the aperture.
  433. */
  434. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  435. *aperture_base = adev->doorbell.base;
  436. *aperture_size = adev->doorbell.size;
  437. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  438. } else {
  439. *aperture_base = 0;
  440. *aperture_size = 0;
  441. *start_offset = 0;
  442. }
  443. }
  444. /*
  445. * amdgpu_wb_*()
  446. * Writeback is the method by which the GPU updates special pages in memory
  447. * with the status of certain GPU events (fences, ring pointers,etc.).
  448. */
  449. /**
  450. * amdgpu_wb_fini - Disable Writeback and free memory
  451. *
  452. * @adev: amdgpu_device pointer
  453. *
  454. * Disables Writeback and frees the Writeback memory (all asics).
  455. * Used at driver shutdown.
  456. */
  457. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  458. {
  459. if (adev->wb.wb_obj) {
  460. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  461. &adev->wb.gpu_addr,
  462. (void **)&adev->wb.wb);
  463. adev->wb.wb_obj = NULL;
  464. }
  465. }
  466. /**
  467. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  468. *
  469. * @adev: amdgpu_device pointer
  470. *
  471. * Initializes writeback and allocates writeback memory (all asics).
  472. * Used at driver startup.
  473. * Returns 0 on success or an -error on failure.
  474. */
  475. static int amdgpu_wb_init(struct amdgpu_device *adev)
  476. {
  477. int r;
  478. if (adev->wb.wb_obj == NULL) {
  479. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  480. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  481. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  482. (void **)&adev->wb.wb);
  483. if (r) {
  484. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  485. return r;
  486. }
  487. adev->wb.num_wb = AMDGPU_MAX_WB;
  488. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  489. /* clear wb memory */
  490. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  491. }
  492. return 0;
  493. }
  494. /**
  495. * amdgpu_wb_get - Allocate a wb entry
  496. *
  497. * @adev: amdgpu_device pointer
  498. * @wb: wb index
  499. *
  500. * Allocate a wb slot for use by the driver (all asics).
  501. * Returns 0 on success or -EINVAL on failure.
  502. */
  503. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  504. {
  505. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  506. if (offset < adev->wb.num_wb) {
  507. __set_bit(offset, adev->wb.used);
  508. *wb = offset;
  509. return 0;
  510. } else {
  511. return -EINVAL;
  512. }
  513. }
  514. /**
  515. * amdgpu_wb_get_64bit - Allocate a wb entry
  516. *
  517. * @adev: amdgpu_device pointer
  518. * @wb: wb index
  519. *
  520. * Allocate a wb slot for use by the driver (all asics).
  521. * Returns 0 on success or -EINVAL on failure.
  522. */
  523. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  524. {
  525. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  526. adev->wb.num_wb, 0, 2, 7, 0);
  527. if ((offset + 1) < adev->wb.num_wb) {
  528. __set_bit(offset, adev->wb.used);
  529. __set_bit(offset + 1, adev->wb.used);
  530. *wb = offset;
  531. return 0;
  532. } else {
  533. return -EINVAL;
  534. }
  535. }
  536. /**
  537. * amdgpu_wb_free - Free a wb entry
  538. *
  539. * @adev: amdgpu_device pointer
  540. * @wb: wb index
  541. *
  542. * Free a wb slot allocated for use by the driver (all asics)
  543. */
  544. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  545. {
  546. if (wb < adev->wb.num_wb)
  547. __clear_bit(wb, adev->wb.used);
  548. }
  549. /**
  550. * amdgpu_wb_free_64bit - Free a wb entry
  551. *
  552. * @adev: amdgpu_device pointer
  553. * @wb: wb index
  554. *
  555. * Free a wb slot allocated for use by the driver (all asics)
  556. */
  557. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  558. {
  559. if ((wb + 1) < adev->wb.num_wb) {
  560. __clear_bit(wb, adev->wb.used);
  561. __clear_bit(wb + 1, adev->wb.used);
  562. }
  563. }
  564. /**
  565. * amdgpu_vram_location - try to find VRAM location
  566. * @adev: amdgpu device structure holding all necessary informations
  567. * @mc: memory controller structure holding memory informations
  568. * @base: base address at which to put VRAM
  569. *
  570. * Function will try to place VRAM at base address provided
  571. * as parameter (which is so far either PCI aperture address or
  572. * for IGP TOM base address).
  573. *
  574. * If there is not enough space to fit the unvisible VRAM in the 32bits
  575. * address space then we limit the VRAM size to the aperture.
  576. *
  577. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  578. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  579. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  580. * not IGP.
  581. *
  582. * Note: we use mc_vram_size as on some board we need to program the mc to
  583. * cover the whole aperture even if VRAM size is inferior to aperture size
  584. * Novell bug 204882 + along with lots of ubuntu ones
  585. *
  586. * Note: when limiting vram it's safe to overwritte real_vram_size because
  587. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  588. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  589. * ones)
  590. *
  591. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  592. * explicitly check for that though.
  593. *
  594. * FIXME: when reducing VRAM size align new size on power of 2.
  595. */
  596. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  597. {
  598. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  599. mc->vram_start = base;
  600. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  601. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  602. mc->real_vram_size = mc->aper_size;
  603. mc->mc_vram_size = mc->aper_size;
  604. }
  605. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  606. if (limit && limit < mc->real_vram_size)
  607. mc->real_vram_size = limit;
  608. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  609. mc->mc_vram_size >> 20, mc->vram_start,
  610. mc->vram_end, mc->real_vram_size >> 20);
  611. }
  612. /**
  613. * amdgpu_gtt_location - try to find GTT location
  614. * @adev: amdgpu device structure holding all necessary informations
  615. * @mc: memory controller structure holding memory informations
  616. *
  617. * Function will place try to place GTT before or after VRAM.
  618. *
  619. * If GTT size is bigger than space left then we ajust GTT size.
  620. * Thus function will never fails.
  621. *
  622. * FIXME: when reducing GTT size align new size on power of 2.
  623. */
  624. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  625. {
  626. u64 size_af, size_bf;
  627. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  628. size_bf = mc->vram_start & ~mc->gtt_base_align;
  629. if (size_bf > size_af) {
  630. if (mc->gtt_size > size_bf) {
  631. dev_warn(adev->dev, "limiting GTT\n");
  632. mc->gtt_size = size_bf;
  633. }
  634. mc->gtt_start = 0;
  635. } else {
  636. if (mc->gtt_size > size_af) {
  637. dev_warn(adev->dev, "limiting GTT\n");
  638. mc->gtt_size = size_af;
  639. }
  640. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  641. }
  642. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  643. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  644. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  645. }
  646. /*
  647. * GPU helpers function.
  648. */
  649. /**
  650. * amdgpu_need_post - check if the hw need post or not
  651. *
  652. * @adev: amdgpu_device pointer
  653. *
  654. * Check if the asic has been initialized (all asics) at driver startup
  655. * or post is needed if hw reset is performed.
  656. * Returns true if need or false if not.
  657. */
  658. bool amdgpu_need_post(struct amdgpu_device *adev)
  659. {
  660. uint32_t reg;
  661. if (adev->has_hw_reset) {
  662. adev->has_hw_reset = false;
  663. return true;
  664. }
  665. /* then check MEM_SIZE, in case the crtcs are off */
  666. reg = amdgpu_asic_get_config_memsize(adev);
  667. if ((reg != 0) && (reg != 0xffffffff))
  668. return false;
  669. return true;
  670. }
  671. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  672. {
  673. if (amdgpu_sriov_vf(adev))
  674. return false;
  675. if (amdgpu_passthrough(adev)) {
  676. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  677. * some old smc fw still need driver do vPost otherwise gpu hang, while
  678. * those smc fw version above 22.15 doesn't have this flaw, so we force
  679. * vpost executed for smc version below 22.15
  680. */
  681. if (adev->asic_type == CHIP_FIJI) {
  682. int err;
  683. uint32_t fw_ver;
  684. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  685. /* force vPost if error occured */
  686. if (err)
  687. return true;
  688. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  689. if (fw_ver < 0x00160e00)
  690. return true;
  691. }
  692. }
  693. return amdgpu_need_post(adev);
  694. }
  695. /**
  696. * amdgpu_dummy_page_init - init dummy page used by the driver
  697. *
  698. * @adev: amdgpu_device pointer
  699. *
  700. * Allocate the dummy page used by the driver (all asics).
  701. * This dummy page is used by the driver as a filler for gart entries
  702. * when pages are taken out of the GART
  703. * Returns 0 on sucess, -ENOMEM on failure.
  704. */
  705. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  706. {
  707. if (adev->dummy_page.page)
  708. return 0;
  709. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  710. if (adev->dummy_page.page == NULL)
  711. return -ENOMEM;
  712. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  713. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  714. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  715. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  716. __free_page(adev->dummy_page.page);
  717. adev->dummy_page.page = NULL;
  718. return -ENOMEM;
  719. }
  720. return 0;
  721. }
  722. /**
  723. * amdgpu_dummy_page_fini - free dummy page used by the driver
  724. *
  725. * @adev: amdgpu_device pointer
  726. *
  727. * Frees the dummy page used by the driver (all asics).
  728. */
  729. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  730. {
  731. if (adev->dummy_page.page == NULL)
  732. return;
  733. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  734. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  735. __free_page(adev->dummy_page.page);
  736. adev->dummy_page.page = NULL;
  737. }
  738. /* ATOM accessor methods */
  739. /*
  740. * ATOM is an interpreted byte code stored in tables in the vbios. The
  741. * driver registers callbacks to access registers and the interpreter
  742. * in the driver parses the tables and executes then to program specific
  743. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  744. * atombios.h, and atom.c
  745. */
  746. /**
  747. * cail_pll_read - read PLL register
  748. *
  749. * @info: atom card_info pointer
  750. * @reg: PLL register offset
  751. *
  752. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  753. * Returns the value of the PLL register.
  754. */
  755. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  756. {
  757. return 0;
  758. }
  759. /**
  760. * cail_pll_write - write PLL register
  761. *
  762. * @info: atom card_info pointer
  763. * @reg: PLL register offset
  764. * @val: value to write to the pll register
  765. *
  766. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  767. */
  768. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  769. {
  770. }
  771. /**
  772. * cail_mc_read - read MC (Memory Controller) register
  773. *
  774. * @info: atom card_info pointer
  775. * @reg: MC register offset
  776. *
  777. * Provides an MC register accessor for the atom interpreter (r4xx+).
  778. * Returns the value of the MC register.
  779. */
  780. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  781. {
  782. return 0;
  783. }
  784. /**
  785. * cail_mc_write - write MC (Memory Controller) register
  786. *
  787. * @info: atom card_info pointer
  788. * @reg: MC register offset
  789. * @val: value to write to the pll register
  790. *
  791. * Provides a MC register accessor for the atom interpreter (r4xx+).
  792. */
  793. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  794. {
  795. }
  796. /**
  797. * cail_reg_write - write MMIO register
  798. *
  799. * @info: atom card_info pointer
  800. * @reg: MMIO register offset
  801. * @val: value to write to the pll register
  802. *
  803. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  804. */
  805. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  806. {
  807. struct amdgpu_device *adev = info->dev->dev_private;
  808. WREG32(reg, val);
  809. }
  810. /**
  811. * cail_reg_read - read MMIO register
  812. *
  813. * @info: atom card_info pointer
  814. * @reg: MMIO register offset
  815. *
  816. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  817. * Returns the value of the MMIO register.
  818. */
  819. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  820. {
  821. struct amdgpu_device *adev = info->dev->dev_private;
  822. uint32_t r;
  823. r = RREG32(reg);
  824. return r;
  825. }
  826. /**
  827. * cail_ioreg_write - write IO register
  828. *
  829. * @info: atom card_info pointer
  830. * @reg: IO register offset
  831. * @val: value to write to the pll register
  832. *
  833. * Provides a IO register accessor for the atom interpreter (r4xx+).
  834. */
  835. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  836. {
  837. struct amdgpu_device *adev = info->dev->dev_private;
  838. WREG32_IO(reg, val);
  839. }
  840. /**
  841. * cail_ioreg_read - read IO register
  842. *
  843. * @info: atom card_info pointer
  844. * @reg: IO register offset
  845. *
  846. * Provides an IO register accessor for the atom interpreter (r4xx+).
  847. * Returns the value of the IO register.
  848. */
  849. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  850. {
  851. struct amdgpu_device *adev = info->dev->dev_private;
  852. uint32_t r;
  853. r = RREG32_IO(reg);
  854. return r;
  855. }
  856. /**
  857. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  858. *
  859. * @adev: amdgpu_device pointer
  860. *
  861. * Frees the driver info and register access callbacks for the ATOM
  862. * interpreter (r4xx+).
  863. * Called at driver shutdown.
  864. */
  865. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  866. {
  867. if (adev->mode_info.atom_context) {
  868. kfree(adev->mode_info.atom_context->scratch);
  869. kfree(adev->mode_info.atom_context->iio);
  870. }
  871. kfree(adev->mode_info.atom_context);
  872. adev->mode_info.atom_context = NULL;
  873. kfree(adev->mode_info.atom_card_info);
  874. adev->mode_info.atom_card_info = NULL;
  875. }
  876. /**
  877. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  878. *
  879. * @adev: amdgpu_device pointer
  880. *
  881. * Initializes the driver info and register access callbacks for the
  882. * ATOM interpreter (r4xx+).
  883. * Returns 0 on sucess, -ENOMEM on failure.
  884. * Called at driver startup.
  885. */
  886. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  887. {
  888. struct card_info *atom_card_info =
  889. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  890. if (!atom_card_info)
  891. return -ENOMEM;
  892. adev->mode_info.atom_card_info = atom_card_info;
  893. atom_card_info->dev = adev->ddev;
  894. atom_card_info->reg_read = cail_reg_read;
  895. atom_card_info->reg_write = cail_reg_write;
  896. /* needed for iio ops */
  897. if (adev->rio_mem) {
  898. atom_card_info->ioreg_read = cail_ioreg_read;
  899. atom_card_info->ioreg_write = cail_ioreg_write;
  900. } else {
  901. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  902. atom_card_info->ioreg_read = cail_reg_read;
  903. atom_card_info->ioreg_write = cail_reg_write;
  904. }
  905. atom_card_info->mc_read = cail_mc_read;
  906. atom_card_info->mc_write = cail_mc_write;
  907. atom_card_info->pll_read = cail_pll_read;
  908. atom_card_info->pll_write = cail_pll_write;
  909. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  910. if (!adev->mode_info.atom_context) {
  911. amdgpu_atombios_fini(adev);
  912. return -ENOMEM;
  913. }
  914. mutex_init(&adev->mode_info.atom_context->mutex);
  915. if (adev->is_atom_fw) {
  916. amdgpu_atomfirmware_scratch_regs_init(adev);
  917. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  918. } else {
  919. amdgpu_atombios_scratch_regs_init(adev);
  920. amdgpu_atombios_allocate_fb_scratch(adev);
  921. }
  922. return 0;
  923. }
  924. /* if we get transitioned to only one device, take VGA back */
  925. /**
  926. * amdgpu_vga_set_decode - enable/disable vga decode
  927. *
  928. * @cookie: amdgpu_device pointer
  929. * @state: enable/disable vga decode
  930. *
  931. * Enable/disable vga decode (all asics).
  932. * Returns VGA resource flags.
  933. */
  934. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  935. {
  936. struct amdgpu_device *adev = cookie;
  937. amdgpu_asic_set_vga_state(adev, state);
  938. if (state)
  939. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  940. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  941. else
  942. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  943. }
  944. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  945. {
  946. /* defines number of bits in page table versus page directory,
  947. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  948. * page table and the remaining bits are in the page directory */
  949. if (amdgpu_vm_block_size == -1)
  950. return;
  951. if (amdgpu_vm_block_size < 9) {
  952. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  953. amdgpu_vm_block_size);
  954. goto def_value;
  955. }
  956. if (amdgpu_vm_block_size > 24 ||
  957. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  958. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  959. amdgpu_vm_block_size);
  960. goto def_value;
  961. }
  962. return;
  963. def_value:
  964. amdgpu_vm_block_size = -1;
  965. }
  966. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  967. {
  968. /* no need to check the default value */
  969. if (amdgpu_vm_size == -1)
  970. return;
  971. if (!is_power_of_2(amdgpu_vm_size)) {
  972. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  973. amdgpu_vm_size);
  974. goto def_value;
  975. }
  976. if (amdgpu_vm_size < 1) {
  977. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  978. amdgpu_vm_size);
  979. goto def_value;
  980. }
  981. /*
  982. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  983. */
  984. if (amdgpu_vm_size > 1024) {
  985. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  986. amdgpu_vm_size);
  987. goto def_value;
  988. }
  989. return;
  990. def_value:
  991. amdgpu_vm_size = -1;
  992. }
  993. /**
  994. * amdgpu_check_arguments - validate module params
  995. *
  996. * @adev: amdgpu_device pointer
  997. *
  998. * Validates certain module parameters and updates
  999. * the associated values used by the driver (all asics).
  1000. */
  1001. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1002. {
  1003. if (amdgpu_sched_jobs < 4) {
  1004. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1005. amdgpu_sched_jobs);
  1006. amdgpu_sched_jobs = 4;
  1007. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1008. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1009. amdgpu_sched_jobs);
  1010. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1011. }
  1012. if (amdgpu_gart_size != -1) {
  1013. /* gtt size must be greater or equal to 32M */
  1014. if (amdgpu_gart_size < 32) {
  1015. dev_warn(adev->dev, "gart size (%d) too small\n",
  1016. amdgpu_gart_size);
  1017. amdgpu_gart_size = -1;
  1018. }
  1019. }
  1020. amdgpu_check_vm_size(adev);
  1021. amdgpu_check_block_size(adev);
  1022. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1023. !is_power_of_2(amdgpu_vram_page_split))) {
  1024. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1025. amdgpu_vram_page_split);
  1026. amdgpu_vram_page_split = 1024;
  1027. }
  1028. }
  1029. /**
  1030. * amdgpu_switcheroo_set_state - set switcheroo state
  1031. *
  1032. * @pdev: pci dev pointer
  1033. * @state: vga_switcheroo state
  1034. *
  1035. * Callback for the switcheroo driver. Suspends or resumes the
  1036. * the asics before or after it is powered up using ACPI methods.
  1037. */
  1038. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1039. {
  1040. struct drm_device *dev = pci_get_drvdata(pdev);
  1041. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1042. return;
  1043. if (state == VGA_SWITCHEROO_ON) {
  1044. unsigned d3_delay = dev->pdev->d3_delay;
  1045. pr_info("amdgpu: switched on\n");
  1046. /* don't suspend or resume card normally */
  1047. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1048. amdgpu_device_resume(dev, true, true);
  1049. dev->pdev->d3_delay = d3_delay;
  1050. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1051. drm_kms_helper_poll_enable(dev);
  1052. } else {
  1053. pr_info("amdgpu: switched off\n");
  1054. drm_kms_helper_poll_disable(dev);
  1055. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1056. amdgpu_device_suspend(dev, true, true);
  1057. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1058. }
  1059. }
  1060. /**
  1061. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1062. *
  1063. * @pdev: pci dev pointer
  1064. *
  1065. * Callback for the switcheroo driver. Check of the switcheroo
  1066. * state can be changed.
  1067. * Returns true if the state can be changed, false if not.
  1068. */
  1069. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1070. {
  1071. struct drm_device *dev = pci_get_drvdata(pdev);
  1072. /*
  1073. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1074. * locking inversion with the driver load path. And the access here is
  1075. * completely racy anyway. So don't bother with locking for now.
  1076. */
  1077. return dev->open_count == 0;
  1078. }
  1079. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1080. .set_gpu_state = amdgpu_switcheroo_set_state,
  1081. .reprobe = NULL,
  1082. .can_switch = amdgpu_switcheroo_can_switch,
  1083. };
  1084. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1085. enum amd_ip_block_type block_type,
  1086. enum amd_clockgating_state state)
  1087. {
  1088. int i, r = 0;
  1089. for (i = 0; i < adev->num_ip_blocks; i++) {
  1090. if (!adev->ip_blocks[i].status.valid)
  1091. continue;
  1092. if (adev->ip_blocks[i].version->type != block_type)
  1093. continue;
  1094. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1095. continue;
  1096. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1097. (void *)adev, state);
  1098. if (r)
  1099. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1100. adev->ip_blocks[i].version->funcs->name, r);
  1101. }
  1102. return r;
  1103. }
  1104. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1105. enum amd_ip_block_type block_type,
  1106. enum amd_powergating_state state)
  1107. {
  1108. int i, r = 0;
  1109. for (i = 0; i < adev->num_ip_blocks; i++) {
  1110. if (!adev->ip_blocks[i].status.valid)
  1111. continue;
  1112. if (adev->ip_blocks[i].version->type != block_type)
  1113. continue;
  1114. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1115. continue;
  1116. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1117. (void *)adev, state);
  1118. if (r)
  1119. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1120. adev->ip_blocks[i].version->funcs->name, r);
  1121. }
  1122. return r;
  1123. }
  1124. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1125. {
  1126. int i;
  1127. for (i = 0; i < adev->num_ip_blocks; i++) {
  1128. if (!adev->ip_blocks[i].status.valid)
  1129. continue;
  1130. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1131. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1132. }
  1133. }
  1134. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1135. enum amd_ip_block_type block_type)
  1136. {
  1137. int i, r;
  1138. for (i = 0; i < adev->num_ip_blocks; i++) {
  1139. if (!adev->ip_blocks[i].status.valid)
  1140. continue;
  1141. if (adev->ip_blocks[i].version->type == block_type) {
  1142. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1143. if (r)
  1144. return r;
  1145. break;
  1146. }
  1147. }
  1148. return 0;
  1149. }
  1150. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1151. enum amd_ip_block_type block_type)
  1152. {
  1153. int i;
  1154. for (i = 0; i < adev->num_ip_blocks; i++) {
  1155. if (!adev->ip_blocks[i].status.valid)
  1156. continue;
  1157. if (adev->ip_blocks[i].version->type == block_type)
  1158. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1159. }
  1160. return true;
  1161. }
  1162. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1163. enum amd_ip_block_type type)
  1164. {
  1165. int i;
  1166. for (i = 0; i < adev->num_ip_blocks; i++)
  1167. if (adev->ip_blocks[i].version->type == type)
  1168. return &adev->ip_blocks[i];
  1169. return NULL;
  1170. }
  1171. /**
  1172. * amdgpu_ip_block_version_cmp
  1173. *
  1174. * @adev: amdgpu_device pointer
  1175. * @type: enum amd_ip_block_type
  1176. * @major: major version
  1177. * @minor: minor version
  1178. *
  1179. * return 0 if equal or greater
  1180. * return 1 if smaller or the ip_block doesn't exist
  1181. */
  1182. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1183. enum amd_ip_block_type type,
  1184. u32 major, u32 minor)
  1185. {
  1186. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1187. if (ip_block && ((ip_block->version->major > major) ||
  1188. ((ip_block->version->major == major) &&
  1189. (ip_block->version->minor >= minor))))
  1190. return 0;
  1191. return 1;
  1192. }
  1193. /**
  1194. * amdgpu_ip_block_add
  1195. *
  1196. * @adev: amdgpu_device pointer
  1197. * @ip_block_version: pointer to the IP to add
  1198. *
  1199. * Adds the IP block driver information to the collection of IPs
  1200. * on the asic.
  1201. */
  1202. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1203. const struct amdgpu_ip_block_version *ip_block_version)
  1204. {
  1205. if (!ip_block_version)
  1206. return -EINVAL;
  1207. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1208. ip_block_version->funcs->name);
  1209. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1210. return 0;
  1211. }
  1212. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1213. {
  1214. adev->enable_virtual_display = false;
  1215. if (amdgpu_virtual_display) {
  1216. struct drm_device *ddev = adev->ddev;
  1217. const char *pci_address_name = pci_name(ddev->pdev);
  1218. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1219. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1220. pciaddstr_tmp = pciaddstr;
  1221. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1222. pciaddname = strsep(&pciaddname_tmp, ",");
  1223. if (!strcmp("all", pciaddname)
  1224. || !strcmp(pci_address_name, pciaddname)) {
  1225. long num_crtc;
  1226. int res = -1;
  1227. adev->enable_virtual_display = true;
  1228. if (pciaddname_tmp)
  1229. res = kstrtol(pciaddname_tmp, 10,
  1230. &num_crtc);
  1231. if (!res) {
  1232. if (num_crtc < 1)
  1233. num_crtc = 1;
  1234. if (num_crtc > 6)
  1235. num_crtc = 6;
  1236. adev->mode_info.num_crtc = num_crtc;
  1237. } else {
  1238. adev->mode_info.num_crtc = 1;
  1239. }
  1240. break;
  1241. }
  1242. }
  1243. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1244. amdgpu_virtual_display, pci_address_name,
  1245. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1246. kfree(pciaddstr);
  1247. }
  1248. }
  1249. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1250. {
  1251. const char *chip_name;
  1252. char fw_name[30];
  1253. int err;
  1254. const struct gpu_info_firmware_header_v1_0 *hdr;
  1255. adev->firmware.gpu_info_fw = NULL;
  1256. switch (adev->asic_type) {
  1257. case CHIP_TOPAZ:
  1258. case CHIP_TONGA:
  1259. case CHIP_FIJI:
  1260. case CHIP_POLARIS11:
  1261. case CHIP_POLARIS10:
  1262. case CHIP_POLARIS12:
  1263. case CHIP_CARRIZO:
  1264. case CHIP_STONEY:
  1265. #ifdef CONFIG_DRM_AMDGPU_SI
  1266. case CHIP_VERDE:
  1267. case CHIP_TAHITI:
  1268. case CHIP_PITCAIRN:
  1269. case CHIP_OLAND:
  1270. case CHIP_HAINAN:
  1271. #endif
  1272. #ifdef CONFIG_DRM_AMDGPU_CIK
  1273. case CHIP_BONAIRE:
  1274. case CHIP_HAWAII:
  1275. case CHIP_KAVERI:
  1276. case CHIP_KABINI:
  1277. case CHIP_MULLINS:
  1278. #endif
  1279. default:
  1280. return 0;
  1281. case CHIP_VEGA10:
  1282. chip_name = "vega10";
  1283. break;
  1284. case CHIP_RAVEN:
  1285. chip_name = "raven";
  1286. break;
  1287. }
  1288. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1289. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1290. if (err) {
  1291. dev_err(adev->dev,
  1292. "Failed to load gpu_info firmware \"%s\"\n",
  1293. fw_name);
  1294. goto out;
  1295. }
  1296. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1297. if (err) {
  1298. dev_err(adev->dev,
  1299. "Failed to validate gpu_info firmware \"%s\"\n",
  1300. fw_name);
  1301. goto out;
  1302. }
  1303. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1304. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1305. switch (hdr->version_major) {
  1306. case 1:
  1307. {
  1308. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1309. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1310. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1311. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1312. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1313. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1314. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1315. adev->gfx.config.max_texture_channel_caches =
  1316. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1317. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1318. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1319. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1320. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1321. adev->gfx.config.double_offchip_lds_buf =
  1322. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1323. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1324. adev->gfx.cu_info.max_waves_per_simd =
  1325. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1326. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1327. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1328. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1329. break;
  1330. }
  1331. default:
  1332. dev_err(adev->dev,
  1333. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1334. err = -EINVAL;
  1335. goto out;
  1336. }
  1337. out:
  1338. return err;
  1339. }
  1340. static int amdgpu_early_init(struct amdgpu_device *adev)
  1341. {
  1342. int i, r;
  1343. amdgpu_device_enable_virtual_display(adev);
  1344. switch (adev->asic_type) {
  1345. case CHIP_TOPAZ:
  1346. case CHIP_TONGA:
  1347. case CHIP_FIJI:
  1348. case CHIP_POLARIS11:
  1349. case CHIP_POLARIS10:
  1350. case CHIP_POLARIS12:
  1351. case CHIP_CARRIZO:
  1352. case CHIP_STONEY:
  1353. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1354. adev->family = AMDGPU_FAMILY_CZ;
  1355. else
  1356. adev->family = AMDGPU_FAMILY_VI;
  1357. r = vi_set_ip_blocks(adev);
  1358. if (r)
  1359. return r;
  1360. break;
  1361. #ifdef CONFIG_DRM_AMDGPU_SI
  1362. case CHIP_VERDE:
  1363. case CHIP_TAHITI:
  1364. case CHIP_PITCAIRN:
  1365. case CHIP_OLAND:
  1366. case CHIP_HAINAN:
  1367. adev->family = AMDGPU_FAMILY_SI;
  1368. r = si_set_ip_blocks(adev);
  1369. if (r)
  1370. return r;
  1371. break;
  1372. #endif
  1373. #ifdef CONFIG_DRM_AMDGPU_CIK
  1374. case CHIP_BONAIRE:
  1375. case CHIP_HAWAII:
  1376. case CHIP_KAVERI:
  1377. case CHIP_KABINI:
  1378. case CHIP_MULLINS:
  1379. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1380. adev->family = AMDGPU_FAMILY_CI;
  1381. else
  1382. adev->family = AMDGPU_FAMILY_KV;
  1383. r = cik_set_ip_blocks(adev);
  1384. if (r)
  1385. return r;
  1386. break;
  1387. #endif
  1388. case CHIP_VEGA10:
  1389. case CHIP_RAVEN:
  1390. if (adev->asic_type == CHIP_RAVEN)
  1391. adev->family = AMDGPU_FAMILY_RV;
  1392. else
  1393. adev->family = AMDGPU_FAMILY_AI;
  1394. r = soc15_set_ip_blocks(adev);
  1395. if (r)
  1396. return r;
  1397. break;
  1398. default:
  1399. /* FIXME: not supported yet */
  1400. return -EINVAL;
  1401. }
  1402. r = amdgpu_device_parse_gpu_info_fw(adev);
  1403. if (r)
  1404. return r;
  1405. if (amdgpu_sriov_vf(adev)) {
  1406. r = amdgpu_virt_request_full_gpu(adev, true);
  1407. if (r)
  1408. return r;
  1409. }
  1410. for (i = 0; i < adev->num_ip_blocks; i++) {
  1411. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1412. DRM_ERROR("disabled ip block: %d <%s>\n",
  1413. i, adev->ip_blocks[i].version->funcs->name);
  1414. adev->ip_blocks[i].status.valid = false;
  1415. } else {
  1416. if (adev->ip_blocks[i].version->funcs->early_init) {
  1417. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1418. if (r == -ENOENT) {
  1419. adev->ip_blocks[i].status.valid = false;
  1420. } else if (r) {
  1421. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1422. adev->ip_blocks[i].version->funcs->name, r);
  1423. return r;
  1424. } else {
  1425. adev->ip_blocks[i].status.valid = true;
  1426. }
  1427. } else {
  1428. adev->ip_blocks[i].status.valid = true;
  1429. }
  1430. }
  1431. }
  1432. adev->cg_flags &= amdgpu_cg_mask;
  1433. adev->pg_flags &= amdgpu_pg_mask;
  1434. return 0;
  1435. }
  1436. static int amdgpu_init(struct amdgpu_device *adev)
  1437. {
  1438. int i, r;
  1439. for (i = 0; i < adev->num_ip_blocks; i++) {
  1440. if (!adev->ip_blocks[i].status.valid)
  1441. continue;
  1442. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1443. if (r) {
  1444. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1445. adev->ip_blocks[i].version->funcs->name, r);
  1446. return r;
  1447. }
  1448. adev->ip_blocks[i].status.sw = true;
  1449. /* need to do gmc hw init early so we can allocate gpu mem */
  1450. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1451. r = amdgpu_vram_scratch_init(adev);
  1452. if (r) {
  1453. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1454. return r;
  1455. }
  1456. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1457. if (r) {
  1458. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1459. return r;
  1460. }
  1461. r = amdgpu_wb_init(adev);
  1462. if (r) {
  1463. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1464. return r;
  1465. }
  1466. adev->ip_blocks[i].status.hw = true;
  1467. /* right after GMC hw init, we create CSA */
  1468. if (amdgpu_sriov_vf(adev)) {
  1469. r = amdgpu_allocate_static_csa(adev);
  1470. if (r) {
  1471. DRM_ERROR("allocate CSA failed %d\n", r);
  1472. return r;
  1473. }
  1474. }
  1475. }
  1476. }
  1477. for (i = 0; i < adev->num_ip_blocks; i++) {
  1478. if (!adev->ip_blocks[i].status.sw)
  1479. continue;
  1480. /* gmc hw init is done early */
  1481. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1482. continue;
  1483. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1484. if (r) {
  1485. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1486. adev->ip_blocks[i].version->funcs->name, r);
  1487. return r;
  1488. }
  1489. adev->ip_blocks[i].status.hw = true;
  1490. }
  1491. return 0;
  1492. }
  1493. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1494. {
  1495. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1496. }
  1497. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1498. {
  1499. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1500. AMDGPU_RESET_MAGIC_NUM);
  1501. }
  1502. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1503. {
  1504. int i = 0, r;
  1505. for (i = 0; i < adev->num_ip_blocks; i++) {
  1506. if (!adev->ip_blocks[i].status.valid)
  1507. continue;
  1508. /* skip CG for VCE/UVD, it's handled specially */
  1509. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1510. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1511. /* enable clockgating to save power */
  1512. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1513. AMD_CG_STATE_GATE);
  1514. if (r) {
  1515. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1516. adev->ip_blocks[i].version->funcs->name, r);
  1517. return r;
  1518. }
  1519. }
  1520. }
  1521. return 0;
  1522. }
  1523. static int amdgpu_late_init(struct amdgpu_device *adev)
  1524. {
  1525. int i = 0, r;
  1526. for (i = 0; i < adev->num_ip_blocks; i++) {
  1527. if (!adev->ip_blocks[i].status.valid)
  1528. continue;
  1529. if (adev->ip_blocks[i].version->funcs->late_init) {
  1530. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1531. if (r) {
  1532. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1533. adev->ip_blocks[i].version->funcs->name, r);
  1534. return r;
  1535. }
  1536. adev->ip_blocks[i].status.late_initialized = true;
  1537. }
  1538. }
  1539. mod_delayed_work(system_wq, &adev->late_init_work,
  1540. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1541. amdgpu_fill_reset_magic(adev);
  1542. return 0;
  1543. }
  1544. static int amdgpu_fini(struct amdgpu_device *adev)
  1545. {
  1546. int i, r;
  1547. /* need to disable SMC first */
  1548. for (i = 0; i < adev->num_ip_blocks; i++) {
  1549. if (!adev->ip_blocks[i].status.hw)
  1550. continue;
  1551. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1552. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1553. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1554. AMD_CG_STATE_UNGATE);
  1555. if (r) {
  1556. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1557. adev->ip_blocks[i].version->funcs->name, r);
  1558. return r;
  1559. }
  1560. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1561. /* XXX handle errors */
  1562. if (r) {
  1563. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1564. adev->ip_blocks[i].version->funcs->name, r);
  1565. }
  1566. adev->ip_blocks[i].status.hw = false;
  1567. break;
  1568. }
  1569. }
  1570. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1571. if (!adev->ip_blocks[i].status.hw)
  1572. continue;
  1573. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1574. amdgpu_wb_fini(adev);
  1575. amdgpu_vram_scratch_fini(adev);
  1576. }
  1577. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1578. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1579. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1580. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1581. AMD_CG_STATE_UNGATE);
  1582. if (r) {
  1583. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1584. adev->ip_blocks[i].version->funcs->name, r);
  1585. return r;
  1586. }
  1587. }
  1588. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1589. /* XXX handle errors */
  1590. if (r) {
  1591. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1592. adev->ip_blocks[i].version->funcs->name, r);
  1593. }
  1594. adev->ip_blocks[i].status.hw = false;
  1595. }
  1596. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1597. if (!adev->ip_blocks[i].status.sw)
  1598. continue;
  1599. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1600. /* XXX handle errors */
  1601. if (r) {
  1602. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1603. adev->ip_blocks[i].version->funcs->name, r);
  1604. }
  1605. adev->ip_blocks[i].status.sw = false;
  1606. adev->ip_blocks[i].status.valid = false;
  1607. }
  1608. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1609. if (!adev->ip_blocks[i].status.late_initialized)
  1610. continue;
  1611. if (adev->ip_blocks[i].version->funcs->late_fini)
  1612. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1613. adev->ip_blocks[i].status.late_initialized = false;
  1614. }
  1615. if (amdgpu_sriov_vf(adev)) {
  1616. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1617. amdgpu_virt_release_full_gpu(adev, false);
  1618. }
  1619. return 0;
  1620. }
  1621. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1622. {
  1623. struct amdgpu_device *adev =
  1624. container_of(work, struct amdgpu_device, late_init_work.work);
  1625. amdgpu_late_set_cg_state(adev);
  1626. }
  1627. int amdgpu_suspend(struct amdgpu_device *adev)
  1628. {
  1629. int i, r;
  1630. if (amdgpu_sriov_vf(adev))
  1631. amdgpu_virt_request_full_gpu(adev, false);
  1632. /* ungate SMC block first */
  1633. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1634. AMD_CG_STATE_UNGATE);
  1635. if (r) {
  1636. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1637. }
  1638. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1639. if (!adev->ip_blocks[i].status.valid)
  1640. continue;
  1641. /* ungate blocks so that suspend can properly shut them down */
  1642. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1643. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1644. AMD_CG_STATE_UNGATE);
  1645. if (r) {
  1646. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1647. adev->ip_blocks[i].version->funcs->name, r);
  1648. }
  1649. }
  1650. /* XXX handle errors */
  1651. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1652. /* XXX handle errors */
  1653. if (r) {
  1654. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1655. adev->ip_blocks[i].version->funcs->name, r);
  1656. }
  1657. }
  1658. if (amdgpu_sriov_vf(adev))
  1659. amdgpu_virt_release_full_gpu(adev, false);
  1660. return 0;
  1661. }
  1662. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1663. {
  1664. int i, r;
  1665. static enum amd_ip_block_type ip_order[] = {
  1666. AMD_IP_BLOCK_TYPE_GMC,
  1667. AMD_IP_BLOCK_TYPE_COMMON,
  1668. AMD_IP_BLOCK_TYPE_IH,
  1669. };
  1670. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1671. int j;
  1672. struct amdgpu_ip_block *block;
  1673. for (j = 0; j < adev->num_ip_blocks; j++) {
  1674. block = &adev->ip_blocks[j];
  1675. if (block->version->type != ip_order[i] ||
  1676. !block->status.valid)
  1677. continue;
  1678. r = block->version->funcs->hw_init(adev);
  1679. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1680. }
  1681. }
  1682. return 0;
  1683. }
  1684. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1685. {
  1686. int i, r;
  1687. static enum amd_ip_block_type ip_order[] = {
  1688. AMD_IP_BLOCK_TYPE_SMC,
  1689. AMD_IP_BLOCK_TYPE_DCE,
  1690. AMD_IP_BLOCK_TYPE_GFX,
  1691. AMD_IP_BLOCK_TYPE_SDMA,
  1692. AMD_IP_BLOCK_TYPE_VCE,
  1693. };
  1694. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1695. int j;
  1696. struct amdgpu_ip_block *block;
  1697. for (j = 0; j < adev->num_ip_blocks; j++) {
  1698. block = &adev->ip_blocks[j];
  1699. if (block->version->type != ip_order[i] ||
  1700. !block->status.valid)
  1701. continue;
  1702. r = block->version->funcs->hw_init(adev);
  1703. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1704. }
  1705. }
  1706. return 0;
  1707. }
  1708. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1709. {
  1710. int i, r;
  1711. for (i = 0; i < adev->num_ip_blocks; i++) {
  1712. if (!adev->ip_blocks[i].status.valid)
  1713. continue;
  1714. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1715. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1716. adev->ip_blocks[i].version->type ==
  1717. AMD_IP_BLOCK_TYPE_IH) {
  1718. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1719. if (r) {
  1720. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1721. adev->ip_blocks[i].version->funcs->name, r);
  1722. return r;
  1723. }
  1724. }
  1725. }
  1726. return 0;
  1727. }
  1728. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1729. {
  1730. int i, r;
  1731. for (i = 0; i < adev->num_ip_blocks; i++) {
  1732. if (!adev->ip_blocks[i].status.valid)
  1733. continue;
  1734. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1735. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1736. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1737. continue;
  1738. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1739. if (r) {
  1740. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1741. adev->ip_blocks[i].version->funcs->name, r);
  1742. return r;
  1743. }
  1744. }
  1745. return 0;
  1746. }
  1747. static int amdgpu_resume(struct amdgpu_device *adev)
  1748. {
  1749. int r;
  1750. r = amdgpu_resume_phase1(adev);
  1751. if (r)
  1752. return r;
  1753. r = amdgpu_resume_phase2(adev);
  1754. return r;
  1755. }
  1756. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1757. {
  1758. if (adev->is_atom_fw) {
  1759. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1760. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1761. } else {
  1762. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1763. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1764. }
  1765. }
  1766. /**
  1767. * amdgpu_device_init - initialize the driver
  1768. *
  1769. * @adev: amdgpu_device pointer
  1770. * @pdev: drm dev pointer
  1771. * @pdev: pci dev pointer
  1772. * @flags: driver flags
  1773. *
  1774. * Initializes the driver info and hw (all asics).
  1775. * Returns 0 for success or an error on failure.
  1776. * Called at driver startup.
  1777. */
  1778. int amdgpu_device_init(struct amdgpu_device *adev,
  1779. struct drm_device *ddev,
  1780. struct pci_dev *pdev,
  1781. uint32_t flags)
  1782. {
  1783. int r, i;
  1784. bool runtime = false;
  1785. u32 max_MBps;
  1786. adev->shutdown = false;
  1787. adev->dev = &pdev->dev;
  1788. adev->ddev = ddev;
  1789. adev->pdev = pdev;
  1790. adev->flags = flags;
  1791. adev->asic_type = flags & AMD_ASIC_MASK;
  1792. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1793. adev->mc.gtt_size = 512 * 1024 * 1024;
  1794. adev->accel_working = false;
  1795. adev->num_rings = 0;
  1796. adev->mman.buffer_funcs = NULL;
  1797. adev->mman.buffer_funcs_ring = NULL;
  1798. adev->vm_manager.vm_pte_funcs = NULL;
  1799. adev->vm_manager.vm_pte_num_rings = 0;
  1800. adev->gart.gart_funcs = NULL;
  1801. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1802. adev->smc_rreg = &amdgpu_invalid_rreg;
  1803. adev->smc_wreg = &amdgpu_invalid_wreg;
  1804. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1805. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1806. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1807. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1808. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1809. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1810. adev->didt_rreg = &amdgpu_invalid_rreg;
  1811. adev->didt_wreg = &amdgpu_invalid_wreg;
  1812. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1813. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1814. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1815. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1816. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1817. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1818. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1819. /* mutex initialization are all done here so we
  1820. * can recall function without having locking issues */
  1821. atomic_set(&adev->irq.ih.lock, 0);
  1822. mutex_init(&adev->firmware.mutex);
  1823. mutex_init(&adev->pm.mutex);
  1824. mutex_init(&adev->gfx.gpu_clock_mutex);
  1825. mutex_init(&adev->srbm_mutex);
  1826. mutex_init(&adev->grbm_idx_mutex);
  1827. mutex_init(&adev->mn_lock);
  1828. hash_init(adev->mn_hash);
  1829. amdgpu_check_arguments(adev);
  1830. spin_lock_init(&adev->mmio_idx_lock);
  1831. spin_lock_init(&adev->smc_idx_lock);
  1832. spin_lock_init(&adev->pcie_idx_lock);
  1833. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1834. spin_lock_init(&adev->didt_idx_lock);
  1835. spin_lock_init(&adev->gc_cac_idx_lock);
  1836. spin_lock_init(&adev->audio_endpt_idx_lock);
  1837. spin_lock_init(&adev->mm_stats.lock);
  1838. INIT_LIST_HEAD(&adev->shadow_list);
  1839. mutex_init(&adev->shadow_list_lock);
  1840. INIT_LIST_HEAD(&adev->gtt_list);
  1841. spin_lock_init(&adev->gtt_list_lock);
  1842. INIT_LIST_HEAD(&adev->ring_lru_list);
  1843. spin_lock_init(&adev->ring_lru_list_lock);
  1844. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1845. /* Registers mapping */
  1846. /* TODO: block userspace mapping of io register */
  1847. if (adev->asic_type >= CHIP_BONAIRE) {
  1848. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1849. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1850. } else {
  1851. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1852. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1853. }
  1854. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1855. if (adev->rmmio == NULL) {
  1856. return -ENOMEM;
  1857. }
  1858. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1859. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1860. if (adev->asic_type >= CHIP_BONAIRE)
  1861. /* doorbell bar mapping */
  1862. amdgpu_doorbell_init(adev);
  1863. /* io port mapping */
  1864. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1865. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1866. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1867. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1868. break;
  1869. }
  1870. }
  1871. if (adev->rio_mem == NULL)
  1872. DRM_INFO("PCI I/O BAR is not found.\n");
  1873. /* early init functions */
  1874. r = amdgpu_early_init(adev);
  1875. if (r)
  1876. return r;
  1877. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1878. /* this will fail for cards that aren't VGA class devices, just
  1879. * ignore it */
  1880. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1881. if (amdgpu_runtime_pm == 1)
  1882. runtime = true;
  1883. if (amdgpu_device_is_px(ddev))
  1884. runtime = true;
  1885. if (!pci_is_thunderbolt_attached(adev->pdev))
  1886. vga_switcheroo_register_client(adev->pdev,
  1887. &amdgpu_switcheroo_ops, runtime);
  1888. if (runtime)
  1889. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1890. /* Read BIOS */
  1891. if (!amdgpu_get_bios(adev)) {
  1892. r = -EINVAL;
  1893. goto failed;
  1894. }
  1895. r = amdgpu_atombios_init(adev);
  1896. if (r) {
  1897. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1898. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1899. goto failed;
  1900. }
  1901. /* detect if we are with an SRIOV vbios */
  1902. amdgpu_device_detect_sriov_bios(adev);
  1903. /* Post card if necessary */
  1904. if (amdgpu_vpost_needed(adev)) {
  1905. if (!adev->bios) {
  1906. dev_err(adev->dev, "no vBIOS found\n");
  1907. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1908. r = -EINVAL;
  1909. goto failed;
  1910. }
  1911. DRM_INFO("GPU posting now...\n");
  1912. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1913. if (r) {
  1914. dev_err(adev->dev, "gpu post error!\n");
  1915. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1916. goto failed;
  1917. }
  1918. } else {
  1919. DRM_INFO("GPU post is not needed\n");
  1920. }
  1921. if (!adev->is_atom_fw) {
  1922. /* Initialize clocks */
  1923. r = amdgpu_atombios_get_clock_info(adev);
  1924. if (r) {
  1925. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1926. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1927. goto failed;
  1928. }
  1929. /* init i2c buses */
  1930. amdgpu_atombios_i2c_init(adev);
  1931. }
  1932. /* Fence driver */
  1933. r = amdgpu_fence_driver_init(adev);
  1934. if (r) {
  1935. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1936. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1937. goto failed;
  1938. }
  1939. /* init the mode config */
  1940. drm_mode_config_init(adev->ddev);
  1941. r = amdgpu_init(adev);
  1942. if (r) {
  1943. dev_err(adev->dev, "amdgpu_init failed\n");
  1944. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1945. amdgpu_fini(adev);
  1946. goto failed;
  1947. }
  1948. adev->accel_working = true;
  1949. amdgpu_vm_check_compute_bug(adev);
  1950. /* Initialize the buffer migration limit. */
  1951. if (amdgpu_moverate >= 0)
  1952. max_MBps = amdgpu_moverate;
  1953. else
  1954. max_MBps = 8; /* Allow 8 MB/s. */
  1955. /* Get a log2 for easy divisions. */
  1956. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1957. r = amdgpu_ib_pool_init(adev);
  1958. if (r) {
  1959. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1960. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1961. goto failed;
  1962. }
  1963. r = amdgpu_ib_ring_tests(adev);
  1964. if (r)
  1965. DRM_ERROR("ib ring test failed (%d).\n", r);
  1966. amdgpu_fbdev_init(adev);
  1967. r = amdgpu_gem_debugfs_init(adev);
  1968. if (r)
  1969. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1970. r = amdgpu_debugfs_regs_init(adev);
  1971. if (r)
  1972. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1973. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1974. if (r)
  1975. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1976. r = amdgpu_debugfs_firmware_init(adev);
  1977. if (r)
  1978. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1979. if ((amdgpu_testing & 1)) {
  1980. if (adev->accel_working)
  1981. amdgpu_test_moves(adev);
  1982. else
  1983. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1984. }
  1985. if (amdgpu_benchmarking) {
  1986. if (adev->accel_working)
  1987. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1988. else
  1989. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1990. }
  1991. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1992. * explicit gating rather than handling it automatically.
  1993. */
  1994. r = amdgpu_late_init(adev);
  1995. if (r) {
  1996. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1997. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  1998. goto failed;
  1999. }
  2000. return 0;
  2001. failed:
  2002. amdgpu_vf_error_trans_all(adev);
  2003. if (runtime)
  2004. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2005. return r;
  2006. }
  2007. /**
  2008. * amdgpu_device_fini - tear down the driver
  2009. *
  2010. * @adev: amdgpu_device pointer
  2011. *
  2012. * Tear down the driver info (all asics).
  2013. * Called at driver shutdown.
  2014. */
  2015. void amdgpu_device_fini(struct amdgpu_device *adev)
  2016. {
  2017. int r;
  2018. DRM_INFO("amdgpu: finishing device.\n");
  2019. adev->shutdown = true;
  2020. if (adev->mode_info.mode_config_initialized)
  2021. drm_crtc_force_disable_all(adev->ddev);
  2022. /* evict vram memory */
  2023. amdgpu_bo_evict_vram(adev);
  2024. amdgpu_ib_pool_fini(adev);
  2025. amdgpu_fence_driver_fini(adev);
  2026. amdgpu_fbdev_fini(adev);
  2027. r = amdgpu_fini(adev);
  2028. if (adev->firmware.gpu_info_fw) {
  2029. release_firmware(adev->firmware.gpu_info_fw);
  2030. adev->firmware.gpu_info_fw = NULL;
  2031. }
  2032. adev->accel_working = false;
  2033. cancel_delayed_work_sync(&adev->late_init_work);
  2034. /* free i2c buses */
  2035. amdgpu_i2c_fini(adev);
  2036. amdgpu_atombios_fini(adev);
  2037. kfree(adev->bios);
  2038. adev->bios = NULL;
  2039. if (!pci_is_thunderbolt_attached(adev->pdev))
  2040. vga_switcheroo_unregister_client(adev->pdev);
  2041. if (adev->flags & AMD_IS_PX)
  2042. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2043. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2044. if (adev->rio_mem)
  2045. pci_iounmap(adev->pdev, adev->rio_mem);
  2046. adev->rio_mem = NULL;
  2047. iounmap(adev->rmmio);
  2048. adev->rmmio = NULL;
  2049. if (adev->asic_type >= CHIP_BONAIRE)
  2050. amdgpu_doorbell_fini(adev);
  2051. amdgpu_debugfs_regs_cleanup(adev);
  2052. }
  2053. /*
  2054. * Suspend & resume.
  2055. */
  2056. /**
  2057. * amdgpu_device_suspend - initiate device suspend
  2058. *
  2059. * @pdev: drm dev pointer
  2060. * @state: suspend state
  2061. *
  2062. * Puts the hw in the suspend state (all asics).
  2063. * Returns 0 for success or an error on failure.
  2064. * Called at driver suspend.
  2065. */
  2066. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2067. {
  2068. struct amdgpu_device *adev;
  2069. struct drm_crtc *crtc;
  2070. struct drm_connector *connector;
  2071. int r;
  2072. if (dev == NULL || dev->dev_private == NULL) {
  2073. return -ENODEV;
  2074. }
  2075. adev = dev->dev_private;
  2076. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2077. return 0;
  2078. drm_kms_helper_poll_disable(dev);
  2079. /* turn off display hw */
  2080. drm_modeset_lock_all(dev);
  2081. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2082. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2083. }
  2084. drm_modeset_unlock_all(dev);
  2085. /* unpin the front buffers and cursors */
  2086. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2087. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2088. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2089. struct amdgpu_bo *robj;
  2090. if (amdgpu_crtc->cursor_bo) {
  2091. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2092. r = amdgpu_bo_reserve(aobj, true);
  2093. if (r == 0) {
  2094. amdgpu_bo_unpin(aobj);
  2095. amdgpu_bo_unreserve(aobj);
  2096. }
  2097. }
  2098. if (rfb == NULL || rfb->obj == NULL) {
  2099. continue;
  2100. }
  2101. robj = gem_to_amdgpu_bo(rfb->obj);
  2102. /* don't unpin kernel fb objects */
  2103. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2104. r = amdgpu_bo_reserve(robj, true);
  2105. if (r == 0) {
  2106. amdgpu_bo_unpin(robj);
  2107. amdgpu_bo_unreserve(robj);
  2108. }
  2109. }
  2110. }
  2111. /* evict vram memory */
  2112. amdgpu_bo_evict_vram(adev);
  2113. amdgpu_fence_driver_suspend(adev);
  2114. r = amdgpu_suspend(adev);
  2115. /* evict remaining vram memory
  2116. * This second call to evict vram is to evict the gart page table
  2117. * using the CPU.
  2118. */
  2119. amdgpu_bo_evict_vram(adev);
  2120. if (adev->is_atom_fw)
  2121. amdgpu_atomfirmware_scratch_regs_save(adev);
  2122. else
  2123. amdgpu_atombios_scratch_regs_save(adev);
  2124. pci_save_state(dev->pdev);
  2125. if (suspend) {
  2126. /* Shut down the device */
  2127. pci_disable_device(dev->pdev);
  2128. pci_set_power_state(dev->pdev, PCI_D3hot);
  2129. } else {
  2130. r = amdgpu_asic_reset(adev);
  2131. if (r)
  2132. DRM_ERROR("amdgpu asic reset failed\n");
  2133. }
  2134. if (fbcon) {
  2135. console_lock();
  2136. amdgpu_fbdev_set_suspend(adev, 1);
  2137. console_unlock();
  2138. }
  2139. return 0;
  2140. }
  2141. /**
  2142. * amdgpu_device_resume - initiate device resume
  2143. *
  2144. * @pdev: drm dev pointer
  2145. *
  2146. * Bring the hw back to operating state (all asics).
  2147. * Returns 0 for success or an error on failure.
  2148. * Called at driver resume.
  2149. */
  2150. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2151. {
  2152. struct drm_connector *connector;
  2153. struct amdgpu_device *adev = dev->dev_private;
  2154. struct drm_crtc *crtc;
  2155. int r = 0;
  2156. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2157. return 0;
  2158. if (fbcon)
  2159. console_lock();
  2160. if (resume) {
  2161. pci_set_power_state(dev->pdev, PCI_D0);
  2162. pci_restore_state(dev->pdev);
  2163. r = pci_enable_device(dev->pdev);
  2164. if (r)
  2165. goto unlock;
  2166. }
  2167. if (adev->is_atom_fw)
  2168. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2169. else
  2170. amdgpu_atombios_scratch_regs_restore(adev);
  2171. /* post card */
  2172. if (amdgpu_need_post(adev)) {
  2173. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2174. if (r)
  2175. DRM_ERROR("amdgpu asic init failed\n");
  2176. }
  2177. r = amdgpu_resume(adev);
  2178. if (r) {
  2179. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2180. goto unlock;
  2181. }
  2182. amdgpu_fence_driver_resume(adev);
  2183. if (resume) {
  2184. r = amdgpu_ib_ring_tests(adev);
  2185. if (r)
  2186. DRM_ERROR("ib ring test failed (%d).\n", r);
  2187. }
  2188. r = amdgpu_late_init(adev);
  2189. if (r)
  2190. goto unlock;
  2191. /* pin cursors */
  2192. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2193. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2194. if (amdgpu_crtc->cursor_bo) {
  2195. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2196. r = amdgpu_bo_reserve(aobj, true);
  2197. if (r == 0) {
  2198. r = amdgpu_bo_pin(aobj,
  2199. AMDGPU_GEM_DOMAIN_VRAM,
  2200. &amdgpu_crtc->cursor_addr);
  2201. if (r != 0)
  2202. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2203. amdgpu_bo_unreserve(aobj);
  2204. }
  2205. }
  2206. }
  2207. /* blat the mode back in */
  2208. if (fbcon) {
  2209. drm_helper_resume_force_mode(dev);
  2210. /* turn on display hw */
  2211. drm_modeset_lock_all(dev);
  2212. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2213. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2214. }
  2215. drm_modeset_unlock_all(dev);
  2216. }
  2217. drm_kms_helper_poll_enable(dev);
  2218. /*
  2219. * Most of the connector probing functions try to acquire runtime pm
  2220. * refs to ensure that the GPU is powered on when connector polling is
  2221. * performed. Since we're calling this from a runtime PM callback,
  2222. * trying to acquire rpm refs will cause us to deadlock.
  2223. *
  2224. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2225. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2226. */
  2227. #ifdef CONFIG_PM
  2228. dev->dev->power.disable_depth++;
  2229. #endif
  2230. drm_helper_hpd_irq_event(dev);
  2231. #ifdef CONFIG_PM
  2232. dev->dev->power.disable_depth--;
  2233. #endif
  2234. if (fbcon)
  2235. amdgpu_fbdev_set_suspend(adev, 0);
  2236. unlock:
  2237. if (fbcon)
  2238. console_unlock();
  2239. return r;
  2240. }
  2241. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2242. {
  2243. int i;
  2244. bool asic_hang = false;
  2245. for (i = 0; i < adev->num_ip_blocks; i++) {
  2246. if (!adev->ip_blocks[i].status.valid)
  2247. continue;
  2248. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2249. adev->ip_blocks[i].status.hang =
  2250. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2251. if (adev->ip_blocks[i].status.hang) {
  2252. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2253. asic_hang = true;
  2254. }
  2255. }
  2256. return asic_hang;
  2257. }
  2258. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2259. {
  2260. int i, r = 0;
  2261. for (i = 0; i < adev->num_ip_blocks; i++) {
  2262. if (!adev->ip_blocks[i].status.valid)
  2263. continue;
  2264. if (adev->ip_blocks[i].status.hang &&
  2265. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2266. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2267. if (r)
  2268. return r;
  2269. }
  2270. }
  2271. return 0;
  2272. }
  2273. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2274. {
  2275. int i;
  2276. for (i = 0; i < adev->num_ip_blocks; i++) {
  2277. if (!adev->ip_blocks[i].status.valid)
  2278. continue;
  2279. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2280. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2281. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2282. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2283. if (adev->ip_blocks[i].status.hang) {
  2284. DRM_INFO("Some block need full reset!\n");
  2285. return true;
  2286. }
  2287. }
  2288. }
  2289. return false;
  2290. }
  2291. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2292. {
  2293. int i, r = 0;
  2294. for (i = 0; i < adev->num_ip_blocks; i++) {
  2295. if (!adev->ip_blocks[i].status.valid)
  2296. continue;
  2297. if (adev->ip_blocks[i].status.hang &&
  2298. adev->ip_blocks[i].version->funcs->soft_reset) {
  2299. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2300. if (r)
  2301. return r;
  2302. }
  2303. }
  2304. return 0;
  2305. }
  2306. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2307. {
  2308. int i, r = 0;
  2309. for (i = 0; i < adev->num_ip_blocks; i++) {
  2310. if (!adev->ip_blocks[i].status.valid)
  2311. continue;
  2312. if (adev->ip_blocks[i].status.hang &&
  2313. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2314. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2315. if (r)
  2316. return r;
  2317. }
  2318. return 0;
  2319. }
  2320. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2321. {
  2322. if (adev->flags & AMD_IS_APU)
  2323. return false;
  2324. return amdgpu_lockup_timeout > 0 ? true : false;
  2325. }
  2326. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2327. struct amdgpu_ring *ring,
  2328. struct amdgpu_bo *bo,
  2329. struct dma_fence **fence)
  2330. {
  2331. uint32_t domain;
  2332. int r;
  2333. if (!bo->shadow)
  2334. return 0;
  2335. r = amdgpu_bo_reserve(bo, true);
  2336. if (r)
  2337. return r;
  2338. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2339. /* if bo has been evicted, then no need to recover */
  2340. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2341. r = amdgpu_bo_validate(bo->shadow);
  2342. if (r) {
  2343. DRM_ERROR("bo validate failed!\n");
  2344. goto err;
  2345. }
  2346. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2347. if (r) {
  2348. DRM_ERROR("%p bind failed\n", bo->shadow);
  2349. goto err;
  2350. }
  2351. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2352. NULL, fence, true);
  2353. if (r) {
  2354. DRM_ERROR("recover page table failed!\n");
  2355. goto err;
  2356. }
  2357. }
  2358. err:
  2359. amdgpu_bo_unreserve(bo);
  2360. return r;
  2361. }
  2362. /**
  2363. * amdgpu_sriov_gpu_reset - reset the asic
  2364. *
  2365. * @adev: amdgpu device pointer
  2366. * @job: which job trigger hang
  2367. *
  2368. * Attempt the reset the GPU if it has hung (all asics).
  2369. * for SRIOV case.
  2370. * Returns 0 for success or an error on failure.
  2371. */
  2372. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2373. {
  2374. int i, j, r = 0;
  2375. int resched;
  2376. struct amdgpu_bo *bo, *tmp;
  2377. struct amdgpu_ring *ring;
  2378. struct dma_fence *fence = NULL, *next = NULL;
  2379. mutex_lock(&adev->virt.lock_reset);
  2380. atomic_inc(&adev->gpu_reset_counter);
  2381. adev->gfx.in_reset = true;
  2382. /* block TTM */
  2383. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2384. /* we start from the ring trigger GPU hang */
  2385. j = job ? job->ring->idx : 0;
  2386. /* block scheduler */
  2387. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2388. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2389. if (!ring || !ring->sched.thread)
  2390. continue;
  2391. kthread_park(ring->sched.thread);
  2392. if (job && j != i)
  2393. continue;
  2394. /* here give the last chance to check if job removed from mirror-list
  2395. * since we already pay some time on kthread_park */
  2396. if (job && list_empty(&job->base.node)) {
  2397. kthread_unpark(ring->sched.thread);
  2398. goto give_up_reset;
  2399. }
  2400. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2401. amd_sched_job_kickout(&job->base);
  2402. /* only do job_reset on the hang ring if @job not NULL */
  2403. amd_sched_hw_job_reset(&ring->sched);
  2404. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2405. amdgpu_fence_driver_force_completion_ring(ring);
  2406. }
  2407. /* request to take full control of GPU before re-initialization */
  2408. if (job)
  2409. amdgpu_virt_reset_gpu(adev);
  2410. else
  2411. amdgpu_virt_request_full_gpu(adev, true);
  2412. /* Resume IP prior to SMC */
  2413. amdgpu_sriov_reinit_early(adev);
  2414. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2415. amdgpu_ttm_recover_gart(adev);
  2416. /* now we are okay to resume SMC/CP/SDMA */
  2417. amdgpu_sriov_reinit_late(adev);
  2418. amdgpu_irq_gpu_reset_resume_helper(adev);
  2419. if (amdgpu_ib_ring_tests(adev))
  2420. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2421. /* release full control of GPU after ib test */
  2422. amdgpu_virt_release_full_gpu(adev, true);
  2423. DRM_INFO("recover vram bo from shadow\n");
  2424. ring = adev->mman.buffer_funcs_ring;
  2425. mutex_lock(&adev->shadow_list_lock);
  2426. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2427. next = NULL;
  2428. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2429. if (fence) {
  2430. r = dma_fence_wait(fence, false);
  2431. if (r) {
  2432. WARN(r, "recovery from shadow isn't completed\n");
  2433. break;
  2434. }
  2435. }
  2436. dma_fence_put(fence);
  2437. fence = next;
  2438. }
  2439. mutex_unlock(&adev->shadow_list_lock);
  2440. if (fence) {
  2441. r = dma_fence_wait(fence, false);
  2442. if (r)
  2443. WARN(r, "recovery from shadow isn't completed\n");
  2444. }
  2445. dma_fence_put(fence);
  2446. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2447. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2448. if (!ring || !ring->sched.thread)
  2449. continue;
  2450. if (job && j != i) {
  2451. kthread_unpark(ring->sched.thread);
  2452. continue;
  2453. }
  2454. amd_sched_job_recovery(&ring->sched);
  2455. kthread_unpark(ring->sched.thread);
  2456. }
  2457. drm_helper_resume_force_mode(adev->ddev);
  2458. give_up_reset:
  2459. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2460. if (r) {
  2461. /* bad news, how to tell it to userspace ? */
  2462. dev_info(adev->dev, "GPU reset failed\n");
  2463. } else {
  2464. dev_info(adev->dev, "GPU reset successed!\n");
  2465. }
  2466. adev->gfx.in_reset = false;
  2467. mutex_unlock(&adev->virt.lock_reset);
  2468. return r;
  2469. }
  2470. /**
  2471. * amdgpu_gpu_reset - reset the asic
  2472. *
  2473. * @adev: amdgpu device pointer
  2474. *
  2475. * Attempt the reset the GPU if it has hung (all asics).
  2476. * Returns 0 for success or an error on failure.
  2477. */
  2478. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2479. {
  2480. int i, r;
  2481. int resched;
  2482. bool need_full_reset, vram_lost = false;
  2483. if (!amdgpu_check_soft_reset(adev)) {
  2484. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2485. return 0;
  2486. }
  2487. atomic_inc(&adev->gpu_reset_counter);
  2488. /* block TTM */
  2489. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2490. /* block scheduler */
  2491. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2492. struct amdgpu_ring *ring = adev->rings[i];
  2493. if (!ring || !ring->sched.thread)
  2494. continue;
  2495. kthread_park(ring->sched.thread);
  2496. amd_sched_hw_job_reset(&ring->sched);
  2497. }
  2498. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2499. amdgpu_fence_driver_force_completion(adev);
  2500. need_full_reset = amdgpu_need_full_reset(adev);
  2501. if (!need_full_reset) {
  2502. amdgpu_pre_soft_reset(adev);
  2503. r = amdgpu_soft_reset(adev);
  2504. amdgpu_post_soft_reset(adev);
  2505. if (r || amdgpu_check_soft_reset(adev)) {
  2506. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2507. need_full_reset = true;
  2508. }
  2509. }
  2510. if (need_full_reset) {
  2511. r = amdgpu_suspend(adev);
  2512. retry:
  2513. if (adev->is_atom_fw)
  2514. amdgpu_atomfirmware_scratch_regs_save(adev);
  2515. else
  2516. amdgpu_atombios_scratch_regs_save(adev);
  2517. r = amdgpu_asic_reset(adev);
  2518. if (adev->is_atom_fw)
  2519. amdgpu_atomfirmware_scratch_regs_restore(adev);
  2520. else
  2521. amdgpu_atombios_scratch_regs_restore(adev);
  2522. /* post card */
  2523. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2524. if (!r) {
  2525. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2526. r = amdgpu_resume_phase1(adev);
  2527. if (r)
  2528. goto out;
  2529. vram_lost = amdgpu_check_vram_lost(adev);
  2530. if (vram_lost) {
  2531. DRM_ERROR("VRAM is lost!\n");
  2532. atomic_inc(&adev->vram_lost_counter);
  2533. }
  2534. r = amdgpu_ttm_recover_gart(adev);
  2535. if (r)
  2536. goto out;
  2537. r = amdgpu_resume_phase2(adev);
  2538. if (r)
  2539. goto out;
  2540. if (vram_lost)
  2541. amdgpu_fill_reset_magic(adev);
  2542. }
  2543. }
  2544. out:
  2545. if (!r) {
  2546. amdgpu_irq_gpu_reset_resume_helper(adev);
  2547. r = amdgpu_ib_ring_tests(adev);
  2548. if (r) {
  2549. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2550. r = amdgpu_suspend(adev);
  2551. need_full_reset = true;
  2552. goto retry;
  2553. }
  2554. /**
  2555. * recovery vm page tables, since we cannot depend on VRAM is
  2556. * consistent after gpu full reset.
  2557. */
  2558. if (need_full_reset && amdgpu_need_backup(adev)) {
  2559. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2560. struct amdgpu_bo *bo, *tmp;
  2561. struct dma_fence *fence = NULL, *next = NULL;
  2562. DRM_INFO("recover vram bo from shadow\n");
  2563. mutex_lock(&adev->shadow_list_lock);
  2564. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2565. next = NULL;
  2566. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2567. if (fence) {
  2568. r = dma_fence_wait(fence, false);
  2569. if (r) {
  2570. WARN(r, "recovery from shadow isn't completed\n");
  2571. break;
  2572. }
  2573. }
  2574. dma_fence_put(fence);
  2575. fence = next;
  2576. }
  2577. mutex_unlock(&adev->shadow_list_lock);
  2578. if (fence) {
  2579. r = dma_fence_wait(fence, false);
  2580. if (r)
  2581. WARN(r, "recovery from shadow isn't completed\n");
  2582. }
  2583. dma_fence_put(fence);
  2584. }
  2585. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2586. struct amdgpu_ring *ring = adev->rings[i];
  2587. if (!ring || !ring->sched.thread)
  2588. continue;
  2589. amd_sched_job_recovery(&ring->sched);
  2590. kthread_unpark(ring->sched.thread);
  2591. }
  2592. } else {
  2593. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2594. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2595. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2596. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2597. kthread_unpark(adev->rings[i]->sched.thread);
  2598. }
  2599. }
  2600. }
  2601. drm_helper_resume_force_mode(adev->ddev);
  2602. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2603. if (r) {
  2604. /* bad news, how to tell it to userspace ? */
  2605. dev_info(adev->dev, "GPU reset failed\n");
  2606. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2607. }
  2608. else {
  2609. dev_info(adev->dev, "GPU reset successed!\n");
  2610. }
  2611. amdgpu_vf_error_trans_all(adev);
  2612. return r;
  2613. }
  2614. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2615. {
  2616. u32 mask;
  2617. int ret;
  2618. if (amdgpu_pcie_gen_cap)
  2619. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2620. if (amdgpu_pcie_lane_cap)
  2621. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2622. /* covers APUs as well */
  2623. if (pci_is_root_bus(adev->pdev->bus)) {
  2624. if (adev->pm.pcie_gen_mask == 0)
  2625. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2626. if (adev->pm.pcie_mlw_mask == 0)
  2627. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2628. return;
  2629. }
  2630. if (adev->pm.pcie_gen_mask == 0) {
  2631. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2632. if (!ret) {
  2633. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2634. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2635. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2636. if (mask & DRM_PCIE_SPEED_25)
  2637. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2638. if (mask & DRM_PCIE_SPEED_50)
  2639. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2640. if (mask & DRM_PCIE_SPEED_80)
  2641. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2642. } else {
  2643. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2644. }
  2645. }
  2646. if (adev->pm.pcie_mlw_mask == 0) {
  2647. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2648. if (!ret) {
  2649. switch (mask) {
  2650. case 32:
  2651. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2652. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2653. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2654. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2655. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2656. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2657. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2658. break;
  2659. case 16:
  2660. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2661. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2662. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2663. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2664. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2666. break;
  2667. case 12:
  2668. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2669. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2670. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2671. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2672. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2673. break;
  2674. case 8:
  2675. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2676. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2677. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2678. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2679. break;
  2680. case 4:
  2681. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2682. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2683. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2684. break;
  2685. case 2:
  2686. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2687. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2688. break;
  2689. case 1:
  2690. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2691. break;
  2692. default:
  2693. break;
  2694. }
  2695. } else {
  2696. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2697. }
  2698. }
  2699. }
  2700. /*
  2701. * Debugfs
  2702. */
  2703. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2704. const struct drm_info_list *files,
  2705. unsigned nfiles)
  2706. {
  2707. unsigned i;
  2708. for (i = 0; i < adev->debugfs_count; i++) {
  2709. if (adev->debugfs[i].files == files) {
  2710. /* Already registered */
  2711. return 0;
  2712. }
  2713. }
  2714. i = adev->debugfs_count + 1;
  2715. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2716. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2717. DRM_ERROR("Report so we increase "
  2718. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2719. return -EINVAL;
  2720. }
  2721. adev->debugfs[adev->debugfs_count].files = files;
  2722. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2723. adev->debugfs_count = i;
  2724. #if defined(CONFIG_DEBUG_FS)
  2725. drm_debugfs_create_files(files, nfiles,
  2726. adev->ddev->primary->debugfs_root,
  2727. adev->ddev->primary);
  2728. #endif
  2729. return 0;
  2730. }
  2731. #if defined(CONFIG_DEBUG_FS)
  2732. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2733. size_t size, loff_t *pos)
  2734. {
  2735. struct amdgpu_device *adev = file_inode(f)->i_private;
  2736. ssize_t result = 0;
  2737. int r;
  2738. bool pm_pg_lock, use_bank;
  2739. unsigned instance_bank, sh_bank, se_bank;
  2740. if (size & 0x3 || *pos & 0x3)
  2741. return -EINVAL;
  2742. /* are we reading registers for which a PG lock is necessary? */
  2743. pm_pg_lock = (*pos >> 23) & 1;
  2744. if (*pos & (1ULL << 62)) {
  2745. se_bank = (*pos >> 24) & 0x3FF;
  2746. sh_bank = (*pos >> 34) & 0x3FF;
  2747. instance_bank = (*pos >> 44) & 0x3FF;
  2748. if (se_bank == 0x3FF)
  2749. se_bank = 0xFFFFFFFF;
  2750. if (sh_bank == 0x3FF)
  2751. sh_bank = 0xFFFFFFFF;
  2752. if (instance_bank == 0x3FF)
  2753. instance_bank = 0xFFFFFFFF;
  2754. use_bank = 1;
  2755. } else {
  2756. use_bank = 0;
  2757. }
  2758. *pos &= (1UL << 22) - 1;
  2759. if (use_bank) {
  2760. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2761. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2762. return -EINVAL;
  2763. mutex_lock(&adev->grbm_idx_mutex);
  2764. amdgpu_gfx_select_se_sh(adev, se_bank,
  2765. sh_bank, instance_bank);
  2766. }
  2767. if (pm_pg_lock)
  2768. mutex_lock(&adev->pm.mutex);
  2769. while (size) {
  2770. uint32_t value;
  2771. if (*pos > adev->rmmio_size)
  2772. goto end;
  2773. value = RREG32(*pos >> 2);
  2774. r = put_user(value, (uint32_t *)buf);
  2775. if (r) {
  2776. result = r;
  2777. goto end;
  2778. }
  2779. result += 4;
  2780. buf += 4;
  2781. *pos += 4;
  2782. size -= 4;
  2783. }
  2784. end:
  2785. if (use_bank) {
  2786. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2787. mutex_unlock(&adev->grbm_idx_mutex);
  2788. }
  2789. if (pm_pg_lock)
  2790. mutex_unlock(&adev->pm.mutex);
  2791. return result;
  2792. }
  2793. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2794. size_t size, loff_t *pos)
  2795. {
  2796. struct amdgpu_device *adev = file_inode(f)->i_private;
  2797. ssize_t result = 0;
  2798. int r;
  2799. bool pm_pg_lock, use_bank;
  2800. unsigned instance_bank, sh_bank, se_bank;
  2801. if (size & 0x3 || *pos & 0x3)
  2802. return -EINVAL;
  2803. /* are we reading registers for which a PG lock is necessary? */
  2804. pm_pg_lock = (*pos >> 23) & 1;
  2805. if (*pos & (1ULL << 62)) {
  2806. se_bank = (*pos >> 24) & 0x3FF;
  2807. sh_bank = (*pos >> 34) & 0x3FF;
  2808. instance_bank = (*pos >> 44) & 0x3FF;
  2809. if (se_bank == 0x3FF)
  2810. se_bank = 0xFFFFFFFF;
  2811. if (sh_bank == 0x3FF)
  2812. sh_bank = 0xFFFFFFFF;
  2813. if (instance_bank == 0x3FF)
  2814. instance_bank = 0xFFFFFFFF;
  2815. use_bank = 1;
  2816. } else {
  2817. use_bank = 0;
  2818. }
  2819. *pos &= (1UL << 22) - 1;
  2820. if (use_bank) {
  2821. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2822. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2823. return -EINVAL;
  2824. mutex_lock(&adev->grbm_idx_mutex);
  2825. amdgpu_gfx_select_se_sh(adev, se_bank,
  2826. sh_bank, instance_bank);
  2827. }
  2828. if (pm_pg_lock)
  2829. mutex_lock(&adev->pm.mutex);
  2830. while (size) {
  2831. uint32_t value;
  2832. if (*pos > adev->rmmio_size)
  2833. return result;
  2834. r = get_user(value, (uint32_t *)buf);
  2835. if (r)
  2836. return r;
  2837. WREG32(*pos >> 2, value);
  2838. result += 4;
  2839. buf += 4;
  2840. *pos += 4;
  2841. size -= 4;
  2842. }
  2843. if (use_bank) {
  2844. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2845. mutex_unlock(&adev->grbm_idx_mutex);
  2846. }
  2847. if (pm_pg_lock)
  2848. mutex_unlock(&adev->pm.mutex);
  2849. return result;
  2850. }
  2851. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2852. size_t size, loff_t *pos)
  2853. {
  2854. struct amdgpu_device *adev = file_inode(f)->i_private;
  2855. ssize_t result = 0;
  2856. int r;
  2857. if (size & 0x3 || *pos & 0x3)
  2858. return -EINVAL;
  2859. while (size) {
  2860. uint32_t value;
  2861. value = RREG32_PCIE(*pos >> 2);
  2862. r = put_user(value, (uint32_t *)buf);
  2863. if (r)
  2864. return r;
  2865. result += 4;
  2866. buf += 4;
  2867. *pos += 4;
  2868. size -= 4;
  2869. }
  2870. return result;
  2871. }
  2872. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2873. size_t size, loff_t *pos)
  2874. {
  2875. struct amdgpu_device *adev = file_inode(f)->i_private;
  2876. ssize_t result = 0;
  2877. int r;
  2878. if (size & 0x3 || *pos & 0x3)
  2879. return -EINVAL;
  2880. while (size) {
  2881. uint32_t value;
  2882. r = get_user(value, (uint32_t *)buf);
  2883. if (r)
  2884. return r;
  2885. WREG32_PCIE(*pos >> 2, value);
  2886. result += 4;
  2887. buf += 4;
  2888. *pos += 4;
  2889. size -= 4;
  2890. }
  2891. return result;
  2892. }
  2893. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2894. size_t size, loff_t *pos)
  2895. {
  2896. struct amdgpu_device *adev = file_inode(f)->i_private;
  2897. ssize_t result = 0;
  2898. int r;
  2899. if (size & 0x3 || *pos & 0x3)
  2900. return -EINVAL;
  2901. while (size) {
  2902. uint32_t value;
  2903. value = RREG32_DIDT(*pos >> 2);
  2904. r = put_user(value, (uint32_t *)buf);
  2905. if (r)
  2906. return r;
  2907. result += 4;
  2908. buf += 4;
  2909. *pos += 4;
  2910. size -= 4;
  2911. }
  2912. return result;
  2913. }
  2914. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2915. size_t size, loff_t *pos)
  2916. {
  2917. struct amdgpu_device *adev = file_inode(f)->i_private;
  2918. ssize_t result = 0;
  2919. int r;
  2920. if (size & 0x3 || *pos & 0x3)
  2921. return -EINVAL;
  2922. while (size) {
  2923. uint32_t value;
  2924. r = get_user(value, (uint32_t *)buf);
  2925. if (r)
  2926. return r;
  2927. WREG32_DIDT(*pos >> 2, value);
  2928. result += 4;
  2929. buf += 4;
  2930. *pos += 4;
  2931. size -= 4;
  2932. }
  2933. return result;
  2934. }
  2935. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2936. size_t size, loff_t *pos)
  2937. {
  2938. struct amdgpu_device *adev = file_inode(f)->i_private;
  2939. ssize_t result = 0;
  2940. int r;
  2941. if (size & 0x3 || *pos & 0x3)
  2942. return -EINVAL;
  2943. while (size) {
  2944. uint32_t value;
  2945. value = RREG32_SMC(*pos);
  2946. r = put_user(value, (uint32_t *)buf);
  2947. if (r)
  2948. return r;
  2949. result += 4;
  2950. buf += 4;
  2951. *pos += 4;
  2952. size -= 4;
  2953. }
  2954. return result;
  2955. }
  2956. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2957. size_t size, loff_t *pos)
  2958. {
  2959. struct amdgpu_device *adev = file_inode(f)->i_private;
  2960. ssize_t result = 0;
  2961. int r;
  2962. if (size & 0x3 || *pos & 0x3)
  2963. return -EINVAL;
  2964. while (size) {
  2965. uint32_t value;
  2966. r = get_user(value, (uint32_t *)buf);
  2967. if (r)
  2968. return r;
  2969. WREG32_SMC(*pos, value);
  2970. result += 4;
  2971. buf += 4;
  2972. *pos += 4;
  2973. size -= 4;
  2974. }
  2975. return result;
  2976. }
  2977. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2978. size_t size, loff_t *pos)
  2979. {
  2980. struct amdgpu_device *adev = file_inode(f)->i_private;
  2981. ssize_t result = 0;
  2982. int r;
  2983. uint32_t *config, no_regs = 0;
  2984. if (size & 0x3 || *pos & 0x3)
  2985. return -EINVAL;
  2986. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2987. if (!config)
  2988. return -ENOMEM;
  2989. /* version, increment each time something is added */
  2990. config[no_regs++] = 3;
  2991. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2992. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2993. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2994. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2995. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2996. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2997. config[no_regs++] = adev->gfx.config.max_gprs;
  2998. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2999. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3000. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3001. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3002. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3003. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3004. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3005. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3006. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3007. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3008. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3009. config[no_regs++] = adev->gfx.config.num_gpus;
  3010. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3011. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3012. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3013. config[no_regs++] = adev->gfx.config.num_rbs;
  3014. /* rev==1 */
  3015. config[no_regs++] = adev->rev_id;
  3016. config[no_regs++] = adev->pg_flags;
  3017. config[no_regs++] = adev->cg_flags;
  3018. /* rev==2 */
  3019. config[no_regs++] = adev->family;
  3020. config[no_regs++] = adev->external_rev_id;
  3021. /* rev==3 */
  3022. config[no_regs++] = adev->pdev->device;
  3023. config[no_regs++] = adev->pdev->revision;
  3024. config[no_regs++] = adev->pdev->subsystem_device;
  3025. config[no_regs++] = adev->pdev->subsystem_vendor;
  3026. while (size && (*pos < no_regs * 4)) {
  3027. uint32_t value;
  3028. value = config[*pos >> 2];
  3029. r = put_user(value, (uint32_t *)buf);
  3030. if (r) {
  3031. kfree(config);
  3032. return r;
  3033. }
  3034. result += 4;
  3035. buf += 4;
  3036. *pos += 4;
  3037. size -= 4;
  3038. }
  3039. kfree(config);
  3040. return result;
  3041. }
  3042. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3043. size_t size, loff_t *pos)
  3044. {
  3045. struct amdgpu_device *adev = file_inode(f)->i_private;
  3046. int idx, x, outsize, r, valuesize;
  3047. uint32_t values[16];
  3048. if (size & 3 || *pos & 0x3)
  3049. return -EINVAL;
  3050. if (amdgpu_dpm == 0)
  3051. return -EINVAL;
  3052. /* convert offset to sensor number */
  3053. idx = *pos >> 2;
  3054. valuesize = sizeof(values);
  3055. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3056. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3057. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3058. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3059. &valuesize);
  3060. else
  3061. return -EINVAL;
  3062. if (size > valuesize)
  3063. return -EINVAL;
  3064. outsize = 0;
  3065. x = 0;
  3066. if (!r) {
  3067. while (size) {
  3068. r = put_user(values[x++], (int32_t *)buf);
  3069. buf += 4;
  3070. size -= 4;
  3071. outsize += 4;
  3072. }
  3073. }
  3074. return !r ? outsize : r;
  3075. }
  3076. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3077. size_t size, loff_t *pos)
  3078. {
  3079. struct amdgpu_device *adev = f->f_inode->i_private;
  3080. int r, x;
  3081. ssize_t result=0;
  3082. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3083. if (size & 3 || *pos & 3)
  3084. return -EINVAL;
  3085. /* decode offset */
  3086. offset = (*pos & 0x7F);
  3087. se = ((*pos >> 7) & 0xFF);
  3088. sh = ((*pos >> 15) & 0xFF);
  3089. cu = ((*pos >> 23) & 0xFF);
  3090. wave = ((*pos >> 31) & 0xFF);
  3091. simd = ((*pos >> 37) & 0xFF);
  3092. /* switch to the specific se/sh/cu */
  3093. mutex_lock(&adev->grbm_idx_mutex);
  3094. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3095. x = 0;
  3096. if (adev->gfx.funcs->read_wave_data)
  3097. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3098. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3099. mutex_unlock(&adev->grbm_idx_mutex);
  3100. if (!x)
  3101. return -EINVAL;
  3102. while (size && (offset < x * 4)) {
  3103. uint32_t value;
  3104. value = data[offset >> 2];
  3105. r = put_user(value, (uint32_t *)buf);
  3106. if (r)
  3107. return r;
  3108. result += 4;
  3109. buf += 4;
  3110. offset += 4;
  3111. size -= 4;
  3112. }
  3113. return result;
  3114. }
  3115. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3116. size_t size, loff_t *pos)
  3117. {
  3118. struct amdgpu_device *adev = f->f_inode->i_private;
  3119. int r;
  3120. ssize_t result = 0;
  3121. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3122. if (size & 3 || *pos & 3)
  3123. return -EINVAL;
  3124. /* decode offset */
  3125. offset = (*pos & 0xFFF); /* in dwords */
  3126. se = ((*pos >> 12) & 0xFF);
  3127. sh = ((*pos >> 20) & 0xFF);
  3128. cu = ((*pos >> 28) & 0xFF);
  3129. wave = ((*pos >> 36) & 0xFF);
  3130. simd = ((*pos >> 44) & 0xFF);
  3131. thread = ((*pos >> 52) & 0xFF);
  3132. bank = ((*pos >> 60) & 1);
  3133. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3134. if (!data)
  3135. return -ENOMEM;
  3136. /* switch to the specific se/sh/cu */
  3137. mutex_lock(&adev->grbm_idx_mutex);
  3138. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3139. if (bank == 0) {
  3140. if (adev->gfx.funcs->read_wave_vgprs)
  3141. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3142. } else {
  3143. if (adev->gfx.funcs->read_wave_sgprs)
  3144. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3145. }
  3146. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3147. mutex_unlock(&adev->grbm_idx_mutex);
  3148. while (size) {
  3149. uint32_t value;
  3150. value = data[offset++];
  3151. r = put_user(value, (uint32_t *)buf);
  3152. if (r) {
  3153. result = r;
  3154. goto err;
  3155. }
  3156. result += 4;
  3157. buf += 4;
  3158. size -= 4;
  3159. }
  3160. err:
  3161. kfree(data);
  3162. return result;
  3163. }
  3164. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3165. .owner = THIS_MODULE,
  3166. .read = amdgpu_debugfs_regs_read,
  3167. .write = amdgpu_debugfs_regs_write,
  3168. .llseek = default_llseek
  3169. };
  3170. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3171. .owner = THIS_MODULE,
  3172. .read = amdgpu_debugfs_regs_didt_read,
  3173. .write = amdgpu_debugfs_regs_didt_write,
  3174. .llseek = default_llseek
  3175. };
  3176. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3177. .owner = THIS_MODULE,
  3178. .read = amdgpu_debugfs_regs_pcie_read,
  3179. .write = amdgpu_debugfs_regs_pcie_write,
  3180. .llseek = default_llseek
  3181. };
  3182. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3183. .owner = THIS_MODULE,
  3184. .read = amdgpu_debugfs_regs_smc_read,
  3185. .write = amdgpu_debugfs_regs_smc_write,
  3186. .llseek = default_llseek
  3187. };
  3188. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3189. .owner = THIS_MODULE,
  3190. .read = amdgpu_debugfs_gca_config_read,
  3191. .llseek = default_llseek
  3192. };
  3193. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3194. .owner = THIS_MODULE,
  3195. .read = amdgpu_debugfs_sensor_read,
  3196. .llseek = default_llseek
  3197. };
  3198. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3199. .owner = THIS_MODULE,
  3200. .read = amdgpu_debugfs_wave_read,
  3201. .llseek = default_llseek
  3202. };
  3203. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3204. .owner = THIS_MODULE,
  3205. .read = amdgpu_debugfs_gpr_read,
  3206. .llseek = default_llseek
  3207. };
  3208. static const struct file_operations *debugfs_regs[] = {
  3209. &amdgpu_debugfs_regs_fops,
  3210. &amdgpu_debugfs_regs_didt_fops,
  3211. &amdgpu_debugfs_regs_pcie_fops,
  3212. &amdgpu_debugfs_regs_smc_fops,
  3213. &amdgpu_debugfs_gca_config_fops,
  3214. &amdgpu_debugfs_sensors_fops,
  3215. &amdgpu_debugfs_wave_fops,
  3216. &amdgpu_debugfs_gpr_fops,
  3217. };
  3218. static const char *debugfs_regs_names[] = {
  3219. "amdgpu_regs",
  3220. "amdgpu_regs_didt",
  3221. "amdgpu_regs_pcie",
  3222. "amdgpu_regs_smc",
  3223. "amdgpu_gca_config",
  3224. "amdgpu_sensors",
  3225. "amdgpu_wave",
  3226. "amdgpu_gpr",
  3227. };
  3228. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3229. {
  3230. struct drm_minor *minor = adev->ddev->primary;
  3231. struct dentry *ent, *root = minor->debugfs_root;
  3232. unsigned i, j;
  3233. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3234. ent = debugfs_create_file(debugfs_regs_names[i],
  3235. S_IFREG | S_IRUGO, root,
  3236. adev, debugfs_regs[i]);
  3237. if (IS_ERR(ent)) {
  3238. for (j = 0; j < i; j++) {
  3239. debugfs_remove(adev->debugfs_regs[i]);
  3240. adev->debugfs_regs[i] = NULL;
  3241. }
  3242. return PTR_ERR(ent);
  3243. }
  3244. if (!i)
  3245. i_size_write(ent->d_inode, adev->rmmio_size);
  3246. adev->debugfs_regs[i] = ent;
  3247. }
  3248. return 0;
  3249. }
  3250. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3251. {
  3252. unsigned i;
  3253. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3254. if (adev->debugfs_regs[i]) {
  3255. debugfs_remove(adev->debugfs_regs[i]);
  3256. adev->debugfs_regs[i] = NULL;
  3257. }
  3258. }
  3259. }
  3260. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3261. {
  3262. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3263. struct drm_device *dev = node->minor->dev;
  3264. struct amdgpu_device *adev = dev->dev_private;
  3265. int r = 0, i;
  3266. /* hold on the scheduler */
  3267. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3268. struct amdgpu_ring *ring = adev->rings[i];
  3269. if (!ring || !ring->sched.thread)
  3270. continue;
  3271. kthread_park(ring->sched.thread);
  3272. }
  3273. seq_printf(m, "run ib test:\n");
  3274. r = amdgpu_ib_ring_tests(adev);
  3275. if (r)
  3276. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3277. else
  3278. seq_printf(m, "ib ring tests passed.\n");
  3279. /* go on the scheduler */
  3280. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3281. struct amdgpu_ring *ring = adev->rings[i];
  3282. if (!ring || !ring->sched.thread)
  3283. continue;
  3284. kthread_unpark(ring->sched.thread);
  3285. }
  3286. return 0;
  3287. }
  3288. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3289. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3290. };
  3291. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3292. {
  3293. return amdgpu_debugfs_add_files(adev,
  3294. amdgpu_debugfs_test_ib_ring_list, 1);
  3295. }
  3296. int amdgpu_debugfs_init(struct drm_minor *minor)
  3297. {
  3298. return 0;
  3299. }
  3300. #else
  3301. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3302. {
  3303. return 0;
  3304. }
  3305. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3306. {
  3307. return 0;
  3308. }
  3309. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3310. #endif