amdgpu_device.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static const char *amdgpu_asic_name[] = {
  65. "TAHITI",
  66. "PITCAIRN",
  67. "VERDE",
  68. "OLAND",
  69. "HAINAN",
  70. "BONAIRE",
  71. "KAVERI",
  72. "KABINI",
  73. "HAWAII",
  74. "MULLINS",
  75. "TOPAZ",
  76. "TONGA",
  77. "FIJI",
  78. "CARRIZO",
  79. "STONEY",
  80. "POLARIS10",
  81. "POLARIS11",
  82. "POLARIS12",
  83. "VEGA10",
  84. "RAVEN",
  85. "LAST",
  86. };
  87. bool amdgpu_device_is_px(struct drm_device *dev)
  88. {
  89. struct amdgpu_device *adev = dev->dev_private;
  90. if (adev->flags & AMD_IS_PX)
  91. return true;
  92. return false;
  93. }
  94. /*
  95. * MMIO register access helper functions.
  96. */
  97. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  98. uint32_t acc_flags)
  99. {
  100. uint32_t ret;
  101. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  102. BUG_ON(in_interrupt());
  103. return amdgpu_virt_kiq_rreg(adev, reg);
  104. }
  105. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  106. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  107. else {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  110. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  111. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  112. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  113. }
  114. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  115. return ret;
  116. }
  117. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  118. uint32_t acc_flags)
  119. {
  120. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  121. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  122. adev->last_mm_index = v;
  123. }
  124. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  125. BUG_ON(in_interrupt());
  126. return amdgpu_virt_kiq_wreg(adev, reg, v);
  127. }
  128. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  129. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  130. else {
  131. unsigned long flags;
  132. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  133. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  134. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  135. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  136. }
  137. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  138. udelay(500);
  139. }
  140. }
  141. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  142. {
  143. if ((reg * 4) < adev->rio_mem_size)
  144. return ioread32(adev->rio_mem + (reg * 4));
  145. else {
  146. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  147. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  148. }
  149. }
  150. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  151. {
  152. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  153. adev->last_mm_index = v;
  154. }
  155. if ((reg * 4) < adev->rio_mem_size)
  156. iowrite32(v, adev->rio_mem + (reg * 4));
  157. else {
  158. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  159. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  160. }
  161. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  162. udelay(500);
  163. }
  164. }
  165. /**
  166. * amdgpu_mm_rdoorbell - read a doorbell dword
  167. *
  168. * @adev: amdgpu_device pointer
  169. * @index: doorbell index
  170. *
  171. * Returns the value in the doorbell aperture at the
  172. * requested doorbell index (CIK).
  173. */
  174. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  175. {
  176. if (index < adev->doorbell.num_doorbells) {
  177. return readl(adev->doorbell.ptr + index);
  178. } else {
  179. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  180. return 0;
  181. }
  182. }
  183. /**
  184. * amdgpu_mm_wdoorbell - write a doorbell dword
  185. *
  186. * @adev: amdgpu_device pointer
  187. * @index: doorbell index
  188. * @v: value to write
  189. *
  190. * Writes @v to the doorbell aperture at the
  191. * requested doorbell index (CIK).
  192. */
  193. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  194. {
  195. if (index < adev->doorbell.num_doorbells) {
  196. writel(v, adev->doorbell.ptr + index);
  197. } else {
  198. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  199. }
  200. }
  201. /**
  202. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  203. *
  204. * @adev: amdgpu_device pointer
  205. * @index: doorbell index
  206. *
  207. * Returns the value in the doorbell aperture at the
  208. * requested doorbell index (VEGA10+).
  209. */
  210. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  211. {
  212. if (index < adev->doorbell.num_doorbells) {
  213. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  214. } else {
  215. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  216. return 0;
  217. }
  218. }
  219. /**
  220. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  221. *
  222. * @adev: amdgpu_device pointer
  223. * @index: doorbell index
  224. * @v: value to write
  225. *
  226. * Writes @v to the doorbell aperture at the
  227. * requested doorbell index (VEGA10+).
  228. */
  229. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  230. {
  231. if (index < adev->doorbell.num_doorbells) {
  232. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  233. } else {
  234. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  235. }
  236. }
  237. /**
  238. * amdgpu_invalid_rreg - dummy reg read function
  239. *
  240. * @adev: amdgpu device pointer
  241. * @reg: offset of register
  242. *
  243. * Dummy register read function. Used for register blocks
  244. * that certain asics don't have (all asics).
  245. * Returns the value in the register.
  246. */
  247. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  248. {
  249. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  250. BUG();
  251. return 0;
  252. }
  253. /**
  254. * amdgpu_invalid_wreg - dummy reg write function
  255. *
  256. * @adev: amdgpu device pointer
  257. * @reg: offset of register
  258. * @v: value to write to the register
  259. *
  260. * Dummy register read function. Used for register blocks
  261. * that certain asics don't have (all asics).
  262. */
  263. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  264. {
  265. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  266. reg, v);
  267. BUG();
  268. }
  269. /**
  270. * amdgpu_block_invalid_rreg - dummy reg read function
  271. *
  272. * @adev: amdgpu device pointer
  273. * @block: offset of instance
  274. * @reg: offset of register
  275. *
  276. * Dummy register read function. Used for register blocks
  277. * that certain asics don't have (all asics).
  278. * Returns the value in the register.
  279. */
  280. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  281. uint32_t block, uint32_t reg)
  282. {
  283. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  284. reg, block);
  285. BUG();
  286. return 0;
  287. }
  288. /**
  289. * amdgpu_block_invalid_wreg - dummy reg write function
  290. *
  291. * @adev: amdgpu device pointer
  292. * @block: offset of instance
  293. * @reg: offset of register
  294. * @v: value to write to the register
  295. *
  296. * Dummy register read function. Used for register blocks
  297. * that certain asics don't have (all asics).
  298. */
  299. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  300. uint32_t block,
  301. uint32_t reg, uint32_t v)
  302. {
  303. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  304. reg, block, v);
  305. BUG();
  306. }
  307. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  308. {
  309. int r;
  310. if (adev->vram_scratch.robj == NULL) {
  311. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  312. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  313. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  314. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  315. NULL, NULL, &adev->vram_scratch.robj);
  316. if (r) {
  317. return r;
  318. }
  319. }
  320. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  321. if (unlikely(r != 0))
  322. return r;
  323. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  324. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  325. if (r) {
  326. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  327. return r;
  328. }
  329. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  330. (void **)&adev->vram_scratch.ptr);
  331. if (r)
  332. amdgpu_bo_unpin(adev->vram_scratch.robj);
  333. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  334. return r;
  335. }
  336. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  337. {
  338. int r;
  339. if (adev->vram_scratch.robj == NULL) {
  340. return;
  341. }
  342. r = amdgpu_bo_reserve(adev->vram_scratch.robj, true);
  343. if (likely(r == 0)) {
  344. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  345. amdgpu_bo_unpin(adev->vram_scratch.robj);
  346. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  347. }
  348. amdgpu_bo_unref(&adev->vram_scratch.robj);
  349. }
  350. /**
  351. * amdgpu_program_register_sequence - program an array of registers.
  352. *
  353. * @adev: amdgpu_device pointer
  354. * @registers: pointer to the register array
  355. * @array_size: size of the register array
  356. *
  357. * Programs an array or registers with and and or masks.
  358. * This is a helper for setting golden registers.
  359. */
  360. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  361. const u32 *registers,
  362. const u32 array_size)
  363. {
  364. u32 tmp, reg, and_mask, or_mask;
  365. int i;
  366. if (array_size % 3)
  367. return;
  368. for (i = 0; i < array_size; i +=3) {
  369. reg = registers[i + 0];
  370. and_mask = registers[i + 1];
  371. or_mask = registers[i + 2];
  372. if (and_mask == 0xffffffff) {
  373. tmp = or_mask;
  374. } else {
  375. tmp = RREG32(reg);
  376. tmp &= ~and_mask;
  377. tmp |= or_mask;
  378. }
  379. WREG32(reg, tmp);
  380. }
  381. }
  382. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  383. {
  384. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  385. }
  386. /*
  387. * GPU doorbell aperture helpers function.
  388. */
  389. /**
  390. * amdgpu_doorbell_init - Init doorbell driver information.
  391. *
  392. * @adev: amdgpu_device pointer
  393. *
  394. * Init doorbell driver information (CIK)
  395. * Returns 0 on success, error on failure.
  396. */
  397. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  398. {
  399. /* doorbell bar mapping */
  400. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  401. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  402. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  403. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  404. if (adev->doorbell.num_doorbells == 0)
  405. return -EINVAL;
  406. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  407. adev->doorbell.num_doorbells *
  408. sizeof(u32));
  409. if (adev->doorbell.ptr == NULL)
  410. return -ENOMEM;
  411. return 0;
  412. }
  413. /**
  414. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  415. *
  416. * @adev: amdgpu_device pointer
  417. *
  418. * Tear down doorbell driver information (CIK)
  419. */
  420. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  421. {
  422. iounmap(adev->doorbell.ptr);
  423. adev->doorbell.ptr = NULL;
  424. }
  425. /**
  426. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  427. * setup amdkfd
  428. *
  429. * @adev: amdgpu_device pointer
  430. * @aperture_base: output returning doorbell aperture base physical address
  431. * @aperture_size: output returning doorbell aperture size in bytes
  432. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  433. *
  434. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  435. * takes doorbells required for its own rings and reports the setup to amdkfd.
  436. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  437. */
  438. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  439. phys_addr_t *aperture_base,
  440. size_t *aperture_size,
  441. size_t *start_offset)
  442. {
  443. /*
  444. * The first num_doorbells are used by amdgpu.
  445. * amdkfd takes whatever's left in the aperture.
  446. */
  447. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  448. *aperture_base = adev->doorbell.base;
  449. *aperture_size = adev->doorbell.size;
  450. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  451. } else {
  452. *aperture_base = 0;
  453. *aperture_size = 0;
  454. *start_offset = 0;
  455. }
  456. }
  457. /*
  458. * amdgpu_wb_*()
  459. * Writeback is the method by which the GPU updates special pages in memory
  460. * with the status of certain GPU events (fences, ring pointers,etc.).
  461. */
  462. /**
  463. * amdgpu_wb_fini - Disable Writeback and free memory
  464. *
  465. * @adev: amdgpu_device pointer
  466. *
  467. * Disables Writeback and frees the Writeback memory (all asics).
  468. * Used at driver shutdown.
  469. */
  470. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  471. {
  472. if (adev->wb.wb_obj) {
  473. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  474. &adev->wb.gpu_addr,
  475. (void **)&adev->wb.wb);
  476. adev->wb.wb_obj = NULL;
  477. }
  478. }
  479. /**
  480. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  481. *
  482. * @adev: amdgpu_device pointer
  483. *
  484. * Initializes writeback and allocates writeback memory (all asics).
  485. * Used at driver startup.
  486. * Returns 0 on success or an -error on failure.
  487. */
  488. static int amdgpu_wb_init(struct amdgpu_device *adev)
  489. {
  490. int r;
  491. if (adev->wb.wb_obj == NULL) {
  492. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t),
  493. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  494. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  495. (void **)&adev->wb.wb);
  496. if (r) {
  497. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  498. return r;
  499. }
  500. adev->wb.num_wb = AMDGPU_MAX_WB;
  501. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  502. /* clear wb memory */
  503. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  504. }
  505. return 0;
  506. }
  507. /**
  508. * amdgpu_wb_get - Allocate a wb entry
  509. *
  510. * @adev: amdgpu_device pointer
  511. * @wb: wb index
  512. *
  513. * Allocate a wb slot for use by the driver (all asics).
  514. * Returns 0 on success or -EINVAL on failure.
  515. */
  516. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  517. {
  518. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  519. if (offset < adev->wb.num_wb) {
  520. __set_bit(offset, adev->wb.used);
  521. *wb = offset;
  522. return 0;
  523. } else {
  524. return -EINVAL;
  525. }
  526. }
  527. /**
  528. * amdgpu_wb_get_64bit - Allocate a wb entry
  529. *
  530. * @adev: amdgpu_device pointer
  531. * @wb: wb index
  532. *
  533. * Allocate a wb slot for use by the driver (all asics).
  534. * Returns 0 on success or -EINVAL on failure.
  535. */
  536. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb)
  537. {
  538. unsigned long offset = bitmap_find_next_zero_area_off(adev->wb.used,
  539. adev->wb.num_wb, 0, 2, 7, 0);
  540. if ((offset + 1) < adev->wb.num_wb) {
  541. __set_bit(offset, adev->wb.used);
  542. __set_bit(offset + 1, adev->wb.used);
  543. *wb = offset;
  544. return 0;
  545. } else {
  546. return -EINVAL;
  547. }
  548. }
  549. /**
  550. * amdgpu_wb_free - Free a wb entry
  551. *
  552. * @adev: amdgpu_device pointer
  553. * @wb: wb index
  554. *
  555. * Free a wb slot allocated for use by the driver (all asics)
  556. */
  557. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  558. {
  559. if (wb < adev->wb.num_wb)
  560. __clear_bit(wb, adev->wb.used);
  561. }
  562. /**
  563. * amdgpu_wb_free_64bit - Free a wb entry
  564. *
  565. * @adev: amdgpu_device pointer
  566. * @wb: wb index
  567. *
  568. * Free a wb slot allocated for use by the driver (all asics)
  569. */
  570. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb)
  571. {
  572. if ((wb + 1) < adev->wb.num_wb) {
  573. __clear_bit(wb, adev->wb.used);
  574. __clear_bit(wb + 1, adev->wb.used);
  575. }
  576. }
  577. /**
  578. * amdgpu_vram_location - try to find VRAM location
  579. * @adev: amdgpu device structure holding all necessary informations
  580. * @mc: memory controller structure holding memory informations
  581. * @base: base address at which to put VRAM
  582. *
  583. * Function will try to place VRAM at base address provided
  584. * as parameter (which is so far either PCI aperture address or
  585. * for IGP TOM base address).
  586. *
  587. * If there is not enough space to fit the unvisible VRAM in the 32bits
  588. * address space then we limit the VRAM size to the aperture.
  589. *
  590. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  591. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  592. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  593. * not IGP.
  594. *
  595. * Note: we use mc_vram_size as on some board we need to program the mc to
  596. * cover the whole aperture even if VRAM size is inferior to aperture size
  597. * Novell bug 204882 + along with lots of ubuntu ones
  598. *
  599. * Note: when limiting vram it's safe to overwritte real_vram_size because
  600. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  601. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  602. * ones)
  603. *
  604. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  605. * explicitly check for that though.
  606. *
  607. * FIXME: when reducing VRAM size align new size on power of 2.
  608. */
  609. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  610. {
  611. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  612. mc->vram_start = base;
  613. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  614. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  615. mc->real_vram_size = mc->aper_size;
  616. mc->mc_vram_size = mc->aper_size;
  617. }
  618. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  619. if (limit && limit < mc->real_vram_size)
  620. mc->real_vram_size = limit;
  621. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  622. mc->mc_vram_size >> 20, mc->vram_start,
  623. mc->vram_end, mc->real_vram_size >> 20);
  624. }
  625. /**
  626. * amdgpu_gart_location - try to find GTT location
  627. * @adev: amdgpu device structure holding all necessary informations
  628. * @mc: memory controller structure holding memory informations
  629. *
  630. * Function will place try to place GTT before or after VRAM.
  631. *
  632. * If GTT size is bigger than space left then we ajust GTT size.
  633. * Thus function will never fails.
  634. *
  635. * FIXME: when reducing GTT size align new size on power of 2.
  636. */
  637. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  638. {
  639. u64 size_af, size_bf;
  640. size_af = adev->mc.mc_mask - mc->vram_end;
  641. size_bf = mc->vram_start;
  642. if (size_bf > size_af) {
  643. if (mc->gart_size > size_bf) {
  644. dev_warn(adev->dev, "limiting GTT\n");
  645. mc->gart_size = size_bf;
  646. }
  647. mc->gart_start = 0;
  648. } else {
  649. if (mc->gart_size > size_af) {
  650. dev_warn(adev->dev, "limiting GTT\n");
  651. mc->gart_size = size_af;
  652. }
  653. mc->gart_start = mc->vram_end + 1;
  654. }
  655. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  656. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  657. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  658. }
  659. /*
  660. * GPU helpers function.
  661. */
  662. /**
  663. * amdgpu_need_post - check if the hw need post or not
  664. *
  665. * @adev: amdgpu_device pointer
  666. *
  667. * Check if the asic has been initialized (all asics) at driver startup
  668. * or post is needed if hw reset is performed.
  669. * Returns true if need or false if not.
  670. */
  671. bool amdgpu_need_post(struct amdgpu_device *adev)
  672. {
  673. uint32_t reg;
  674. if (adev->has_hw_reset) {
  675. adev->has_hw_reset = false;
  676. return true;
  677. }
  678. /* bios scratch used on CIK+ */
  679. if (adev->asic_type >= CHIP_BONAIRE)
  680. return amdgpu_atombios_scratch_need_asic_init(adev);
  681. /* check MEM_SIZE for older asics */
  682. reg = amdgpu_asic_get_config_memsize(adev);
  683. if ((reg != 0) && (reg != 0xffffffff))
  684. return false;
  685. return true;
  686. }
  687. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  688. {
  689. if (amdgpu_sriov_vf(adev))
  690. return false;
  691. if (amdgpu_passthrough(adev)) {
  692. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  693. * some old smc fw still need driver do vPost otherwise gpu hang, while
  694. * those smc fw version above 22.15 doesn't have this flaw, so we force
  695. * vpost executed for smc version below 22.15
  696. */
  697. if (adev->asic_type == CHIP_FIJI) {
  698. int err;
  699. uint32_t fw_ver;
  700. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  701. /* force vPost if error occured */
  702. if (err)
  703. return true;
  704. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  705. if (fw_ver < 0x00160e00)
  706. return true;
  707. }
  708. }
  709. return amdgpu_need_post(adev);
  710. }
  711. /**
  712. * amdgpu_dummy_page_init - init dummy page used by the driver
  713. *
  714. * @adev: amdgpu_device pointer
  715. *
  716. * Allocate the dummy page used by the driver (all asics).
  717. * This dummy page is used by the driver as a filler for gart entries
  718. * when pages are taken out of the GART
  719. * Returns 0 on sucess, -ENOMEM on failure.
  720. */
  721. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  722. {
  723. if (adev->dummy_page.page)
  724. return 0;
  725. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  726. if (adev->dummy_page.page == NULL)
  727. return -ENOMEM;
  728. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  729. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  730. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  731. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  732. __free_page(adev->dummy_page.page);
  733. adev->dummy_page.page = NULL;
  734. return -ENOMEM;
  735. }
  736. return 0;
  737. }
  738. /**
  739. * amdgpu_dummy_page_fini - free dummy page used by the driver
  740. *
  741. * @adev: amdgpu_device pointer
  742. *
  743. * Frees the dummy page used by the driver (all asics).
  744. */
  745. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  746. {
  747. if (adev->dummy_page.page == NULL)
  748. return;
  749. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  750. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  751. __free_page(adev->dummy_page.page);
  752. adev->dummy_page.page = NULL;
  753. }
  754. /* ATOM accessor methods */
  755. /*
  756. * ATOM is an interpreted byte code stored in tables in the vbios. The
  757. * driver registers callbacks to access registers and the interpreter
  758. * in the driver parses the tables and executes then to program specific
  759. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  760. * atombios.h, and atom.c
  761. */
  762. /**
  763. * cail_pll_read - read PLL register
  764. *
  765. * @info: atom card_info pointer
  766. * @reg: PLL register offset
  767. *
  768. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  769. * Returns the value of the PLL register.
  770. */
  771. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  772. {
  773. return 0;
  774. }
  775. /**
  776. * cail_pll_write - write PLL register
  777. *
  778. * @info: atom card_info pointer
  779. * @reg: PLL register offset
  780. * @val: value to write to the pll register
  781. *
  782. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  783. */
  784. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  785. {
  786. }
  787. /**
  788. * cail_mc_read - read MC (Memory Controller) register
  789. *
  790. * @info: atom card_info pointer
  791. * @reg: MC register offset
  792. *
  793. * Provides an MC register accessor for the atom interpreter (r4xx+).
  794. * Returns the value of the MC register.
  795. */
  796. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  797. {
  798. return 0;
  799. }
  800. /**
  801. * cail_mc_write - write MC (Memory Controller) register
  802. *
  803. * @info: atom card_info pointer
  804. * @reg: MC register offset
  805. * @val: value to write to the pll register
  806. *
  807. * Provides a MC register accessor for the atom interpreter (r4xx+).
  808. */
  809. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  810. {
  811. }
  812. /**
  813. * cail_reg_write - write MMIO register
  814. *
  815. * @info: atom card_info pointer
  816. * @reg: MMIO register offset
  817. * @val: value to write to the pll register
  818. *
  819. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  820. */
  821. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  822. {
  823. struct amdgpu_device *adev = info->dev->dev_private;
  824. WREG32(reg, val);
  825. }
  826. /**
  827. * cail_reg_read - read MMIO register
  828. *
  829. * @info: atom card_info pointer
  830. * @reg: MMIO register offset
  831. *
  832. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  833. * Returns the value of the MMIO register.
  834. */
  835. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  836. {
  837. struct amdgpu_device *adev = info->dev->dev_private;
  838. uint32_t r;
  839. r = RREG32(reg);
  840. return r;
  841. }
  842. /**
  843. * cail_ioreg_write - write IO register
  844. *
  845. * @info: atom card_info pointer
  846. * @reg: IO register offset
  847. * @val: value to write to the pll register
  848. *
  849. * Provides a IO register accessor for the atom interpreter (r4xx+).
  850. */
  851. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  852. {
  853. struct amdgpu_device *adev = info->dev->dev_private;
  854. WREG32_IO(reg, val);
  855. }
  856. /**
  857. * cail_ioreg_read - read IO register
  858. *
  859. * @info: atom card_info pointer
  860. * @reg: IO register offset
  861. *
  862. * Provides an IO register accessor for the atom interpreter (r4xx+).
  863. * Returns the value of the IO register.
  864. */
  865. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  866. {
  867. struct amdgpu_device *adev = info->dev->dev_private;
  868. uint32_t r;
  869. r = RREG32_IO(reg);
  870. return r;
  871. }
  872. /**
  873. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  874. *
  875. * @adev: amdgpu_device pointer
  876. *
  877. * Frees the driver info and register access callbacks for the ATOM
  878. * interpreter (r4xx+).
  879. * Called at driver shutdown.
  880. */
  881. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  882. {
  883. if (adev->mode_info.atom_context) {
  884. kfree(adev->mode_info.atom_context->scratch);
  885. kfree(adev->mode_info.atom_context->iio);
  886. }
  887. kfree(adev->mode_info.atom_context);
  888. adev->mode_info.atom_context = NULL;
  889. kfree(adev->mode_info.atom_card_info);
  890. adev->mode_info.atom_card_info = NULL;
  891. }
  892. /**
  893. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  894. *
  895. * @adev: amdgpu_device pointer
  896. *
  897. * Initializes the driver info and register access callbacks for the
  898. * ATOM interpreter (r4xx+).
  899. * Returns 0 on sucess, -ENOMEM on failure.
  900. * Called at driver startup.
  901. */
  902. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  903. {
  904. struct card_info *atom_card_info =
  905. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  906. if (!atom_card_info)
  907. return -ENOMEM;
  908. adev->mode_info.atom_card_info = atom_card_info;
  909. atom_card_info->dev = adev->ddev;
  910. atom_card_info->reg_read = cail_reg_read;
  911. atom_card_info->reg_write = cail_reg_write;
  912. /* needed for iio ops */
  913. if (adev->rio_mem) {
  914. atom_card_info->ioreg_read = cail_ioreg_read;
  915. atom_card_info->ioreg_write = cail_ioreg_write;
  916. } else {
  917. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  918. atom_card_info->ioreg_read = cail_reg_read;
  919. atom_card_info->ioreg_write = cail_reg_write;
  920. }
  921. atom_card_info->mc_read = cail_mc_read;
  922. atom_card_info->mc_write = cail_mc_write;
  923. atom_card_info->pll_read = cail_pll_read;
  924. atom_card_info->pll_write = cail_pll_write;
  925. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  926. if (!adev->mode_info.atom_context) {
  927. amdgpu_atombios_fini(adev);
  928. return -ENOMEM;
  929. }
  930. mutex_init(&adev->mode_info.atom_context->mutex);
  931. if (adev->is_atom_fw) {
  932. amdgpu_atomfirmware_scratch_regs_init(adev);
  933. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  934. } else {
  935. amdgpu_atombios_scratch_regs_init(adev);
  936. amdgpu_atombios_allocate_fb_scratch(adev);
  937. }
  938. return 0;
  939. }
  940. /* if we get transitioned to only one device, take VGA back */
  941. /**
  942. * amdgpu_vga_set_decode - enable/disable vga decode
  943. *
  944. * @cookie: amdgpu_device pointer
  945. * @state: enable/disable vga decode
  946. *
  947. * Enable/disable vga decode (all asics).
  948. * Returns VGA resource flags.
  949. */
  950. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  951. {
  952. struct amdgpu_device *adev = cookie;
  953. amdgpu_asic_set_vga_state(adev, state);
  954. if (state)
  955. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  956. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  957. else
  958. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  959. }
  960. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  961. {
  962. /* defines number of bits in page table versus page directory,
  963. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  964. * page table and the remaining bits are in the page directory */
  965. if (amdgpu_vm_block_size == -1)
  966. return;
  967. if (amdgpu_vm_block_size < 9) {
  968. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  969. amdgpu_vm_block_size);
  970. goto def_value;
  971. }
  972. if (amdgpu_vm_block_size > 24 ||
  973. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  974. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  975. amdgpu_vm_block_size);
  976. goto def_value;
  977. }
  978. return;
  979. def_value:
  980. amdgpu_vm_block_size = -1;
  981. }
  982. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  983. {
  984. /* no need to check the default value */
  985. if (amdgpu_vm_size == -1)
  986. return;
  987. if (!is_power_of_2(amdgpu_vm_size)) {
  988. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  989. amdgpu_vm_size);
  990. goto def_value;
  991. }
  992. if (amdgpu_vm_size < 1) {
  993. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  994. amdgpu_vm_size);
  995. goto def_value;
  996. }
  997. /*
  998. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  999. */
  1000. if (amdgpu_vm_size > 1024) {
  1001. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1002. amdgpu_vm_size);
  1003. goto def_value;
  1004. }
  1005. return;
  1006. def_value:
  1007. amdgpu_vm_size = -1;
  1008. }
  1009. /**
  1010. * amdgpu_check_arguments - validate module params
  1011. *
  1012. * @adev: amdgpu_device pointer
  1013. *
  1014. * Validates certain module parameters and updates
  1015. * the associated values used by the driver (all asics).
  1016. */
  1017. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1018. {
  1019. if (amdgpu_sched_jobs < 4) {
  1020. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1021. amdgpu_sched_jobs);
  1022. amdgpu_sched_jobs = 4;
  1023. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1024. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1025. amdgpu_sched_jobs);
  1026. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1027. }
  1028. if (amdgpu_gart_size < 32) {
  1029. /* gart size must be greater or equal to 32M */
  1030. dev_warn(adev->dev, "gart size (%d) too small\n",
  1031. amdgpu_gart_size);
  1032. amdgpu_gart_size = 32;
  1033. }
  1034. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1035. /* gtt size must be greater or equal to 32M */
  1036. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1037. amdgpu_gtt_size);
  1038. amdgpu_gtt_size = -1;
  1039. }
  1040. amdgpu_check_vm_size(adev);
  1041. amdgpu_check_block_size(adev);
  1042. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1043. !is_power_of_2(amdgpu_vram_page_split))) {
  1044. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1045. amdgpu_vram_page_split);
  1046. amdgpu_vram_page_split = 1024;
  1047. }
  1048. }
  1049. /**
  1050. * amdgpu_switcheroo_set_state - set switcheroo state
  1051. *
  1052. * @pdev: pci dev pointer
  1053. * @state: vga_switcheroo state
  1054. *
  1055. * Callback for the switcheroo driver. Suspends or resumes the
  1056. * the asics before or after it is powered up using ACPI methods.
  1057. */
  1058. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1059. {
  1060. struct drm_device *dev = pci_get_drvdata(pdev);
  1061. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1062. return;
  1063. if (state == VGA_SWITCHEROO_ON) {
  1064. unsigned d3_delay = dev->pdev->d3_delay;
  1065. pr_info("amdgpu: switched on\n");
  1066. /* don't suspend or resume card normally */
  1067. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1068. amdgpu_device_resume(dev, true, true);
  1069. dev->pdev->d3_delay = d3_delay;
  1070. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1071. drm_kms_helper_poll_enable(dev);
  1072. } else {
  1073. pr_info("amdgpu: switched off\n");
  1074. drm_kms_helper_poll_disable(dev);
  1075. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1076. amdgpu_device_suspend(dev, true, true);
  1077. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1078. }
  1079. }
  1080. /**
  1081. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1082. *
  1083. * @pdev: pci dev pointer
  1084. *
  1085. * Callback for the switcheroo driver. Check of the switcheroo
  1086. * state can be changed.
  1087. * Returns true if the state can be changed, false if not.
  1088. */
  1089. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1090. {
  1091. struct drm_device *dev = pci_get_drvdata(pdev);
  1092. /*
  1093. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1094. * locking inversion with the driver load path. And the access here is
  1095. * completely racy anyway. So don't bother with locking for now.
  1096. */
  1097. return dev->open_count == 0;
  1098. }
  1099. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1100. .set_gpu_state = amdgpu_switcheroo_set_state,
  1101. .reprobe = NULL,
  1102. .can_switch = amdgpu_switcheroo_can_switch,
  1103. };
  1104. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1105. enum amd_ip_block_type block_type,
  1106. enum amd_clockgating_state state)
  1107. {
  1108. int i, r = 0;
  1109. for (i = 0; i < adev->num_ip_blocks; i++) {
  1110. if (!adev->ip_blocks[i].status.valid)
  1111. continue;
  1112. if (adev->ip_blocks[i].version->type != block_type)
  1113. continue;
  1114. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1115. continue;
  1116. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1117. (void *)adev, state);
  1118. if (r)
  1119. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1120. adev->ip_blocks[i].version->funcs->name, r);
  1121. }
  1122. return r;
  1123. }
  1124. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1125. enum amd_ip_block_type block_type,
  1126. enum amd_powergating_state state)
  1127. {
  1128. int i, r = 0;
  1129. for (i = 0; i < adev->num_ip_blocks; i++) {
  1130. if (!adev->ip_blocks[i].status.valid)
  1131. continue;
  1132. if (adev->ip_blocks[i].version->type != block_type)
  1133. continue;
  1134. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1135. continue;
  1136. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1137. (void *)adev, state);
  1138. if (r)
  1139. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1140. adev->ip_blocks[i].version->funcs->name, r);
  1141. }
  1142. return r;
  1143. }
  1144. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1145. {
  1146. int i;
  1147. for (i = 0; i < adev->num_ip_blocks; i++) {
  1148. if (!adev->ip_blocks[i].status.valid)
  1149. continue;
  1150. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1151. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1152. }
  1153. }
  1154. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1155. enum amd_ip_block_type block_type)
  1156. {
  1157. int i, r;
  1158. for (i = 0; i < adev->num_ip_blocks; i++) {
  1159. if (!adev->ip_blocks[i].status.valid)
  1160. continue;
  1161. if (adev->ip_blocks[i].version->type == block_type) {
  1162. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1163. if (r)
  1164. return r;
  1165. break;
  1166. }
  1167. }
  1168. return 0;
  1169. }
  1170. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1171. enum amd_ip_block_type block_type)
  1172. {
  1173. int i;
  1174. for (i = 0; i < adev->num_ip_blocks; i++) {
  1175. if (!adev->ip_blocks[i].status.valid)
  1176. continue;
  1177. if (adev->ip_blocks[i].version->type == block_type)
  1178. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1179. }
  1180. return true;
  1181. }
  1182. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1183. enum amd_ip_block_type type)
  1184. {
  1185. int i;
  1186. for (i = 0; i < adev->num_ip_blocks; i++)
  1187. if (adev->ip_blocks[i].version->type == type)
  1188. return &adev->ip_blocks[i];
  1189. return NULL;
  1190. }
  1191. /**
  1192. * amdgpu_ip_block_version_cmp
  1193. *
  1194. * @adev: amdgpu_device pointer
  1195. * @type: enum amd_ip_block_type
  1196. * @major: major version
  1197. * @minor: minor version
  1198. *
  1199. * return 0 if equal or greater
  1200. * return 1 if smaller or the ip_block doesn't exist
  1201. */
  1202. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1203. enum amd_ip_block_type type,
  1204. u32 major, u32 minor)
  1205. {
  1206. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1207. if (ip_block && ((ip_block->version->major > major) ||
  1208. ((ip_block->version->major == major) &&
  1209. (ip_block->version->minor >= minor))))
  1210. return 0;
  1211. return 1;
  1212. }
  1213. /**
  1214. * amdgpu_ip_block_add
  1215. *
  1216. * @adev: amdgpu_device pointer
  1217. * @ip_block_version: pointer to the IP to add
  1218. *
  1219. * Adds the IP block driver information to the collection of IPs
  1220. * on the asic.
  1221. */
  1222. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1223. const struct amdgpu_ip_block_version *ip_block_version)
  1224. {
  1225. if (!ip_block_version)
  1226. return -EINVAL;
  1227. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1228. ip_block_version->funcs->name);
  1229. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1230. return 0;
  1231. }
  1232. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1233. {
  1234. adev->enable_virtual_display = false;
  1235. if (amdgpu_virtual_display) {
  1236. struct drm_device *ddev = adev->ddev;
  1237. const char *pci_address_name = pci_name(ddev->pdev);
  1238. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1239. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1240. pciaddstr_tmp = pciaddstr;
  1241. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1242. pciaddname = strsep(&pciaddname_tmp, ",");
  1243. if (!strcmp("all", pciaddname)
  1244. || !strcmp(pci_address_name, pciaddname)) {
  1245. long num_crtc;
  1246. int res = -1;
  1247. adev->enable_virtual_display = true;
  1248. if (pciaddname_tmp)
  1249. res = kstrtol(pciaddname_tmp, 10,
  1250. &num_crtc);
  1251. if (!res) {
  1252. if (num_crtc < 1)
  1253. num_crtc = 1;
  1254. if (num_crtc > 6)
  1255. num_crtc = 6;
  1256. adev->mode_info.num_crtc = num_crtc;
  1257. } else {
  1258. adev->mode_info.num_crtc = 1;
  1259. }
  1260. break;
  1261. }
  1262. }
  1263. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1264. amdgpu_virtual_display, pci_address_name,
  1265. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1266. kfree(pciaddstr);
  1267. }
  1268. }
  1269. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1270. {
  1271. const char *chip_name;
  1272. char fw_name[30];
  1273. int err;
  1274. const struct gpu_info_firmware_header_v1_0 *hdr;
  1275. adev->firmware.gpu_info_fw = NULL;
  1276. switch (adev->asic_type) {
  1277. case CHIP_TOPAZ:
  1278. case CHIP_TONGA:
  1279. case CHIP_FIJI:
  1280. case CHIP_POLARIS11:
  1281. case CHIP_POLARIS10:
  1282. case CHIP_POLARIS12:
  1283. case CHIP_CARRIZO:
  1284. case CHIP_STONEY:
  1285. #ifdef CONFIG_DRM_AMDGPU_SI
  1286. case CHIP_VERDE:
  1287. case CHIP_TAHITI:
  1288. case CHIP_PITCAIRN:
  1289. case CHIP_OLAND:
  1290. case CHIP_HAINAN:
  1291. #endif
  1292. #ifdef CONFIG_DRM_AMDGPU_CIK
  1293. case CHIP_BONAIRE:
  1294. case CHIP_HAWAII:
  1295. case CHIP_KAVERI:
  1296. case CHIP_KABINI:
  1297. case CHIP_MULLINS:
  1298. #endif
  1299. default:
  1300. return 0;
  1301. case CHIP_VEGA10:
  1302. chip_name = "vega10";
  1303. break;
  1304. case CHIP_RAVEN:
  1305. chip_name = "raven";
  1306. break;
  1307. }
  1308. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1309. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1310. if (err) {
  1311. dev_err(adev->dev,
  1312. "Failed to load gpu_info firmware \"%s\"\n",
  1313. fw_name);
  1314. goto out;
  1315. }
  1316. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1317. if (err) {
  1318. dev_err(adev->dev,
  1319. "Failed to validate gpu_info firmware \"%s\"\n",
  1320. fw_name);
  1321. goto out;
  1322. }
  1323. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1324. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1325. switch (hdr->version_major) {
  1326. case 1:
  1327. {
  1328. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1329. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1330. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1331. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1332. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1333. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1334. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1335. adev->gfx.config.max_texture_channel_caches =
  1336. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1337. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1338. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1339. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1340. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1341. adev->gfx.config.double_offchip_lds_buf =
  1342. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1343. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1344. adev->gfx.cu_info.max_waves_per_simd =
  1345. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1346. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1347. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1348. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1349. break;
  1350. }
  1351. default:
  1352. dev_err(adev->dev,
  1353. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1354. err = -EINVAL;
  1355. goto out;
  1356. }
  1357. out:
  1358. return err;
  1359. }
  1360. static int amdgpu_early_init(struct amdgpu_device *adev)
  1361. {
  1362. int i, r;
  1363. amdgpu_device_enable_virtual_display(adev);
  1364. switch (adev->asic_type) {
  1365. case CHIP_TOPAZ:
  1366. case CHIP_TONGA:
  1367. case CHIP_FIJI:
  1368. case CHIP_POLARIS11:
  1369. case CHIP_POLARIS10:
  1370. case CHIP_POLARIS12:
  1371. case CHIP_CARRIZO:
  1372. case CHIP_STONEY:
  1373. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1374. adev->family = AMDGPU_FAMILY_CZ;
  1375. else
  1376. adev->family = AMDGPU_FAMILY_VI;
  1377. r = vi_set_ip_blocks(adev);
  1378. if (r)
  1379. return r;
  1380. break;
  1381. #ifdef CONFIG_DRM_AMDGPU_SI
  1382. case CHIP_VERDE:
  1383. case CHIP_TAHITI:
  1384. case CHIP_PITCAIRN:
  1385. case CHIP_OLAND:
  1386. case CHIP_HAINAN:
  1387. adev->family = AMDGPU_FAMILY_SI;
  1388. r = si_set_ip_blocks(adev);
  1389. if (r)
  1390. return r;
  1391. break;
  1392. #endif
  1393. #ifdef CONFIG_DRM_AMDGPU_CIK
  1394. case CHIP_BONAIRE:
  1395. case CHIP_HAWAII:
  1396. case CHIP_KAVERI:
  1397. case CHIP_KABINI:
  1398. case CHIP_MULLINS:
  1399. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1400. adev->family = AMDGPU_FAMILY_CI;
  1401. else
  1402. adev->family = AMDGPU_FAMILY_KV;
  1403. r = cik_set_ip_blocks(adev);
  1404. if (r)
  1405. return r;
  1406. break;
  1407. #endif
  1408. case CHIP_VEGA10:
  1409. case CHIP_RAVEN:
  1410. if (adev->asic_type == CHIP_RAVEN)
  1411. adev->family = AMDGPU_FAMILY_RV;
  1412. else
  1413. adev->family = AMDGPU_FAMILY_AI;
  1414. r = soc15_set_ip_blocks(adev);
  1415. if (r)
  1416. return r;
  1417. break;
  1418. default:
  1419. /* FIXME: not supported yet */
  1420. return -EINVAL;
  1421. }
  1422. r = amdgpu_device_parse_gpu_info_fw(adev);
  1423. if (r)
  1424. return r;
  1425. if (amdgpu_sriov_vf(adev)) {
  1426. r = amdgpu_virt_request_full_gpu(adev, true);
  1427. if (r)
  1428. return r;
  1429. }
  1430. for (i = 0; i < adev->num_ip_blocks; i++) {
  1431. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1432. DRM_ERROR("disabled ip block: %d <%s>\n",
  1433. i, adev->ip_blocks[i].version->funcs->name);
  1434. adev->ip_blocks[i].status.valid = false;
  1435. } else {
  1436. if (adev->ip_blocks[i].version->funcs->early_init) {
  1437. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1438. if (r == -ENOENT) {
  1439. adev->ip_blocks[i].status.valid = false;
  1440. } else if (r) {
  1441. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1442. adev->ip_blocks[i].version->funcs->name, r);
  1443. return r;
  1444. } else {
  1445. adev->ip_blocks[i].status.valid = true;
  1446. }
  1447. } else {
  1448. adev->ip_blocks[i].status.valid = true;
  1449. }
  1450. }
  1451. }
  1452. adev->cg_flags &= amdgpu_cg_mask;
  1453. adev->pg_flags &= amdgpu_pg_mask;
  1454. return 0;
  1455. }
  1456. static int amdgpu_init(struct amdgpu_device *adev)
  1457. {
  1458. int i, r;
  1459. for (i = 0; i < adev->num_ip_blocks; i++) {
  1460. if (!adev->ip_blocks[i].status.valid)
  1461. continue;
  1462. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1463. if (r) {
  1464. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1465. adev->ip_blocks[i].version->funcs->name, r);
  1466. return r;
  1467. }
  1468. adev->ip_blocks[i].status.sw = true;
  1469. /* need to do gmc hw init early so we can allocate gpu mem */
  1470. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1471. r = amdgpu_vram_scratch_init(adev);
  1472. if (r) {
  1473. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1474. return r;
  1475. }
  1476. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1477. if (r) {
  1478. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1479. return r;
  1480. }
  1481. r = amdgpu_wb_init(adev);
  1482. if (r) {
  1483. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1484. return r;
  1485. }
  1486. adev->ip_blocks[i].status.hw = true;
  1487. /* right after GMC hw init, we create CSA */
  1488. if (amdgpu_sriov_vf(adev)) {
  1489. r = amdgpu_allocate_static_csa(adev);
  1490. if (r) {
  1491. DRM_ERROR("allocate CSA failed %d\n", r);
  1492. return r;
  1493. }
  1494. }
  1495. }
  1496. }
  1497. for (i = 0; i < adev->num_ip_blocks; i++) {
  1498. if (!adev->ip_blocks[i].status.sw)
  1499. continue;
  1500. /* gmc hw init is done early */
  1501. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1502. continue;
  1503. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1504. if (r) {
  1505. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1506. adev->ip_blocks[i].version->funcs->name, r);
  1507. return r;
  1508. }
  1509. adev->ip_blocks[i].status.hw = true;
  1510. }
  1511. return 0;
  1512. }
  1513. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1514. {
  1515. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1516. }
  1517. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1518. {
  1519. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1520. AMDGPU_RESET_MAGIC_NUM);
  1521. }
  1522. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1523. {
  1524. int i = 0, r;
  1525. for (i = 0; i < adev->num_ip_blocks; i++) {
  1526. if (!adev->ip_blocks[i].status.valid)
  1527. continue;
  1528. /* skip CG for VCE/UVD, it's handled specially */
  1529. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1530. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1531. /* enable clockgating to save power */
  1532. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1533. AMD_CG_STATE_GATE);
  1534. if (r) {
  1535. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1536. adev->ip_blocks[i].version->funcs->name, r);
  1537. return r;
  1538. }
  1539. }
  1540. }
  1541. return 0;
  1542. }
  1543. static int amdgpu_late_init(struct amdgpu_device *adev)
  1544. {
  1545. int i = 0, r;
  1546. for (i = 0; i < adev->num_ip_blocks; i++) {
  1547. if (!adev->ip_blocks[i].status.valid)
  1548. continue;
  1549. if (adev->ip_blocks[i].version->funcs->late_init) {
  1550. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1551. if (r) {
  1552. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1553. adev->ip_blocks[i].version->funcs->name, r);
  1554. return r;
  1555. }
  1556. adev->ip_blocks[i].status.late_initialized = true;
  1557. }
  1558. }
  1559. mod_delayed_work(system_wq, &adev->late_init_work,
  1560. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1561. amdgpu_fill_reset_magic(adev);
  1562. return 0;
  1563. }
  1564. static int amdgpu_fini(struct amdgpu_device *adev)
  1565. {
  1566. int i, r;
  1567. /* need to disable SMC first */
  1568. for (i = 0; i < adev->num_ip_blocks; i++) {
  1569. if (!adev->ip_blocks[i].status.hw)
  1570. continue;
  1571. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1572. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1573. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1574. AMD_CG_STATE_UNGATE);
  1575. if (r) {
  1576. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1577. adev->ip_blocks[i].version->funcs->name, r);
  1578. return r;
  1579. }
  1580. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1581. /* XXX handle errors */
  1582. if (r) {
  1583. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1584. adev->ip_blocks[i].version->funcs->name, r);
  1585. }
  1586. adev->ip_blocks[i].status.hw = false;
  1587. break;
  1588. }
  1589. }
  1590. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1591. if (!adev->ip_blocks[i].status.hw)
  1592. continue;
  1593. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1594. amdgpu_wb_fini(adev);
  1595. amdgpu_vram_scratch_fini(adev);
  1596. }
  1597. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1598. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1599. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1600. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1601. AMD_CG_STATE_UNGATE);
  1602. if (r) {
  1603. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1604. adev->ip_blocks[i].version->funcs->name, r);
  1605. return r;
  1606. }
  1607. }
  1608. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1609. /* XXX handle errors */
  1610. if (r) {
  1611. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1612. adev->ip_blocks[i].version->funcs->name, r);
  1613. }
  1614. adev->ip_blocks[i].status.hw = false;
  1615. }
  1616. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1617. if (!adev->ip_blocks[i].status.sw)
  1618. continue;
  1619. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1620. /* XXX handle errors */
  1621. if (r) {
  1622. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1623. adev->ip_blocks[i].version->funcs->name, r);
  1624. }
  1625. adev->ip_blocks[i].status.sw = false;
  1626. adev->ip_blocks[i].status.valid = false;
  1627. }
  1628. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1629. if (!adev->ip_blocks[i].status.late_initialized)
  1630. continue;
  1631. if (adev->ip_blocks[i].version->funcs->late_fini)
  1632. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1633. adev->ip_blocks[i].status.late_initialized = false;
  1634. }
  1635. if (amdgpu_sriov_vf(adev)) {
  1636. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1637. amdgpu_virt_release_full_gpu(adev, false);
  1638. }
  1639. return 0;
  1640. }
  1641. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1642. {
  1643. struct amdgpu_device *adev =
  1644. container_of(work, struct amdgpu_device, late_init_work.work);
  1645. amdgpu_late_set_cg_state(adev);
  1646. }
  1647. int amdgpu_suspend(struct amdgpu_device *adev)
  1648. {
  1649. int i, r;
  1650. if (amdgpu_sriov_vf(adev))
  1651. amdgpu_virt_request_full_gpu(adev, false);
  1652. /* ungate SMC block first */
  1653. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1654. AMD_CG_STATE_UNGATE);
  1655. if (r) {
  1656. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1657. }
  1658. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1659. if (!adev->ip_blocks[i].status.valid)
  1660. continue;
  1661. /* ungate blocks so that suspend can properly shut them down */
  1662. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1663. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1664. AMD_CG_STATE_UNGATE);
  1665. if (r) {
  1666. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1667. adev->ip_blocks[i].version->funcs->name, r);
  1668. }
  1669. }
  1670. /* XXX handle errors */
  1671. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1672. /* XXX handle errors */
  1673. if (r) {
  1674. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1675. adev->ip_blocks[i].version->funcs->name, r);
  1676. }
  1677. }
  1678. if (amdgpu_sriov_vf(adev))
  1679. amdgpu_virt_release_full_gpu(adev, false);
  1680. return 0;
  1681. }
  1682. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1683. {
  1684. int i, r;
  1685. static enum amd_ip_block_type ip_order[] = {
  1686. AMD_IP_BLOCK_TYPE_GMC,
  1687. AMD_IP_BLOCK_TYPE_COMMON,
  1688. AMD_IP_BLOCK_TYPE_IH,
  1689. };
  1690. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1691. int j;
  1692. struct amdgpu_ip_block *block;
  1693. for (j = 0; j < adev->num_ip_blocks; j++) {
  1694. block = &adev->ip_blocks[j];
  1695. if (block->version->type != ip_order[i] ||
  1696. !block->status.valid)
  1697. continue;
  1698. r = block->version->funcs->hw_init(adev);
  1699. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1700. }
  1701. }
  1702. return 0;
  1703. }
  1704. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1705. {
  1706. int i, r;
  1707. static enum amd_ip_block_type ip_order[] = {
  1708. AMD_IP_BLOCK_TYPE_SMC,
  1709. AMD_IP_BLOCK_TYPE_DCE,
  1710. AMD_IP_BLOCK_TYPE_GFX,
  1711. AMD_IP_BLOCK_TYPE_SDMA,
  1712. AMD_IP_BLOCK_TYPE_VCE,
  1713. };
  1714. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1715. int j;
  1716. struct amdgpu_ip_block *block;
  1717. for (j = 0; j < adev->num_ip_blocks; j++) {
  1718. block = &adev->ip_blocks[j];
  1719. if (block->version->type != ip_order[i] ||
  1720. !block->status.valid)
  1721. continue;
  1722. r = block->version->funcs->hw_init(adev);
  1723. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1724. }
  1725. }
  1726. return 0;
  1727. }
  1728. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1729. {
  1730. int i, r;
  1731. for (i = 0; i < adev->num_ip_blocks; i++) {
  1732. if (!adev->ip_blocks[i].status.valid)
  1733. continue;
  1734. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1735. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1736. adev->ip_blocks[i].version->type ==
  1737. AMD_IP_BLOCK_TYPE_IH) {
  1738. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1739. if (r) {
  1740. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1741. adev->ip_blocks[i].version->funcs->name, r);
  1742. return r;
  1743. }
  1744. }
  1745. }
  1746. return 0;
  1747. }
  1748. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1749. {
  1750. int i, r;
  1751. for (i = 0; i < adev->num_ip_blocks; i++) {
  1752. if (!adev->ip_blocks[i].status.valid)
  1753. continue;
  1754. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1755. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1756. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1757. continue;
  1758. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1759. if (r) {
  1760. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1761. adev->ip_blocks[i].version->funcs->name, r);
  1762. return r;
  1763. }
  1764. }
  1765. return 0;
  1766. }
  1767. static int amdgpu_resume(struct amdgpu_device *adev)
  1768. {
  1769. int r;
  1770. r = amdgpu_resume_phase1(adev);
  1771. if (r)
  1772. return r;
  1773. r = amdgpu_resume_phase2(adev);
  1774. return r;
  1775. }
  1776. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1777. {
  1778. if (adev->is_atom_fw) {
  1779. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1780. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1781. } else {
  1782. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1783. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1784. }
  1785. }
  1786. /**
  1787. * amdgpu_device_init - initialize the driver
  1788. *
  1789. * @adev: amdgpu_device pointer
  1790. * @pdev: drm dev pointer
  1791. * @pdev: pci dev pointer
  1792. * @flags: driver flags
  1793. *
  1794. * Initializes the driver info and hw (all asics).
  1795. * Returns 0 for success or an error on failure.
  1796. * Called at driver startup.
  1797. */
  1798. int amdgpu_device_init(struct amdgpu_device *adev,
  1799. struct drm_device *ddev,
  1800. struct pci_dev *pdev,
  1801. uint32_t flags)
  1802. {
  1803. int r, i;
  1804. bool runtime = false;
  1805. u32 max_MBps;
  1806. adev->shutdown = false;
  1807. adev->dev = &pdev->dev;
  1808. adev->ddev = ddev;
  1809. adev->pdev = pdev;
  1810. adev->flags = flags;
  1811. adev->asic_type = flags & AMD_ASIC_MASK;
  1812. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1813. adev->mc.gart_size = 512 * 1024 * 1024;
  1814. adev->accel_working = false;
  1815. adev->num_rings = 0;
  1816. adev->mman.buffer_funcs = NULL;
  1817. adev->mman.buffer_funcs_ring = NULL;
  1818. adev->vm_manager.vm_pte_funcs = NULL;
  1819. adev->vm_manager.vm_pte_num_rings = 0;
  1820. adev->gart.gart_funcs = NULL;
  1821. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1822. adev->smc_rreg = &amdgpu_invalid_rreg;
  1823. adev->smc_wreg = &amdgpu_invalid_wreg;
  1824. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1825. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1826. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1827. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1828. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1829. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1830. adev->didt_rreg = &amdgpu_invalid_rreg;
  1831. adev->didt_wreg = &amdgpu_invalid_wreg;
  1832. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1833. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1834. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1835. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1836. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1837. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1838. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1839. /* mutex initialization are all done here so we
  1840. * can recall function without having locking issues */
  1841. atomic_set(&adev->irq.ih.lock, 0);
  1842. mutex_init(&adev->firmware.mutex);
  1843. mutex_init(&adev->pm.mutex);
  1844. mutex_init(&adev->gfx.gpu_clock_mutex);
  1845. mutex_init(&adev->srbm_mutex);
  1846. mutex_init(&adev->grbm_idx_mutex);
  1847. mutex_init(&adev->mn_lock);
  1848. hash_init(adev->mn_hash);
  1849. amdgpu_check_arguments(adev);
  1850. spin_lock_init(&adev->mmio_idx_lock);
  1851. spin_lock_init(&adev->smc_idx_lock);
  1852. spin_lock_init(&adev->pcie_idx_lock);
  1853. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1854. spin_lock_init(&adev->didt_idx_lock);
  1855. spin_lock_init(&adev->gc_cac_idx_lock);
  1856. spin_lock_init(&adev->se_cac_idx_lock);
  1857. spin_lock_init(&adev->audio_endpt_idx_lock);
  1858. spin_lock_init(&adev->mm_stats.lock);
  1859. INIT_LIST_HEAD(&adev->shadow_list);
  1860. mutex_init(&adev->shadow_list_lock);
  1861. INIT_LIST_HEAD(&adev->gtt_list);
  1862. spin_lock_init(&adev->gtt_list_lock);
  1863. INIT_LIST_HEAD(&adev->ring_lru_list);
  1864. spin_lock_init(&adev->ring_lru_list_lock);
  1865. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1866. /* Registers mapping */
  1867. /* TODO: block userspace mapping of io register */
  1868. if (adev->asic_type >= CHIP_BONAIRE) {
  1869. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1870. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1871. } else {
  1872. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1873. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1874. }
  1875. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1876. if (adev->rmmio == NULL) {
  1877. return -ENOMEM;
  1878. }
  1879. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1880. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1881. if (adev->asic_type >= CHIP_BONAIRE)
  1882. /* doorbell bar mapping */
  1883. amdgpu_doorbell_init(adev);
  1884. /* io port mapping */
  1885. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1886. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1887. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1888. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1889. break;
  1890. }
  1891. }
  1892. if (adev->rio_mem == NULL)
  1893. DRM_INFO("PCI I/O BAR is not found.\n");
  1894. /* early init functions */
  1895. r = amdgpu_early_init(adev);
  1896. if (r)
  1897. return r;
  1898. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1899. /* this will fail for cards that aren't VGA class devices, just
  1900. * ignore it */
  1901. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1902. if (amdgpu_runtime_pm == 1)
  1903. runtime = true;
  1904. if (amdgpu_device_is_px(ddev))
  1905. runtime = true;
  1906. if (!pci_is_thunderbolt_attached(adev->pdev))
  1907. vga_switcheroo_register_client(adev->pdev,
  1908. &amdgpu_switcheroo_ops, runtime);
  1909. if (runtime)
  1910. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1911. /* Read BIOS */
  1912. if (!amdgpu_get_bios(adev)) {
  1913. r = -EINVAL;
  1914. goto failed;
  1915. }
  1916. r = amdgpu_atombios_init(adev);
  1917. if (r) {
  1918. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1919. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1920. goto failed;
  1921. }
  1922. /* detect if we are with an SRIOV vbios */
  1923. amdgpu_device_detect_sriov_bios(adev);
  1924. /* Post card if necessary */
  1925. if (amdgpu_vpost_needed(adev)) {
  1926. if (!adev->bios) {
  1927. dev_err(adev->dev, "no vBIOS found\n");
  1928. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1929. r = -EINVAL;
  1930. goto failed;
  1931. }
  1932. DRM_INFO("GPU posting now...\n");
  1933. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1934. if (r) {
  1935. dev_err(adev->dev, "gpu post error!\n");
  1936. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1937. goto failed;
  1938. }
  1939. } else {
  1940. DRM_INFO("GPU post is not needed\n");
  1941. }
  1942. if (adev->is_atom_fw) {
  1943. /* Initialize clocks */
  1944. r = amdgpu_atomfirmware_get_clock_info(adev);
  1945. if (r) {
  1946. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1947. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1948. goto failed;
  1949. }
  1950. } else {
  1951. /* Initialize clocks */
  1952. r = amdgpu_atombios_get_clock_info(adev);
  1953. if (r) {
  1954. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1955. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1956. goto failed;
  1957. }
  1958. /* init i2c buses */
  1959. amdgpu_atombios_i2c_init(adev);
  1960. }
  1961. /* Fence driver */
  1962. r = amdgpu_fence_driver_init(adev);
  1963. if (r) {
  1964. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1965. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1966. goto failed;
  1967. }
  1968. /* init the mode config */
  1969. drm_mode_config_init(adev->ddev);
  1970. r = amdgpu_init(adev);
  1971. if (r) {
  1972. dev_err(adev->dev, "amdgpu_init failed\n");
  1973. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1974. amdgpu_fini(adev);
  1975. goto failed;
  1976. }
  1977. adev->accel_working = true;
  1978. amdgpu_vm_check_compute_bug(adev);
  1979. /* Initialize the buffer migration limit. */
  1980. if (amdgpu_moverate >= 0)
  1981. max_MBps = amdgpu_moverate;
  1982. else
  1983. max_MBps = 8; /* Allow 8 MB/s. */
  1984. /* Get a log2 for easy divisions. */
  1985. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1986. r = amdgpu_ib_pool_init(adev);
  1987. if (r) {
  1988. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1989. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1990. goto failed;
  1991. }
  1992. r = amdgpu_ib_ring_tests(adev);
  1993. if (r)
  1994. DRM_ERROR("ib ring test failed (%d).\n", r);
  1995. amdgpu_fbdev_init(adev);
  1996. r = amdgpu_gem_debugfs_init(adev);
  1997. if (r)
  1998. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1999. r = amdgpu_debugfs_regs_init(adev);
  2000. if (r)
  2001. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2002. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2003. if (r)
  2004. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2005. r = amdgpu_debugfs_firmware_init(adev);
  2006. if (r)
  2007. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2008. if ((amdgpu_testing & 1)) {
  2009. if (adev->accel_working)
  2010. amdgpu_test_moves(adev);
  2011. else
  2012. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2013. }
  2014. if (amdgpu_benchmarking) {
  2015. if (adev->accel_working)
  2016. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2017. else
  2018. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2019. }
  2020. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2021. * explicit gating rather than handling it automatically.
  2022. */
  2023. r = amdgpu_late_init(adev);
  2024. if (r) {
  2025. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2026. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2027. goto failed;
  2028. }
  2029. return 0;
  2030. failed:
  2031. amdgpu_vf_error_trans_all(adev);
  2032. if (runtime)
  2033. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2034. return r;
  2035. }
  2036. /**
  2037. * amdgpu_device_fini - tear down the driver
  2038. *
  2039. * @adev: amdgpu_device pointer
  2040. *
  2041. * Tear down the driver info (all asics).
  2042. * Called at driver shutdown.
  2043. */
  2044. void amdgpu_device_fini(struct amdgpu_device *adev)
  2045. {
  2046. int r;
  2047. DRM_INFO("amdgpu: finishing device.\n");
  2048. adev->shutdown = true;
  2049. if (adev->mode_info.mode_config_initialized)
  2050. drm_crtc_force_disable_all(adev->ddev);
  2051. /* evict vram memory */
  2052. amdgpu_bo_evict_vram(adev);
  2053. amdgpu_ib_pool_fini(adev);
  2054. amdgpu_fence_driver_fini(adev);
  2055. amdgpu_fbdev_fini(adev);
  2056. r = amdgpu_fini(adev);
  2057. if (adev->firmware.gpu_info_fw) {
  2058. release_firmware(adev->firmware.gpu_info_fw);
  2059. adev->firmware.gpu_info_fw = NULL;
  2060. }
  2061. adev->accel_working = false;
  2062. cancel_delayed_work_sync(&adev->late_init_work);
  2063. /* free i2c buses */
  2064. amdgpu_i2c_fini(adev);
  2065. amdgpu_atombios_fini(adev);
  2066. kfree(adev->bios);
  2067. adev->bios = NULL;
  2068. if (!pci_is_thunderbolt_attached(adev->pdev))
  2069. vga_switcheroo_unregister_client(adev->pdev);
  2070. if (adev->flags & AMD_IS_PX)
  2071. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2072. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2073. if (adev->rio_mem)
  2074. pci_iounmap(adev->pdev, adev->rio_mem);
  2075. adev->rio_mem = NULL;
  2076. iounmap(adev->rmmio);
  2077. adev->rmmio = NULL;
  2078. if (adev->asic_type >= CHIP_BONAIRE)
  2079. amdgpu_doorbell_fini(adev);
  2080. amdgpu_debugfs_regs_cleanup(adev);
  2081. }
  2082. /*
  2083. * Suspend & resume.
  2084. */
  2085. /**
  2086. * amdgpu_device_suspend - initiate device suspend
  2087. *
  2088. * @pdev: drm dev pointer
  2089. * @state: suspend state
  2090. *
  2091. * Puts the hw in the suspend state (all asics).
  2092. * Returns 0 for success or an error on failure.
  2093. * Called at driver suspend.
  2094. */
  2095. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2096. {
  2097. struct amdgpu_device *adev;
  2098. struct drm_crtc *crtc;
  2099. struct drm_connector *connector;
  2100. int r;
  2101. if (dev == NULL || dev->dev_private == NULL) {
  2102. return -ENODEV;
  2103. }
  2104. adev = dev->dev_private;
  2105. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2106. return 0;
  2107. drm_kms_helper_poll_disable(dev);
  2108. /* turn off display hw */
  2109. drm_modeset_lock_all(dev);
  2110. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2111. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2112. }
  2113. drm_modeset_unlock_all(dev);
  2114. amdgpu_amdkfd_suspend(adev);
  2115. /* unpin the front buffers and cursors */
  2116. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2117. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2118. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2119. struct amdgpu_bo *robj;
  2120. if (amdgpu_crtc->cursor_bo) {
  2121. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2122. r = amdgpu_bo_reserve(aobj, true);
  2123. if (r == 0) {
  2124. amdgpu_bo_unpin(aobj);
  2125. amdgpu_bo_unreserve(aobj);
  2126. }
  2127. }
  2128. if (rfb == NULL || rfb->obj == NULL) {
  2129. continue;
  2130. }
  2131. robj = gem_to_amdgpu_bo(rfb->obj);
  2132. /* don't unpin kernel fb objects */
  2133. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2134. r = amdgpu_bo_reserve(robj, true);
  2135. if (r == 0) {
  2136. amdgpu_bo_unpin(robj);
  2137. amdgpu_bo_unreserve(robj);
  2138. }
  2139. }
  2140. }
  2141. /* evict vram memory */
  2142. amdgpu_bo_evict_vram(adev);
  2143. amdgpu_fence_driver_suspend(adev);
  2144. r = amdgpu_suspend(adev);
  2145. /* evict remaining vram memory
  2146. * This second call to evict vram is to evict the gart page table
  2147. * using the CPU.
  2148. */
  2149. amdgpu_bo_evict_vram(adev);
  2150. amdgpu_atombios_scratch_regs_save(adev);
  2151. pci_save_state(dev->pdev);
  2152. if (suspend) {
  2153. /* Shut down the device */
  2154. pci_disable_device(dev->pdev);
  2155. pci_set_power_state(dev->pdev, PCI_D3hot);
  2156. } else {
  2157. r = amdgpu_asic_reset(adev);
  2158. if (r)
  2159. DRM_ERROR("amdgpu asic reset failed\n");
  2160. }
  2161. if (fbcon) {
  2162. console_lock();
  2163. amdgpu_fbdev_set_suspend(adev, 1);
  2164. console_unlock();
  2165. }
  2166. return 0;
  2167. }
  2168. /**
  2169. * amdgpu_device_resume - initiate device resume
  2170. *
  2171. * @pdev: drm dev pointer
  2172. *
  2173. * Bring the hw back to operating state (all asics).
  2174. * Returns 0 for success or an error on failure.
  2175. * Called at driver resume.
  2176. */
  2177. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2178. {
  2179. struct drm_connector *connector;
  2180. struct amdgpu_device *adev = dev->dev_private;
  2181. struct drm_crtc *crtc;
  2182. int r = 0;
  2183. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2184. return 0;
  2185. if (fbcon)
  2186. console_lock();
  2187. if (resume) {
  2188. pci_set_power_state(dev->pdev, PCI_D0);
  2189. pci_restore_state(dev->pdev);
  2190. r = pci_enable_device(dev->pdev);
  2191. if (r)
  2192. goto unlock;
  2193. }
  2194. amdgpu_atombios_scratch_regs_restore(adev);
  2195. /* post card */
  2196. if (amdgpu_need_post(adev)) {
  2197. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2198. if (r)
  2199. DRM_ERROR("amdgpu asic init failed\n");
  2200. }
  2201. r = amdgpu_resume(adev);
  2202. if (r) {
  2203. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2204. goto unlock;
  2205. }
  2206. amdgpu_fence_driver_resume(adev);
  2207. if (resume) {
  2208. r = amdgpu_ib_ring_tests(adev);
  2209. if (r)
  2210. DRM_ERROR("ib ring test failed (%d).\n", r);
  2211. }
  2212. r = amdgpu_late_init(adev);
  2213. if (r)
  2214. goto unlock;
  2215. /* pin cursors */
  2216. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2217. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2218. if (amdgpu_crtc->cursor_bo) {
  2219. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2220. r = amdgpu_bo_reserve(aobj, true);
  2221. if (r == 0) {
  2222. r = amdgpu_bo_pin(aobj,
  2223. AMDGPU_GEM_DOMAIN_VRAM,
  2224. &amdgpu_crtc->cursor_addr);
  2225. if (r != 0)
  2226. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2227. amdgpu_bo_unreserve(aobj);
  2228. }
  2229. }
  2230. }
  2231. r = amdgpu_amdkfd_resume(adev);
  2232. if (r)
  2233. return r;
  2234. /* blat the mode back in */
  2235. if (fbcon) {
  2236. drm_helper_resume_force_mode(dev);
  2237. /* turn on display hw */
  2238. drm_modeset_lock_all(dev);
  2239. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2240. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2241. }
  2242. drm_modeset_unlock_all(dev);
  2243. }
  2244. drm_kms_helper_poll_enable(dev);
  2245. /*
  2246. * Most of the connector probing functions try to acquire runtime pm
  2247. * refs to ensure that the GPU is powered on when connector polling is
  2248. * performed. Since we're calling this from a runtime PM callback,
  2249. * trying to acquire rpm refs will cause us to deadlock.
  2250. *
  2251. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2252. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2253. */
  2254. #ifdef CONFIG_PM
  2255. dev->dev->power.disable_depth++;
  2256. #endif
  2257. drm_helper_hpd_irq_event(dev);
  2258. #ifdef CONFIG_PM
  2259. dev->dev->power.disable_depth--;
  2260. #endif
  2261. if (fbcon)
  2262. amdgpu_fbdev_set_suspend(adev, 0);
  2263. unlock:
  2264. if (fbcon)
  2265. console_unlock();
  2266. return r;
  2267. }
  2268. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2269. {
  2270. int i;
  2271. bool asic_hang = false;
  2272. for (i = 0; i < adev->num_ip_blocks; i++) {
  2273. if (!adev->ip_blocks[i].status.valid)
  2274. continue;
  2275. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2276. adev->ip_blocks[i].status.hang =
  2277. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2278. if (adev->ip_blocks[i].status.hang) {
  2279. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2280. asic_hang = true;
  2281. }
  2282. }
  2283. return asic_hang;
  2284. }
  2285. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2286. {
  2287. int i, r = 0;
  2288. for (i = 0; i < adev->num_ip_blocks; i++) {
  2289. if (!adev->ip_blocks[i].status.valid)
  2290. continue;
  2291. if (adev->ip_blocks[i].status.hang &&
  2292. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2293. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2294. if (r)
  2295. return r;
  2296. }
  2297. }
  2298. return 0;
  2299. }
  2300. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2301. {
  2302. int i;
  2303. for (i = 0; i < adev->num_ip_blocks; i++) {
  2304. if (!adev->ip_blocks[i].status.valid)
  2305. continue;
  2306. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2307. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2308. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2309. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)) {
  2310. if (adev->ip_blocks[i].status.hang) {
  2311. DRM_INFO("Some block need full reset!\n");
  2312. return true;
  2313. }
  2314. }
  2315. }
  2316. return false;
  2317. }
  2318. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2319. {
  2320. int i, r = 0;
  2321. for (i = 0; i < adev->num_ip_blocks; i++) {
  2322. if (!adev->ip_blocks[i].status.valid)
  2323. continue;
  2324. if (adev->ip_blocks[i].status.hang &&
  2325. adev->ip_blocks[i].version->funcs->soft_reset) {
  2326. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2327. if (r)
  2328. return r;
  2329. }
  2330. }
  2331. return 0;
  2332. }
  2333. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2334. {
  2335. int i, r = 0;
  2336. for (i = 0; i < adev->num_ip_blocks; i++) {
  2337. if (!adev->ip_blocks[i].status.valid)
  2338. continue;
  2339. if (adev->ip_blocks[i].status.hang &&
  2340. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2341. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2342. if (r)
  2343. return r;
  2344. }
  2345. return 0;
  2346. }
  2347. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2348. {
  2349. if (adev->flags & AMD_IS_APU)
  2350. return false;
  2351. return amdgpu_lockup_timeout > 0 ? true : false;
  2352. }
  2353. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2354. struct amdgpu_ring *ring,
  2355. struct amdgpu_bo *bo,
  2356. struct dma_fence **fence)
  2357. {
  2358. uint32_t domain;
  2359. int r;
  2360. if (!bo->shadow)
  2361. return 0;
  2362. r = amdgpu_bo_reserve(bo, true);
  2363. if (r)
  2364. return r;
  2365. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2366. /* if bo has been evicted, then no need to recover */
  2367. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2368. r = amdgpu_bo_validate(bo->shadow);
  2369. if (r) {
  2370. DRM_ERROR("bo validate failed!\n");
  2371. goto err;
  2372. }
  2373. r = amdgpu_ttm_bind(&bo->shadow->tbo, &bo->shadow->tbo.mem);
  2374. if (r) {
  2375. DRM_ERROR("%p bind failed\n", bo->shadow);
  2376. goto err;
  2377. }
  2378. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2379. NULL, fence, true);
  2380. if (r) {
  2381. DRM_ERROR("recover page table failed!\n");
  2382. goto err;
  2383. }
  2384. }
  2385. err:
  2386. amdgpu_bo_unreserve(bo);
  2387. return r;
  2388. }
  2389. /**
  2390. * amdgpu_sriov_gpu_reset - reset the asic
  2391. *
  2392. * @adev: amdgpu device pointer
  2393. * @job: which job trigger hang
  2394. *
  2395. * Attempt the reset the GPU if it has hung (all asics).
  2396. * for SRIOV case.
  2397. * Returns 0 for success or an error on failure.
  2398. */
  2399. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2400. {
  2401. int i, j, r = 0;
  2402. int resched;
  2403. struct amdgpu_bo *bo, *tmp;
  2404. struct amdgpu_ring *ring;
  2405. struct dma_fence *fence = NULL, *next = NULL;
  2406. mutex_lock(&adev->virt.lock_reset);
  2407. atomic_inc(&adev->gpu_reset_counter);
  2408. adev->gfx.in_reset = true;
  2409. /* block TTM */
  2410. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2411. /* we start from the ring trigger GPU hang */
  2412. j = job ? job->ring->idx : 0;
  2413. /* block scheduler */
  2414. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2415. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2416. if (!ring || !ring->sched.thread)
  2417. continue;
  2418. kthread_park(ring->sched.thread);
  2419. if (job && j != i)
  2420. continue;
  2421. /* here give the last chance to check if job removed from mirror-list
  2422. * since we already pay some time on kthread_park */
  2423. if (job && list_empty(&job->base.node)) {
  2424. kthread_unpark(ring->sched.thread);
  2425. goto give_up_reset;
  2426. }
  2427. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2428. amd_sched_job_kickout(&job->base);
  2429. /* only do job_reset on the hang ring if @job not NULL */
  2430. amd_sched_hw_job_reset(&ring->sched);
  2431. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2432. amdgpu_fence_driver_force_completion_ring(ring);
  2433. }
  2434. /* request to take full control of GPU before re-initialization */
  2435. if (job)
  2436. amdgpu_virt_reset_gpu(adev);
  2437. else
  2438. amdgpu_virt_request_full_gpu(adev, true);
  2439. /* Resume IP prior to SMC */
  2440. amdgpu_sriov_reinit_early(adev);
  2441. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2442. amdgpu_ttm_recover_gart(adev);
  2443. /* now we are okay to resume SMC/CP/SDMA */
  2444. amdgpu_sriov_reinit_late(adev);
  2445. amdgpu_irq_gpu_reset_resume_helper(adev);
  2446. if (amdgpu_ib_ring_tests(adev))
  2447. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2448. /* release full control of GPU after ib test */
  2449. amdgpu_virt_release_full_gpu(adev, true);
  2450. DRM_INFO("recover vram bo from shadow\n");
  2451. ring = adev->mman.buffer_funcs_ring;
  2452. mutex_lock(&adev->shadow_list_lock);
  2453. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2454. next = NULL;
  2455. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2456. if (fence) {
  2457. r = dma_fence_wait(fence, false);
  2458. if (r) {
  2459. WARN(r, "recovery from shadow isn't completed\n");
  2460. break;
  2461. }
  2462. }
  2463. dma_fence_put(fence);
  2464. fence = next;
  2465. }
  2466. mutex_unlock(&adev->shadow_list_lock);
  2467. if (fence) {
  2468. r = dma_fence_wait(fence, false);
  2469. if (r)
  2470. WARN(r, "recovery from shadow isn't completed\n");
  2471. }
  2472. dma_fence_put(fence);
  2473. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2474. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2475. if (!ring || !ring->sched.thread)
  2476. continue;
  2477. if (job && j != i) {
  2478. kthread_unpark(ring->sched.thread);
  2479. continue;
  2480. }
  2481. amd_sched_job_recovery(&ring->sched);
  2482. kthread_unpark(ring->sched.thread);
  2483. }
  2484. drm_helper_resume_force_mode(adev->ddev);
  2485. give_up_reset:
  2486. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2487. if (r) {
  2488. /* bad news, how to tell it to userspace ? */
  2489. dev_info(adev->dev, "GPU reset failed\n");
  2490. } else {
  2491. dev_info(adev->dev, "GPU reset successed!\n");
  2492. }
  2493. adev->gfx.in_reset = false;
  2494. mutex_unlock(&adev->virt.lock_reset);
  2495. return r;
  2496. }
  2497. /**
  2498. * amdgpu_gpu_reset - reset the asic
  2499. *
  2500. * @adev: amdgpu device pointer
  2501. *
  2502. * Attempt the reset the GPU if it has hung (all asics).
  2503. * Returns 0 for success or an error on failure.
  2504. */
  2505. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2506. {
  2507. int i, r;
  2508. int resched;
  2509. bool need_full_reset, vram_lost = false;
  2510. if (!amdgpu_check_soft_reset(adev)) {
  2511. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2512. return 0;
  2513. }
  2514. atomic_inc(&adev->gpu_reset_counter);
  2515. /* block TTM */
  2516. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2517. /* block scheduler */
  2518. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2519. struct amdgpu_ring *ring = adev->rings[i];
  2520. if (!ring || !ring->sched.thread)
  2521. continue;
  2522. kthread_park(ring->sched.thread);
  2523. amd_sched_hw_job_reset(&ring->sched);
  2524. }
  2525. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2526. amdgpu_fence_driver_force_completion(adev);
  2527. need_full_reset = amdgpu_need_full_reset(adev);
  2528. if (!need_full_reset) {
  2529. amdgpu_pre_soft_reset(adev);
  2530. r = amdgpu_soft_reset(adev);
  2531. amdgpu_post_soft_reset(adev);
  2532. if (r || amdgpu_check_soft_reset(adev)) {
  2533. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2534. need_full_reset = true;
  2535. }
  2536. }
  2537. if (need_full_reset) {
  2538. r = amdgpu_suspend(adev);
  2539. retry:
  2540. amdgpu_atombios_scratch_regs_save(adev);
  2541. r = amdgpu_asic_reset(adev);
  2542. amdgpu_atombios_scratch_regs_restore(adev);
  2543. /* post card */
  2544. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2545. if (!r) {
  2546. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2547. r = amdgpu_resume_phase1(adev);
  2548. if (r)
  2549. goto out;
  2550. vram_lost = amdgpu_check_vram_lost(adev);
  2551. if (vram_lost) {
  2552. DRM_ERROR("VRAM is lost!\n");
  2553. atomic_inc(&adev->vram_lost_counter);
  2554. }
  2555. r = amdgpu_ttm_recover_gart(adev);
  2556. if (r)
  2557. goto out;
  2558. r = amdgpu_resume_phase2(adev);
  2559. if (r)
  2560. goto out;
  2561. if (vram_lost)
  2562. amdgpu_fill_reset_magic(adev);
  2563. }
  2564. }
  2565. out:
  2566. if (!r) {
  2567. amdgpu_irq_gpu_reset_resume_helper(adev);
  2568. r = amdgpu_ib_ring_tests(adev);
  2569. if (r) {
  2570. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2571. r = amdgpu_suspend(adev);
  2572. need_full_reset = true;
  2573. goto retry;
  2574. }
  2575. /**
  2576. * recovery vm page tables, since we cannot depend on VRAM is
  2577. * consistent after gpu full reset.
  2578. */
  2579. if (need_full_reset && amdgpu_need_backup(adev)) {
  2580. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2581. struct amdgpu_bo *bo, *tmp;
  2582. struct dma_fence *fence = NULL, *next = NULL;
  2583. DRM_INFO("recover vram bo from shadow\n");
  2584. mutex_lock(&adev->shadow_list_lock);
  2585. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2586. next = NULL;
  2587. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2588. if (fence) {
  2589. r = dma_fence_wait(fence, false);
  2590. if (r) {
  2591. WARN(r, "recovery from shadow isn't completed\n");
  2592. break;
  2593. }
  2594. }
  2595. dma_fence_put(fence);
  2596. fence = next;
  2597. }
  2598. mutex_unlock(&adev->shadow_list_lock);
  2599. if (fence) {
  2600. r = dma_fence_wait(fence, false);
  2601. if (r)
  2602. WARN(r, "recovery from shadow isn't completed\n");
  2603. }
  2604. dma_fence_put(fence);
  2605. }
  2606. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2607. struct amdgpu_ring *ring = adev->rings[i];
  2608. if (!ring || !ring->sched.thread)
  2609. continue;
  2610. amd_sched_job_recovery(&ring->sched);
  2611. kthread_unpark(ring->sched.thread);
  2612. }
  2613. } else {
  2614. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2615. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2616. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2617. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2618. kthread_unpark(adev->rings[i]->sched.thread);
  2619. }
  2620. }
  2621. }
  2622. drm_helper_resume_force_mode(adev->ddev);
  2623. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2624. if (r) {
  2625. /* bad news, how to tell it to userspace ? */
  2626. dev_info(adev->dev, "GPU reset failed\n");
  2627. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2628. }
  2629. else {
  2630. dev_info(adev->dev, "GPU reset successed!\n");
  2631. }
  2632. amdgpu_vf_error_trans_all(adev);
  2633. return r;
  2634. }
  2635. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2636. {
  2637. u32 mask;
  2638. int ret;
  2639. if (amdgpu_pcie_gen_cap)
  2640. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2641. if (amdgpu_pcie_lane_cap)
  2642. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2643. /* covers APUs as well */
  2644. if (pci_is_root_bus(adev->pdev->bus)) {
  2645. if (adev->pm.pcie_gen_mask == 0)
  2646. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2647. if (adev->pm.pcie_mlw_mask == 0)
  2648. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2649. return;
  2650. }
  2651. if (adev->pm.pcie_gen_mask == 0) {
  2652. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2653. if (!ret) {
  2654. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2655. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2656. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2657. if (mask & DRM_PCIE_SPEED_25)
  2658. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2659. if (mask & DRM_PCIE_SPEED_50)
  2660. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2661. if (mask & DRM_PCIE_SPEED_80)
  2662. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2663. } else {
  2664. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2665. }
  2666. }
  2667. if (adev->pm.pcie_mlw_mask == 0) {
  2668. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2669. if (!ret) {
  2670. switch (mask) {
  2671. case 32:
  2672. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2673. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2674. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2675. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2676. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2677. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2678. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2679. break;
  2680. case 16:
  2681. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2682. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2683. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2684. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2685. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2686. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2687. break;
  2688. case 12:
  2689. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2690. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2691. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2692. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2693. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2694. break;
  2695. case 8:
  2696. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2697. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2698. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2699. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2700. break;
  2701. case 4:
  2702. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2703. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2704. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2705. break;
  2706. case 2:
  2707. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2708. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2709. break;
  2710. case 1:
  2711. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2712. break;
  2713. default:
  2714. break;
  2715. }
  2716. } else {
  2717. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2718. }
  2719. }
  2720. }
  2721. /*
  2722. * Debugfs
  2723. */
  2724. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2725. const struct drm_info_list *files,
  2726. unsigned nfiles)
  2727. {
  2728. unsigned i;
  2729. for (i = 0; i < adev->debugfs_count; i++) {
  2730. if (adev->debugfs[i].files == files) {
  2731. /* Already registered */
  2732. return 0;
  2733. }
  2734. }
  2735. i = adev->debugfs_count + 1;
  2736. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2737. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2738. DRM_ERROR("Report so we increase "
  2739. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2740. return -EINVAL;
  2741. }
  2742. adev->debugfs[adev->debugfs_count].files = files;
  2743. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2744. adev->debugfs_count = i;
  2745. #if defined(CONFIG_DEBUG_FS)
  2746. drm_debugfs_create_files(files, nfiles,
  2747. adev->ddev->primary->debugfs_root,
  2748. adev->ddev->primary);
  2749. #endif
  2750. return 0;
  2751. }
  2752. #if defined(CONFIG_DEBUG_FS)
  2753. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2754. size_t size, loff_t *pos)
  2755. {
  2756. struct amdgpu_device *adev = file_inode(f)->i_private;
  2757. ssize_t result = 0;
  2758. int r;
  2759. bool pm_pg_lock, use_bank;
  2760. unsigned instance_bank, sh_bank, se_bank;
  2761. if (size & 0x3 || *pos & 0x3)
  2762. return -EINVAL;
  2763. /* are we reading registers for which a PG lock is necessary? */
  2764. pm_pg_lock = (*pos >> 23) & 1;
  2765. if (*pos & (1ULL << 62)) {
  2766. se_bank = (*pos >> 24) & 0x3FF;
  2767. sh_bank = (*pos >> 34) & 0x3FF;
  2768. instance_bank = (*pos >> 44) & 0x3FF;
  2769. if (se_bank == 0x3FF)
  2770. se_bank = 0xFFFFFFFF;
  2771. if (sh_bank == 0x3FF)
  2772. sh_bank = 0xFFFFFFFF;
  2773. if (instance_bank == 0x3FF)
  2774. instance_bank = 0xFFFFFFFF;
  2775. use_bank = 1;
  2776. } else {
  2777. use_bank = 0;
  2778. }
  2779. *pos &= (1UL << 22) - 1;
  2780. if (use_bank) {
  2781. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2782. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2783. return -EINVAL;
  2784. mutex_lock(&adev->grbm_idx_mutex);
  2785. amdgpu_gfx_select_se_sh(adev, se_bank,
  2786. sh_bank, instance_bank);
  2787. }
  2788. if (pm_pg_lock)
  2789. mutex_lock(&adev->pm.mutex);
  2790. while (size) {
  2791. uint32_t value;
  2792. if (*pos > adev->rmmio_size)
  2793. goto end;
  2794. value = RREG32(*pos >> 2);
  2795. r = put_user(value, (uint32_t *)buf);
  2796. if (r) {
  2797. result = r;
  2798. goto end;
  2799. }
  2800. result += 4;
  2801. buf += 4;
  2802. *pos += 4;
  2803. size -= 4;
  2804. }
  2805. end:
  2806. if (use_bank) {
  2807. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2808. mutex_unlock(&adev->grbm_idx_mutex);
  2809. }
  2810. if (pm_pg_lock)
  2811. mutex_unlock(&adev->pm.mutex);
  2812. return result;
  2813. }
  2814. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2815. size_t size, loff_t *pos)
  2816. {
  2817. struct amdgpu_device *adev = file_inode(f)->i_private;
  2818. ssize_t result = 0;
  2819. int r;
  2820. bool pm_pg_lock, use_bank;
  2821. unsigned instance_bank, sh_bank, se_bank;
  2822. if (size & 0x3 || *pos & 0x3)
  2823. return -EINVAL;
  2824. /* are we reading registers for which a PG lock is necessary? */
  2825. pm_pg_lock = (*pos >> 23) & 1;
  2826. if (*pos & (1ULL << 62)) {
  2827. se_bank = (*pos >> 24) & 0x3FF;
  2828. sh_bank = (*pos >> 34) & 0x3FF;
  2829. instance_bank = (*pos >> 44) & 0x3FF;
  2830. if (se_bank == 0x3FF)
  2831. se_bank = 0xFFFFFFFF;
  2832. if (sh_bank == 0x3FF)
  2833. sh_bank = 0xFFFFFFFF;
  2834. if (instance_bank == 0x3FF)
  2835. instance_bank = 0xFFFFFFFF;
  2836. use_bank = 1;
  2837. } else {
  2838. use_bank = 0;
  2839. }
  2840. *pos &= (1UL << 22) - 1;
  2841. if (use_bank) {
  2842. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2843. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2844. return -EINVAL;
  2845. mutex_lock(&adev->grbm_idx_mutex);
  2846. amdgpu_gfx_select_se_sh(adev, se_bank,
  2847. sh_bank, instance_bank);
  2848. }
  2849. if (pm_pg_lock)
  2850. mutex_lock(&adev->pm.mutex);
  2851. while (size) {
  2852. uint32_t value;
  2853. if (*pos > adev->rmmio_size)
  2854. return result;
  2855. r = get_user(value, (uint32_t *)buf);
  2856. if (r)
  2857. return r;
  2858. WREG32(*pos >> 2, value);
  2859. result += 4;
  2860. buf += 4;
  2861. *pos += 4;
  2862. size -= 4;
  2863. }
  2864. if (use_bank) {
  2865. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2866. mutex_unlock(&adev->grbm_idx_mutex);
  2867. }
  2868. if (pm_pg_lock)
  2869. mutex_unlock(&adev->pm.mutex);
  2870. return result;
  2871. }
  2872. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2873. size_t size, loff_t *pos)
  2874. {
  2875. struct amdgpu_device *adev = file_inode(f)->i_private;
  2876. ssize_t result = 0;
  2877. int r;
  2878. if (size & 0x3 || *pos & 0x3)
  2879. return -EINVAL;
  2880. while (size) {
  2881. uint32_t value;
  2882. value = RREG32_PCIE(*pos >> 2);
  2883. r = put_user(value, (uint32_t *)buf);
  2884. if (r)
  2885. return r;
  2886. result += 4;
  2887. buf += 4;
  2888. *pos += 4;
  2889. size -= 4;
  2890. }
  2891. return result;
  2892. }
  2893. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2894. size_t size, loff_t *pos)
  2895. {
  2896. struct amdgpu_device *adev = file_inode(f)->i_private;
  2897. ssize_t result = 0;
  2898. int r;
  2899. if (size & 0x3 || *pos & 0x3)
  2900. return -EINVAL;
  2901. while (size) {
  2902. uint32_t value;
  2903. r = get_user(value, (uint32_t *)buf);
  2904. if (r)
  2905. return r;
  2906. WREG32_PCIE(*pos >> 2, value);
  2907. result += 4;
  2908. buf += 4;
  2909. *pos += 4;
  2910. size -= 4;
  2911. }
  2912. return result;
  2913. }
  2914. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2915. size_t size, loff_t *pos)
  2916. {
  2917. struct amdgpu_device *adev = file_inode(f)->i_private;
  2918. ssize_t result = 0;
  2919. int r;
  2920. if (size & 0x3 || *pos & 0x3)
  2921. return -EINVAL;
  2922. while (size) {
  2923. uint32_t value;
  2924. value = RREG32_DIDT(*pos >> 2);
  2925. r = put_user(value, (uint32_t *)buf);
  2926. if (r)
  2927. return r;
  2928. result += 4;
  2929. buf += 4;
  2930. *pos += 4;
  2931. size -= 4;
  2932. }
  2933. return result;
  2934. }
  2935. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2936. size_t size, loff_t *pos)
  2937. {
  2938. struct amdgpu_device *adev = file_inode(f)->i_private;
  2939. ssize_t result = 0;
  2940. int r;
  2941. if (size & 0x3 || *pos & 0x3)
  2942. return -EINVAL;
  2943. while (size) {
  2944. uint32_t value;
  2945. r = get_user(value, (uint32_t *)buf);
  2946. if (r)
  2947. return r;
  2948. WREG32_DIDT(*pos >> 2, value);
  2949. result += 4;
  2950. buf += 4;
  2951. *pos += 4;
  2952. size -= 4;
  2953. }
  2954. return result;
  2955. }
  2956. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2957. size_t size, loff_t *pos)
  2958. {
  2959. struct amdgpu_device *adev = file_inode(f)->i_private;
  2960. ssize_t result = 0;
  2961. int r;
  2962. if (size & 0x3 || *pos & 0x3)
  2963. return -EINVAL;
  2964. while (size) {
  2965. uint32_t value;
  2966. value = RREG32_SMC(*pos);
  2967. r = put_user(value, (uint32_t *)buf);
  2968. if (r)
  2969. return r;
  2970. result += 4;
  2971. buf += 4;
  2972. *pos += 4;
  2973. size -= 4;
  2974. }
  2975. return result;
  2976. }
  2977. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2978. size_t size, loff_t *pos)
  2979. {
  2980. struct amdgpu_device *adev = file_inode(f)->i_private;
  2981. ssize_t result = 0;
  2982. int r;
  2983. if (size & 0x3 || *pos & 0x3)
  2984. return -EINVAL;
  2985. while (size) {
  2986. uint32_t value;
  2987. r = get_user(value, (uint32_t *)buf);
  2988. if (r)
  2989. return r;
  2990. WREG32_SMC(*pos, value);
  2991. result += 4;
  2992. buf += 4;
  2993. *pos += 4;
  2994. size -= 4;
  2995. }
  2996. return result;
  2997. }
  2998. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2999. size_t size, loff_t *pos)
  3000. {
  3001. struct amdgpu_device *adev = file_inode(f)->i_private;
  3002. ssize_t result = 0;
  3003. int r;
  3004. uint32_t *config, no_regs = 0;
  3005. if (size & 0x3 || *pos & 0x3)
  3006. return -EINVAL;
  3007. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3008. if (!config)
  3009. return -ENOMEM;
  3010. /* version, increment each time something is added */
  3011. config[no_regs++] = 3;
  3012. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3013. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3014. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3015. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3016. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3017. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3018. config[no_regs++] = adev->gfx.config.max_gprs;
  3019. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3020. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3021. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3022. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3023. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3024. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3025. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3026. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3027. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3028. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3029. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3030. config[no_regs++] = adev->gfx.config.num_gpus;
  3031. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3032. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3033. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3034. config[no_regs++] = adev->gfx.config.num_rbs;
  3035. /* rev==1 */
  3036. config[no_regs++] = adev->rev_id;
  3037. config[no_regs++] = adev->pg_flags;
  3038. config[no_regs++] = adev->cg_flags;
  3039. /* rev==2 */
  3040. config[no_regs++] = adev->family;
  3041. config[no_regs++] = adev->external_rev_id;
  3042. /* rev==3 */
  3043. config[no_regs++] = adev->pdev->device;
  3044. config[no_regs++] = adev->pdev->revision;
  3045. config[no_regs++] = adev->pdev->subsystem_device;
  3046. config[no_regs++] = adev->pdev->subsystem_vendor;
  3047. while (size && (*pos < no_regs * 4)) {
  3048. uint32_t value;
  3049. value = config[*pos >> 2];
  3050. r = put_user(value, (uint32_t *)buf);
  3051. if (r) {
  3052. kfree(config);
  3053. return r;
  3054. }
  3055. result += 4;
  3056. buf += 4;
  3057. *pos += 4;
  3058. size -= 4;
  3059. }
  3060. kfree(config);
  3061. return result;
  3062. }
  3063. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3064. size_t size, loff_t *pos)
  3065. {
  3066. struct amdgpu_device *adev = file_inode(f)->i_private;
  3067. int idx, x, outsize, r, valuesize;
  3068. uint32_t values[16];
  3069. if (size & 3 || *pos & 0x3)
  3070. return -EINVAL;
  3071. if (amdgpu_dpm == 0)
  3072. return -EINVAL;
  3073. /* convert offset to sensor number */
  3074. idx = *pos >> 2;
  3075. valuesize = sizeof(values);
  3076. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3077. r = adev->powerplay.pp_funcs->read_sensor(adev->powerplay.pp_handle, idx, &values[0], &valuesize);
  3078. else if (adev->pm.funcs && adev->pm.funcs->read_sensor)
  3079. r = adev->pm.funcs->read_sensor(adev, idx, &values[0],
  3080. &valuesize);
  3081. else
  3082. return -EINVAL;
  3083. if (size > valuesize)
  3084. return -EINVAL;
  3085. outsize = 0;
  3086. x = 0;
  3087. if (!r) {
  3088. while (size) {
  3089. r = put_user(values[x++], (int32_t *)buf);
  3090. buf += 4;
  3091. size -= 4;
  3092. outsize += 4;
  3093. }
  3094. }
  3095. return !r ? outsize : r;
  3096. }
  3097. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3098. size_t size, loff_t *pos)
  3099. {
  3100. struct amdgpu_device *adev = f->f_inode->i_private;
  3101. int r, x;
  3102. ssize_t result=0;
  3103. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3104. if (size & 3 || *pos & 3)
  3105. return -EINVAL;
  3106. /* decode offset */
  3107. offset = (*pos & 0x7F);
  3108. se = ((*pos >> 7) & 0xFF);
  3109. sh = ((*pos >> 15) & 0xFF);
  3110. cu = ((*pos >> 23) & 0xFF);
  3111. wave = ((*pos >> 31) & 0xFF);
  3112. simd = ((*pos >> 37) & 0xFF);
  3113. /* switch to the specific se/sh/cu */
  3114. mutex_lock(&adev->grbm_idx_mutex);
  3115. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3116. x = 0;
  3117. if (adev->gfx.funcs->read_wave_data)
  3118. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3119. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3120. mutex_unlock(&adev->grbm_idx_mutex);
  3121. if (!x)
  3122. return -EINVAL;
  3123. while (size && (offset < x * 4)) {
  3124. uint32_t value;
  3125. value = data[offset >> 2];
  3126. r = put_user(value, (uint32_t *)buf);
  3127. if (r)
  3128. return r;
  3129. result += 4;
  3130. buf += 4;
  3131. offset += 4;
  3132. size -= 4;
  3133. }
  3134. return result;
  3135. }
  3136. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3137. size_t size, loff_t *pos)
  3138. {
  3139. struct amdgpu_device *adev = f->f_inode->i_private;
  3140. int r;
  3141. ssize_t result = 0;
  3142. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3143. if (size & 3 || *pos & 3)
  3144. return -EINVAL;
  3145. /* decode offset */
  3146. offset = (*pos & 0xFFF); /* in dwords */
  3147. se = ((*pos >> 12) & 0xFF);
  3148. sh = ((*pos >> 20) & 0xFF);
  3149. cu = ((*pos >> 28) & 0xFF);
  3150. wave = ((*pos >> 36) & 0xFF);
  3151. simd = ((*pos >> 44) & 0xFF);
  3152. thread = ((*pos >> 52) & 0xFF);
  3153. bank = ((*pos >> 60) & 1);
  3154. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3155. if (!data)
  3156. return -ENOMEM;
  3157. /* switch to the specific se/sh/cu */
  3158. mutex_lock(&adev->grbm_idx_mutex);
  3159. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3160. if (bank == 0) {
  3161. if (adev->gfx.funcs->read_wave_vgprs)
  3162. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3163. } else {
  3164. if (adev->gfx.funcs->read_wave_sgprs)
  3165. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3166. }
  3167. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3168. mutex_unlock(&adev->grbm_idx_mutex);
  3169. while (size) {
  3170. uint32_t value;
  3171. value = data[offset++];
  3172. r = put_user(value, (uint32_t *)buf);
  3173. if (r) {
  3174. result = r;
  3175. goto err;
  3176. }
  3177. result += 4;
  3178. buf += 4;
  3179. size -= 4;
  3180. }
  3181. err:
  3182. kfree(data);
  3183. return result;
  3184. }
  3185. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3186. .owner = THIS_MODULE,
  3187. .read = amdgpu_debugfs_regs_read,
  3188. .write = amdgpu_debugfs_regs_write,
  3189. .llseek = default_llseek
  3190. };
  3191. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3192. .owner = THIS_MODULE,
  3193. .read = amdgpu_debugfs_regs_didt_read,
  3194. .write = amdgpu_debugfs_regs_didt_write,
  3195. .llseek = default_llseek
  3196. };
  3197. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3198. .owner = THIS_MODULE,
  3199. .read = amdgpu_debugfs_regs_pcie_read,
  3200. .write = amdgpu_debugfs_regs_pcie_write,
  3201. .llseek = default_llseek
  3202. };
  3203. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3204. .owner = THIS_MODULE,
  3205. .read = amdgpu_debugfs_regs_smc_read,
  3206. .write = amdgpu_debugfs_regs_smc_write,
  3207. .llseek = default_llseek
  3208. };
  3209. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3210. .owner = THIS_MODULE,
  3211. .read = amdgpu_debugfs_gca_config_read,
  3212. .llseek = default_llseek
  3213. };
  3214. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3215. .owner = THIS_MODULE,
  3216. .read = amdgpu_debugfs_sensor_read,
  3217. .llseek = default_llseek
  3218. };
  3219. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3220. .owner = THIS_MODULE,
  3221. .read = amdgpu_debugfs_wave_read,
  3222. .llseek = default_llseek
  3223. };
  3224. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3225. .owner = THIS_MODULE,
  3226. .read = amdgpu_debugfs_gpr_read,
  3227. .llseek = default_llseek
  3228. };
  3229. static const struct file_operations *debugfs_regs[] = {
  3230. &amdgpu_debugfs_regs_fops,
  3231. &amdgpu_debugfs_regs_didt_fops,
  3232. &amdgpu_debugfs_regs_pcie_fops,
  3233. &amdgpu_debugfs_regs_smc_fops,
  3234. &amdgpu_debugfs_gca_config_fops,
  3235. &amdgpu_debugfs_sensors_fops,
  3236. &amdgpu_debugfs_wave_fops,
  3237. &amdgpu_debugfs_gpr_fops,
  3238. };
  3239. static const char *debugfs_regs_names[] = {
  3240. "amdgpu_regs",
  3241. "amdgpu_regs_didt",
  3242. "amdgpu_regs_pcie",
  3243. "amdgpu_regs_smc",
  3244. "amdgpu_gca_config",
  3245. "amdgpu_sensors",
  3246. "amdgpu_wave",
  3247. "amdgpu_gpr",
  3248. };
  3249. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3250. {
  3251. struct drm_minor *minor = adev->ddev->primary;
  3252. struct dentry *ent, *root = minor->debugfs_root;
  3253. unsigned i, j;
  3254. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3255. ent = debugfs_create_file(debugfs_regs_names[i],
  3256. S_IFREG | S_IRUGO, root,
  3257. adev, debugfs_regs[i]);
  3258. if (IS_ERR(ent)) {
  3259. for (j = 0; j < i; j++) {
  3260. debugfs_remove(adev->debugfs_regs[i]);
  3261. adev->debugfs_regs[i] = NULL;
  3262. }
  3263. return PTR_ERR(ent);
  3264. }
  3265. if (!i)
  3266. i_size_write(ent->d_inode, adev->rmmio_size);
  3267. adev->debugfs_regs[i] = ent;
  3268. }
  3269. return 0;
  3270. }
  3271. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3272. {
  3273. unsigned i;
  3274. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3275. if (adev->debugfs_regs[i]) {
  3276. debugfs_remove(adev->debugfs_regs[i]);
  3277. adev->debugfs_regs[i] = NULL;
  3278. }
  3279. }
  3280. }
  3281. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3282. {
  3283. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3284. struct drm_device *dev = node->minor->dev;
  3285. struct amdgpu_device *adev = dev->dev_private;
  3286. int r = 0, i;
  3287. /* hold on the scheduler */
  3288. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3289. struct amdgpu_ring *ring = adev->rings[i];
  3290. if (!ring || !ring->sched.thread)
  3291. continue;
  3292. kthread_park(ring->sched.thread);
  3293. }
  3294. seq_printf(m, "run ib test:\n");
  3295. r = amdgpu_ib_ring_tests(adev);
  3296. if (r)
  3297. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3298. else
  3299. seq_printf(m, "ib ring tests passed.\n");
  3300. /* go on the scheduler */
  3301. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3302. struct amdgpu_ring *ring = adev->rings[i];
  3303. if (!ring || !ring->sched.thread)
  3304. continue;
  3305. kthread_unpark(ring->sched.thread);
  3306. }
  3307. return 0;
  3308. }
  3309. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3310. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3311. };
  3312. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3313. {
  3314. return amdgpu_debugfs_add_files(adev,
  3315. amdgpu_debugfs_test_ib_ring_list, 1);
  3316. }
  3317. int amdgpu_debugfs_init(struct drm_minor *minor)
  3318. {
  3319. return 0;
  3320. }
  3321. #else
  3322. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3323. {
  3324. return 0;
  3325. }
  3326. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3327. {
  3328. return 0;
  3329. }
  3330. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3331. #endif