amdgpu_ttm.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <ttm/ttm_memory.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  50. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  51. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  52. {
  53. struct amdgpu_mman *mman;
  54. struct amdgpu_device *adev;
  55. mman = container_of(bdev, struct amdgpu_mman, bdev);
  56. adev = container_of(mman, struct amdgpu_device, mman);
  57. return adev;
  58. }
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct amd_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. goto error_mem;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. goto error_bo;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  123. drm_global_item_unref(&adev->mman.mem_global_ref);
  124. adev->mman.mem_global_referenced = false;
  125. }
  126. }
  127. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  128. {
  129. return 0;
  130. }
  131. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  132. struct ttm_mem_type_manager *man)
  133. {
  134. struct amdgpu_device *adev;
  135. adev = amdgpu_get_adev(bdev);
  136. switch (type) {
  137. case TTM_PL_SYSTEM:
  138. /* System memory */
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_MASK_CACHING;
  141. man->default_caching = TTM_PL_FLAG_CACHED;
  142. break;
  143. case TTM_PL_TT:
  144. man->func = &amdgpu_gtt_mgr_func;
  145. man->gpu_offset = adev->mc.gtt_start;
  146. man->available_caching = TTM_PL_MASK_CACHING;
  147. man->default_caching = TTM_PL_FLAG_CACHED;
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  149. break;
  150. case TTM_PL_VRAM:
  151. /* "On-card" video ram */
  152. man->func = &ttm_bo_manager_func;
  153. man->gpu_offset = adev->mc.vram_start;
  154. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  155. TTM_MEMTYPE_FLAG_MAPPABLE;
  156. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  157. man->default_caching = TTM_PL_FLAG_WC;
  158. break;
  159. case AMDGPU_PL_GDS:
  160. case AMDGPU_PL_GWS:
  161. case AMDGPU_PL_OA:
  162. /* On-chip GDS memory*/
  163. man->func = &ttm_bo_manager_func;
  164. man->gpu_offset = 0;
  165. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED;
  167. man->default_caching = TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  176. struct ttm_placement *placement)
  177. {
  178. struct amdgpu_bo *abo;
  179. static struct ttm_place placements = {
  180. .fpfn = 0,
  181. .lpfn = 0,
  182. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  183. };
  184. unsigned i;
  185. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  186. placement->placement = &placements;
  187. placement->busy_placement = &placements;
  188. placement->num_placement = 1;
  189. placement->num_busy_placement = 1;
  190. return;
  191. }
  192. abo = container_of(bo, struct amdgpu_bo, tbo);
  193. switch (bo->mem.mem_type) {
  194. case TTM_PL_VRAM:
  195. if (abo->adev->mman.buffer_funcs_ring->ready == false) {
  196. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  197. } else {
  198. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  199. for (i = 0; i < abo->placement.num_placement; ++i) {
  200. if (!(abo->placements[i].flags &
  201. TTM_PL_FLAG_TT))
  202. continue;
  203. if (abo->placements[i].lpfn)
  204. continue;
  205. /* set an upper limit to force directly
  206. * allocating address space for the BO.
  207. */
  208. abo->placements[i].lpfn =
  209. abo->adev->mc.gtt_size >> PAGE_SHIFT;
  210. }
  211. }
  212. break;
  213. case TTM_PL_TT:
  214. default:
  215. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  216. }
  217. *placement = abo->placement;
  218. }
  219. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  220. {
  221. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  222. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  223. return -EPERM;
  224. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  225. filp->private_data);
  226. }
  227. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  228. struct ttm_mem_reg *new_mem)
  229. {
  230. struct ttm_mem_reg *old_mem = &bo->mem;
  231. BUG_ON(old_mem->mm_node != NULL);
  232. *old_mem = *new_mem;
  233. new_mem->mm_node = NULL;
  234. }
  235. static int amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  236. struct drm_mm_node *mm_node,
  237. struct ttm_mem_reg *mem,
  238. uint64_t *addr)
  239. {
  240. int r;
  241. switch (mem->mem_type) {
  242. case TTM_PL_TT:
  243. r = amdgpu_ttm_bind(bo, mem);
  244. if (r)
  245. return r;
  246. case TTM_PL_VRAM:
  247. *addr = mm_node->start << PAGE_SHIFT;
  248. *addr += bo->bdev->man[mem->mem_type].gpu_offset;
  249. break;
  250. default:
  251. DRM_ERROR("Unknown placement %d\n", mem->mem_type);
  252. return -EINVAL;
  253. }
  254. return 0;
  255. }
  256. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  257. bool evict, bool no_wait_gpu,
  258. struct ttm_mem_reg *new_mem,
  259. struct ttm_mem_reg *old_mem)
  260. {
  261. struct amdgpu_device *adev = amdgpu_get_adev(bo->bdev);
  262. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  263. struct drm_mm_node *old_mm, *new_mm;
  264. uint64_t old_start, old_size, new_start, new_size;
  265. unsigned long num_pages;
  266. struct fence *fence = NULL;
  267. int r;
  268. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  269. if (!ring->ready) {
  270. DRM_ERROR("Trying to move memory with ring turned off.\n");
  271. return -EINVAL;
  272. }
  273. old_mm = old_mem->mm_node;
  274. r = amdgpu_mm_node_addr(bo, old_mm, old_mem, &old_start);
  275. if (r)
  276. return r;
  277. old_size = old_mm->size;
  278. new_mm = new_mem->mm_node;
  279. r = amdgpu_mm_node_addr(bo, new_mm, new_mem, &new_start);
  280. if (r)
  281. return r;
  282. new_size = new_mm->size;
  283. num_pages = new_mem->num_pages;
  284. while (num_pages) {
  285. unsigned long cur_pages = min(old_size, new_size);
  286. struct fence *next;
  287. r = amdgpu_copy_buffer(ring, old_start, new_start,
  288. cur_pages * PAGE_SIZE,
  289. bo->resv, &next, false);
  290. if (r)
  291. goto error;
  292. fence_put(fence);
  293. fence = next;
  294. num_pages -= cur_pages;
  295. if (!num_pages)
  296. break;
  297. old_size -= cur_pages;
  298. if (!old_size) {
  299. r = amdgpu_mm_node_addr(bo, ++old_mm, old_mem,
  300. &old_start);
  301. if (r)
  302. goto error;
  303. old_size = old_mm->size;
  304. } else {
  305. old_start += cur_pages * PAGE_SIZE;
  306. }
  307. new_size -= cur_pages;
  308. if (!new_size) {
  309. r = amdgpu_mm_node_addr(bo, ++new_mm, new_mem,
  310. &new_start);
  311. if (r)
  312. goto error;
  313. new_size = new_mm->size;
  314. } else {
  315. new_start += cur_pages * PAGE_SIZE;
  316. }
  317. }
  318. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  319. fence_put(fence);
  320. return r;
  321. error:
  322. if (fence)
  323. fence_wait(fence, false);
  324. fence_put(fence);
  325. return r;
  326. }
  327. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  328. bool evict, bool interruptible,
  329. bool no_wait_gpu,
  330. struct ttm_mem_reg *new_mem)
  331. {
  332. struct amdgpu_device *adev;
  333. struct ttm_mem_reg *old_mem = &bo->mem;
  334. struct ttm_mem_reg tmp_mem;
  335. struct ttm_place placements;
  336. struct ttm_placement placement;
  337. int r;
  338. adev = amdgpu_get_adev(bo->bdev);
  339. tmp_mem = *new_mem;
  340. tmp_mem.mm_node = NULL;
  341. placement.num_placement = 1;
  342. placement.placement = &placements;
  343. placement.num_busy_placement = 1;
  344. placement.busy_placement = &placements;
  345. placements.fpfn = 0;
  346. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  347. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  348. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  349. interruptible, no_wait_gpu);
  350. if (unlikely(r)) {
  351. return r;
  352. }
  353. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  354. if (unlikely(r)) {
  355. goto out_cleanup;
  356. }
  357. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  358. if (unlikely(r)) {
  359. goto out_cleanup;
  360. }
  361. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  362. if (unlikely(r)) {
  363. goto out_cleanup;
  364. }
  365. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  366. out_cleanup:
  367. ttm_bo_mem_put(bo, &tmp_mem);
  368. return r;
  369. }
  370. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  371. bool evict, bool interruptible,
  372. bool no_wait_gpu,
  373. struct ttm_mem_reg *new_mem)
  374. {
  375. struct amdgpu_device *adev;
  376. struct ttm_mem_reg *old_mem = &bo->mem;
  377. struct ttm_mem_reg tmp_mem;
  378. struct ttm_placement placement;
  379. struct ttm_place placements;
  380. int r;
  381. adev = amdgpu_get_adev(bo->bdev);
  382. tmp_mem = *new_mem;
  383. tmp_mem.mm_node = NULL;
  384. placement.num_placement = 1;
  385. placement.placement = &placements;
  386. placement.num_busy_placement = 1;
  387. placement.busy_placement = &placements;
  388. placements.fpfn = 0;
  389. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  390. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  391. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  392. interruptible, no_wait_gpu);
  393. if (unlikely(r)) {
  394. return r;
  395. }
  396. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  397. if (unlikely(r)) {
  398. goto out_cleanup;
  399. }
  400. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  401. if (unlikely(r)) {
  402. goto out_cleanup;
  403. }
  404. out_cleanup:
  405. ttm_bo_mem_put(bo, &tmp_mem);
  406. return r;
  407. }
  408. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  409. bool evict, bool interruptible,
  410. bool no_wait_gpu,
  411. struct ttm_mem_reg *new_mem)
  412. {
  413. struct amdgpu_device *adev;
  414. struct amdgpu_bo *abo;
  415. struct ttm_mem_reg *old_mem = &bo->mem;
  416. int r;
  417. /* Can't move a pinned BO */
  418. abo = container_of(bo, struct amdgpu_bo, tbo);
  419. if (WARN_ON_ONCE(abo->pin_count > 0))
  420. return -EINVAL;
  421. adev = amdgpu_get_adev(bo->bdev);
  422. /* remember the eviction */
  423. if (evict)
  424. atomic64_inc(&adev->num_evictions);
  425. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  426. amdgpu_move_null(bo, new_mem);
  427. return 0;
  428. }
  429. if ((old_mem->mem_type == TTM_PL_TT &&
  430. new_mem->mem_type == TTM_PL_SYSTEM) ||
  431. (old_mem->mem_type == TTM_PL_SYSTEM &&
  432. new_mem->mem_type == TTM_PL_TT)) {
  433. /* bind is enough */
  434. amdgpu_move_null(bo, new_mem);
  435. return 0;
  436. }
  437. if (adev->mman.buffer_funcs == NULL ||
  438. adev->mman.buffer_funcs_ring == NULL ||
  439. !adev->mman.buffer_funcs_ring->ready) {
  440. /* use memcpy */
  441. goto memcpy;
  442. }
  443. if (old_mem->mem_type == TTM_PL_VRAM &&
  444. new_mem->mem_type == TTM_PL_SYSTEM) {
  445. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  446. no_wait_gpu, new_mem);
  447. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  448. new_mem->mem_type == TTM_PL_VRAM) {
  449. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  450. no_wait_gpu, new_mem);
  451. } else {
  452. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  453. }
  454. if (r) {
  455. memcpy:
  456. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  457. if (r) {
  458. return r;
  459. }
  460. }
  461. /* update statistics */
  462. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  463. return 0;
  464. }
  465. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  466. {
  467. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  468. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  469. mem->bus.addr = NULL;
  470. mem->bus.offset = 0;
  471. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  472. mem->bus.base = 0;
  473. mem->bus.is_iomem = false;
  474. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  475. return -EINVAL;
  476. switch (mem->mem_type) {
  477. case TTM_PL_SYSTEM:
  478. /* system memory */
  479. return 0;
  480. case TTM_PL_TT:
  481. break;
  482. case TTM_PL_VRAM:
  483. mem->bus.offset = mem->start << PAGE_SHIFT;
  484. /* check if it's visible */
  485. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  486. return -EINVAL;
  487. mem->bus.base = adev->mc.aper_base;
  488. mem->bus.is_iomem = true;
  489. #ifdef __alpha__
  490. /*
  491. * Alpha: use bus.addr to hold the ioremap() return,
  492. * so we can modify bus.base below.
  493. */
  494. if (mem->placement & TTM_PL_FLAG_WC)
  495. mem->bus.addr =
  496. ioremap_wc(mem->bus.base + mem->bus.offset,
  497. mem->bus.size);
  498. else
  499. mem->bus.addr =
  500. ioremap_nocache(mem->bus.base + mem->bus.offset,
  501. mem->bus.size);
  502. /*
  503. * Alpha: Use just the bus offset plus
  504. * the hose/domain memory base for bus.base.
  505. * It then can be used to build PTEs for VRAM
  506. * access, as done in ttm_bo_vm_fault().
  507. */
  508. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  509. adev->ddev->hose->dense_mem_base;
  510. #endif
  511. break;
  512. default:
  513. return -EINVAL;
  514. }
  515. return 0;
  516. }
  517. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  518. {
  519. }
  520. /*
  521. * TTM backend functions.
  522. */
  523. struct amdgpu_ttm_gup_task_list {
  524. struct list_head list;
  525. struct task_struct *task;
  526. };
  527. struct amdgpu_ttm_tt {
  528. struct ttm_dma_tt ttm;
  529. struct amdgpu_device *adev;
  530. u64 offset;
  531. uint64_t userptr;
  532. struct mm_struct *usermm;
  533. uint32_t userflags;
  534. spinlock_t guptasklock;
  535. struct list_head guptasks;
  536. atomic_t mmu_invalidations;
  537. struct list_head list;
  538. };
  539. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  540. {
  541. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  542. unsigned int flags = 0;
  543. unsigned pinned = 0;
  544. int r;
  545. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  546. flags |= FOLL_WRITE;
  547. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  548. /* check that we only use anonymous memory
  549. to prevent problems with writeback */
  550. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  551. struct vm_area_struct *vma;
  552. vma = find_vma(gtt->usermm, gtt->userptr);
  553. if (!vma || vma->vm_file || vma->vm_end < end)
  554. return -EPERM;
  555. }
  556. do {
  557. unsigned num_pages = ttm->num_pages - pinned;
  558. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  559. struct page **p = pages + pinned;
  560. struct amdgpu_ttm_gup_task_list guptask;
  561. guptask.task = current;
  562. spin_lock(&gtt->guptasklock);
  563. list_add(&guptask.list, &gtt->guptasks);
  564. spin_unlock(&gtt->guptasklock);
  565. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  566. spin_lock(&gtt->guptasklock);
  567. list_del(&guptask.list);
  568. spin_unlock(&gtt->guptasklock);
  569. if (r < 0)
  570. goto release_pages;
  571. pinned += r;
  572. } while (pinned < ttm->num_pages);
  573. return 0;
  574. release_pages:
  575. release_pages(pages, pinned, 0);
  576. return r;
  577. }
  578. /* prepare the sg table with the user pages */
  579. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  580. {
  581. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  582. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  583. unsigned nents;
  584. int r;
  585. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  586. enum dma_data_direction direction = write ?
  587. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  588. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  589. ttm->num_pages << PAGE_SHIFT,
  590. GFP_KERNEL);
  591. if (r)
  592. goto release_sg;
  593. r = -ENOMEM;
  594. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  595. if (nents != ttm->sg->nents)
  596. goto release_sg;
  597. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  598. gtt->ttm.dma_address, ttm->num_pages);
  599. return 0;
  600. release_sg:
  601. kfree(ttm->sg);
  602. return r;
  603. }
  604. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  605. {
  606. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  607. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  608. struct sg_page_iter sg_iter;
  609. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  610. enum dma_data_direction direction = write ?
  611. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  612. /* double check that we don't free the table twice */
  613. if (!ttm->sg->sgl)
  614. return;
  615. /* free the sg table and pages again */
  616. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  617. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  618. struct page *page = sg_page_iter_page(&sg_iter);
  619. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  620. set_page_dirty(page);
  621. mark_page_accessed(page);
  622. put_page(page);
  623. }
  624. sg_free_table(ttm->sg);
  625. }
  626. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  627. struct ttm_mem_reg *bo_mem)
  628. {
  629. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  630. int r;
  631. if (gtt->userptr) {
  632. r = amdgpu_ttm_tt_pin_userptr(ttm);
  633. if (r) {
  634. DRM_ERROR("failed to pin userptr\n");
  635. return r;
  636. }
  637. }
  638. if (!ttm->num_pages) {
  639. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  640. ttm->num_pages, bo_mem, ttm);
  641. }
  642. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  643. bo_mem->mem_type == AMDGPU_PL_GWS ||
  644. bo_mem->mem_type == AMDGPU_PL_OA)
  645. return -EINVAL;
  646. return 0;
  647. }
  648. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  649. {
  650. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  651. return gtt && !list_empty(&gtt->list);
  652. }
  653. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  654. {
  655. struct ttm_tt *ttm = bo->ttm;
  656. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  657. uint32_t flags;
  658. int r;
  659. if (!ttm || amdgpu_ttm_is_bound(ttm))
  660. return 0;
  661. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  662. NULL, bo_mem);
  663. if (r) {
  664. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  665. return r;
  666. }
  667. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  668. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  669. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  670. ttm->pages, gtt->ttm.dma_address, flags);
  671. if (r) {
  672. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  673. ttm->num_pages, gtt->offset);
  674. return r;
  675. }
  676. spin_lock(&gtt->adev->gtt_list_lock);
  677. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  678. spin_unlock(&gtt->adev->gtt_list_lock);
  679. return 0;
  680. }
  681. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  682. {
  683. struct amdgpu_ttm_tt *gtt, *tmp;
  684. struct ttm_mem_reg bo_mem;
  685. uint32_t flags;
  686. int r;
  687. bo_mem.mem_type = TTM_PL_TT;
  688. spin_lock(&adev->gtt_list_lock);
  689. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  690. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  691. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  692. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  693. flags);
  694. if (r) {
  695. spin_unlock(&adev->gtt_list_lock);
  696. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  697. gtt->ttm.ttm.num_pages, gtt->offset);
  698. return r;
  699. }
  700. }
  701. spin_unlock(&adev->gtt_list_lock);
  702. return 0;
  703. }
  704. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  705. {
  706. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  707. if (gtt->userptr)
  708. amdgpu_ttm_tt_unpin_userptr(ttm);
  709. if (!amdgpu_ttm_is_bound(ttm))
  710. return 0;
  711. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  712. if (gtt->adev->gart.ready)
  713. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  714. spin_lock(&gtt->adev->gtt_list_lock);
  715. list_del_init(&gtt->list);
  716. spin_unlock(&gtt->adev->gtt_list_lock);
  717. return 0;
  718. }
  719. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  720. {
  721. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  722. ttm_dma_tt_fini(&gtt->ttm);
  723. kfree(gtt);
  724. }
  725. static struct ttm_backend_func amdgpu_backend_func = {
  726. .bind = &amdgpu_ttm_backend_bind,
  727. .unbind = &amdgpu_ttm_backend_unbind,
  728. .destroy = &amdgpu_ttm_backend_destroy,
  729. };
  730. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  731. unsigned long size, uint32_t page_flags,
  732. struct page *dummy_read_page)
  733. {
  734. struct amdgpu_device *adev;
  735. struct amdgpu_ttm_tt *gtt;
  736. adev = amdgpu_get_adev(bdev);
  737. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  738. if (gtt == NULL) {
  739. return NULL;
  740. }
  741. gtt->ttm.ttm.func = &amdgpu_backend_func;
  742. gtt->adev = adev;
  743. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  744. kfree(gtt);
  745. return NULL;
  746. }
  747. INIT_LIST_HEAD(&gtt->list);
  748. return &gtt->ttm.ttm;
  749. }
  750. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  751. {
  752. struct amdgpu_device *adev;
  753. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  754. unsigned i;
  755. int r;
  756. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  757. if (ttm->state != tt_unpopulated)
  758. return 0;
  759. if (gtt && gtt->userptr) {
  760. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  761. if (!ttm->sg)
  762. return -ENOMEM;
  763. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  764. ttm->state = tt_unbound;
  765. return 0;
  766. }
  767. if (slave && ttm->sg) {
  768. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  769. gtt->ttm.dma_address, ttm->num_pages);
  770. ttm->state = tt_unbound;
  771. return 0;
  772. }
  773. adev = amdgpu_get_adev(ttm->bdev);
  774. #ifdef CONFIG_SWIOTLB
  775. if (swiotlb_nr_tbl()) {
  776. return ttm_dma_populate(&gtt->ttm, adev->dev);
  777. }
  778. #endif
  779. r = ttm_pool_populate(ttm);
  780. if (r) {
  781. return r;
  782. }
  783. for (i = 0; i < ttm->num_pages; i++) {
  784. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  785. 0, PAGE_SIZE,
  786. PCI_DMA_BIDIRECTIONAL);
  787. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  788. while (i--) {
  789. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  790. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  791. gtt->ttm.dma_address[i] = 0;
  792. }
  793. ttm_pool_unpopulate(ttm);
  794. return -EFAULT;
  795. }
  796. }
  797. return 0;
  798. }
  799. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  800. {
  801. struct amdgpu_device *adev;
  802. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  803. unsigned i;
  804. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  805. if (gtt && gtt->userptr) {
  806. kfree(ttm->sg);
  807. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  808. return;
  809. }
  810. if (slave)
  811. return;
  812. adev = amdgpu_get_adev(ttm->bdev);
  813. #ifdef CONFIG_SWIOTLB
  814. if (swiotlb_nr_tbl()) {
  815. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  816. return;
  817. }
  818. #endif
  819. for (i = 0; i < ttm->num_pages; i++) {
  820. if (gtt->ttm.dma_address[i]) {
  821. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  822. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  823. }
  824. }
  825. ttm_pool_unpopulate(ttm);
  826. }
  827. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  828. uint32_t flags)
  829. {
  830. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  831. if (gtt == NULL)
  832. return -EINVAL;
  833. gtt->userptr = addr;
  834. gtt->usermm = current->mm;
  835. gtt->userflags = flags;
  836. spin_lock_init(&gtt->guptasklock);
  837. INIT_LIST_HEAD(&gtt->guptasks);
  838. atomic_set(&gtt->mmu_invalidations, 0);
  839. return 0;
  840. }
  841. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  842. {
  843. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  844. if (gtt == NULL)
  845. return NULL;
  846. return gtt->usermm;
  847. }
  848. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  849. unsigned long end)
  850. {
  851. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  852. struct amdgpu_ttm_gup_task_list *entry;
  853. unsigned long size;
  854. if (gtt == NULL || !gtt->userptr)
  855. return false;
  856. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  857. if (gtt->userptr > end || gtt->userptr + size <= start)
  858. return false;
  859. spin_lock(&gtt->guptasklock);
  860. list_for_each_entry(entry, &gtt->guptasks, list) {
  861. if (entry->task == current) {
  862. spin_unlock(&gtt->guptasklock);
  863. return false;
  864. }
  865. }
  866. spin_unlock(&gtt->guptasklock);
  867. atomic_inc(&gtt->mmu_invalidations);
  868. return true;
  869. }
  870. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  871. int *last_invalidated)
  872. {
  873. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  874. int prev_invalidated = *last_invalidated;
  875. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  876. return prev_invalidated != *last_invalidated;
  877. }
  878. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  879. {
  880. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  881. if (gtt == NULL)
  882. return false;
  883. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  884. }
  885. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  886. struct ttm_mem_reg *mem)
  887. {
  888. uint32_t flags = 0;
  889. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  890. flags |= AMDGPU_PTE_VALID;
  891. if (mem && mem->mem_type == TTM_PL_TT) {
  892. flags |= AMDGPU_PTE_SYSTEM;
  893. if (ttm->caching_state == tt_cached)
  894. flags |= AMDGPU_PTE_SNOOPED;
  895. }
  896. if (adev->asic_type >= CHIP_TONGA)
  897. flags |= AMDGPU_PTE_EXECUTABLE;
  898. flags |= AMDGPU_PTE_READABLE;
  899. if (!amdgpu_ttm_tt_is_readonly(ttm))
  900. flags |= AMDGPU_PTE_WRITEABLE;
  901. return flags;
  902. }
  903. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  904. {
  905. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  906. unsigned i, j;
  907. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  908. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  909. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  910. if (&tbo->lru == lru->lru[j])
  911. lru->lru[j] = tbo->lru.prev;
  912. if (&tbo->swap == lru->swap_lru)
  913. lru->swap_lru = tbo->swap.prev;
  914. }
  915. }
  916. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  917. {
  918. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  919. unsigned log2_size = min(ilog2(tbo->num_pages),
  920. AMDGPU_TTM_LRU_SIZE - 1);
  921. return &adev->mman.log2_size[log2_size];
  922. }
  923. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  924. {
  925. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  926. struct list_head *res = lru->lru[tbo->mem.mem_type];
  927. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  928. while ((++lru)->lru[tbo->mem.mem_type] == res)
  929. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  930. return res;
  931. }
  932. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  933. {
  934. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  935. struct list_head *res = lru->swap_lru;
  936. lru->swap_lru = &tbo->swap;
  937. while ((++lru)->swap_lru == res)
  938. lru->swap_lru = &tbo->swap;
  939. return res;
  940. }
  941. static struct ttm_bo_driver amdgpu_bo_driver = {
  942. .ttm_tt_create = &amdgpu_ttm_tt_create,
  943. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  944. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  945. .invalidate_caches = &amdgpu_invalidate_caches,
  946. .init_mem_type = &amdgpu_init_mem_type,
  947. .evict_flags = &amdgpu_evict_flags,
  948. .move = &amdgpu_bo_move,
  949. .verify_access = &amdgpu_verify_access,
  950. .move_notify = &amdgpu_bo_move_notify,
  951. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  952. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  953. .io_mem_free = &amdgpu_ttm_io_mem_free,
  954. .lru_removal = &amdgpu_ttm_lru_removal,
  955. .lru_tail = &amdgpu_ttm_lru_tail,
  956. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  957. };
  958. int amdgpu_ttm_init(struct amdgpu_device *adev)
  959. {
  960. unsigned i, j;
  961. int r;
  962. /* No others user of address space so set it to 0 */
  963. r = ttm_bo_device_init(&adev->mman.bdev,
  964. adev->mman.bo_global_ref.ref.object,
  965. &amdgpu_bo_driver,
  966. adev->ddev->anon_inode->i_mapping,
  967. DRM_FILE_PAGE_OFFSET,
  968. adev->need_dma32);
  969. if (r) {
  970. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  971. return r;
  972. }
  973. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  974. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  975. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  976. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  977. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  978. }
  979. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  980. adev->mman.guard.lru[j] = NULL;
  981. adev->mman.guard.swap_lru = NULL;
  982. adev->mman.initialized = true;
  983. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  984. adev->mc.real_vram_size >> PAGE_SHIFT);
  985. if (r) {
  986. DRM_ERROR("Failed initializing VRAM heap.\n");
  987. return r;
  988. }
  989. /* Change the size here instead of the init above so only lpfn is affected */
  990. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  991. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  992. AMDGPU_GEM_DOMAIN_VRAM,
  993. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  994. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  995. NULL, NULL, &adev->stollen_vga_memory);
  996. if (r) {
  997. return r;
  998. }
  999. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1000. if (r)
  1001. return r;
  1002. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  1003. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1004. if (r) {
  1005. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1006. return r;
  1007. }
  1008. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1009. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  1010. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  1011. adev->mc.gtt_size >> PAGE_SHIFT);
  1012. if (r) {
  1013. DRM_ERROR("Failed initializing GTT heap.\n");
  1014. return r;
  1015. }
  1016. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1017. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  1018. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1019. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1020. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1021. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1022. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1023. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1024. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1025. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1026. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1027. /* GDS Memory */
  1028. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1029. adev->gds.mem.total_size >> PAGE_SHIFT);
  1030. if (r) {
  1031. DRM_ERROR("Failed initializing GDS heap.\n");
  1032. return r;
  1033. }
  1034. /* GWS */
  1035. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1036. adev->gds.gws.total_size >> PAGE_SHIFT);
  1037. if (r) {
  1038. DRM_ERROR("Failed initializing gws heap.\n");
  1039. return r;
  1040. }
  1041. /* OA */
  1042. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1043. adev->gds.oa.total_size >> PAGE_SHIFT);
  1044. if (r) {
  1045. DRM_ERROR("Failed initializing oa heap.\n");
  1046. return r;
  1047. }
  1048. r = amdgpu_ttm_debugfs_init(adev);
  1049. if (r) {
  1050. DRM_ERROR("Failed to init debugfs\n");
  1051. return r;
  1052. }
  1053. return 0;
  1054. }
  1055. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1056. {
  1057. int r;
  1058. if (!adev->mman.initialized)
  1059. return;
  1060. amdgpu_ttm_debugfs_fini(adev);
  1061. if (adev->stollen_vga_memory) {
  1062. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1063. if (r == 0) {
  1064. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1065. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1066. }
  1067. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1068. }
  1069. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1070. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1071. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1072. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1073. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1074. ttm_bo_device_release(&adev->mman.bdev);
  1075. amdgpu_gart_fini(adev);
  1076. amdgpu_ttm_global_fini(adev);
  1077. adev->mman.initialized = false;
  1078. DRM_INFO("amdgpu: ttm finalized\n");
  1079. }
  1080. /* this should only be called at bootup or when userspace
  1081. * isn't running */
  1082. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1083. {
  1084. struct ttm_mem_type_manager *man;
  1085. if (!adev->mman.initialized)
  1086. return;
  1087. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1088. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1089. man->size = size >> PAGE_SHIFT;
  1090. }
  1091. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1092. {
  1093. struct drm_file *file_priv;
  1094. struct amdgpu_device *adev;
  1095. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1096. return -EINVAL;
  1097. file_priv = filp->private_data;
  1098. adev = file_priv->minor->dev->dev_private;
  1099. if (adev == NULL)
  1100. return -EINVAL;
  1101. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1102. }
  1103. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1104. uint64_t src_offset,
  1105. uint64_t dst_offset,
  1106. uint32_t byte_count,
  1107. struct reservation_object *resv,
  1108. struct fence **fence, bool direct_submit)
  1109. {
  1110. struct amdgpu_device *adev = ring->adev;
  1111. struct amdgpu_job *job;
  1112. uint32_t max_bytes;
  1113. unsigned num_loops, num_dw;
  1114. unsigned i;
  1115. int r;
  1116. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1117. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1118. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1119. /* for IB padding */
  1120. while (num_dw & 0x7)
  1121. num_dw++;
  1122. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1123. if (r)
  1124. return r;
  1125. if (resv) {
  1126. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1127. AMDGPU_FENCE_OWNER_UNDEFINED);
  1128. if (r) {
  1129. DRM_ERROR("sync failed (%d).\n", r);
  1130. goto error_free;
  1131. }
  1132. }
  1133. for (i = 0; i < num_loops; i++) {
  1134. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1135. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1136. dst_offset, cur_size_in_bytes);
  1137. src_offset += cur_size_in_bytes;
  1138. dst_offset += cur_size_in_bytes;
  1139. byte_count -= cur_size_in_bytes;
  1140. }
  1141. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1142. WARN_ON(job->ibs[0].length_dw > num_dw);
  1143. if (direct_submit) {
  1144. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1145. NULL, NULL, fence);
  1146. job->fence = fence_get(*fence);
  1147. if (r)
  1148. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1149. amdgpu_job_free(job);
  1150. } else {
  1151. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1152. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1153. if (r)
  1154. goto error_free;
  1155. }
  1156. return r;
  1157. error_free:
  1158. amdgpu_job_free(job);
  1159. return r;
  1160. }
  1161. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1162. uint32_t src_data,
  1163. struct reservation_object *resv,
  1164. struct fence **fence)
  1165. {
  1166. struct amdgpu_device *adev = bo->adev;
  1167. struct amdgpu_job *job;
  1168. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1169. uint32_t max_bytes, byte_count;
  1170. uint64_t dst_offset;
  1171. unsigned int num_loops, num_dw;
  1172. unsigned int i;
  1173. int r;
  1174. byte_count = bo->tbo.num_pages << PAGE_SHIFT;
  1175. max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1176. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1177. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1178. /* for IB padding */
  1179. while (num_dw & 0x7)
  1180. num_dw++;
  1181. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1182. if (r)
  1183. return r;
  1184. if (resv) {
  1185. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1186. AMDGPU_FENCE_OWNER_UNDEFINED);
  1187. if (r) {
  1188. DRM_ERROR("sync failed (%d).\n", r);
  1189. goto error_free;
  1190. }
  1191. }
  1192. dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
  1193. for (i = 0; i < num_loops; i++) {
  1194. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1195. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1196. dst_offset, cur_size_in_bytes);
  1197. dst_offset += cur_size_in_bytes;
  1198. byte_count -= cur_size_in_bytes;
  1199. }
  1200. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1201. WARN_ON(job->ibs[0].length_dw > num_dw);
  1202. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1203. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1204. if (r)
  1205. goto error_free;
  1206. return 0;
  1207. error_free:
  1208. amdgpu_job_free(job);
  1209. return r;
  1210. }
  1211. #if defined(CONFIG_DEBUG_FS)
  1212. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1213. {
  1214. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1215. unsigned ttm_pl = *(int *)node->info_ent->data;
  1216. struct drm_device *dev = node->minor->dev;
  1217. struct amdgpu_device *adev = dev->dev_private;
  1218. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1219. int ret;
  1220. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1221. spin_lock(&glob->lru_lock);
  1222. ret = drm_mm_dump_table(m, mm);
  1223. spin_unlock(&glob->lru_lock);
  1224. if (ttm_pl == TTM_PL_VRAM)
  1225. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1226. adev->mman.bdev.man[ttm_pl].size,
  1227. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1228. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1229. return ret;
  1230. }
  1231. static int ttm_pl_vram = TTM_PL_VRAM;
  1232. static int ttm_pl_tt = TTM_PL_TT;
  1233. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1234. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1235. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1236. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1237. #ifdef CONFIG_SWIOTLB
  1238. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1239. #endif
  1240. };
  1241. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1242. size_t size, loff_t *pos)
  1243. {
  1244. struct amdgpu_device *adev = f->f_inode->i_private;
  1245. ssize_t result = 0;
  1246. int r;
  1247. if (size & 0x3 || *pos & 0x3)
  1248. return -EINVAL;
  1249. while (size) {
  1250. unsigned long flags;
  1251. uint32_t value;
  1252. if (*pos >= adev->mc.mc_vram_size)
  1253. return result;
  1254. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1255. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1256. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1257. value = RREG32(mmMM_DATA);
  1258. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1259. r = put_user(value, (uint32_t *)buf);
  1260. if (r)
  1261. return r;
  1262. result += 4;
  1263. buf += 4;
  1264. *pos += 4;
  1265. size -= 4;
  1266. }
  1267. return result;
  1268. }
  1269. static const struct file_operations amdgpu_ttm_vram_fops = {
  1270. .owner = THIS_MODULE,
  1271. .read = amdgpu_ttm_vram_read,
  1272. .llseek = default_llseek
  1273. };
  1274. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1275. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1276. size_t size, loff_t *pos)
  1277. {
  1278. struct amdgpu_device *adev = f->f_inode->i_private;
  1279. ssize_t result = 0;
  1280. int r;
  1281. while (size) {
  1282. loff_t p = *pos / PAGE_SIZE;
  1283. unsigned off = *pos & ~PAGE_MASK;
  1284. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1285. struct page *page;
  1286. void *ptr;
  1287. if (p >= adev->gart.num_cpu_pages)
  1288. return result;
  1289. page = adev->gart.pages[p];
  1290. if (page) {
  1291. ptr = kmap(page);
  1292. ptr += off;
  1293. r = copy_to_user(buf, ptr, cur_size);
  1294. kunmap(adev->gart.pages[p]);
  1295. } else
  1296. r = clear_user(buf, cur_size);
  1297. if (r)
  1298. return -EFAULT;
  1299. result += cur_size;
  1300. buf += cur_size;
  1301. *pos += cur_size;
  1302. size -= cur_size;
  1303. }
  1304. return result;
  1305. }
  1306. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1307. .owner = THIS_MODULE,
  1308. .read = amdgpu_ttm_gtt_read,
  1309. .llseek = default_llseek
  1310. };
  1311. #endif
  1312. #endif
  1313. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1314. {
  1315. #if defined(CONFIG_DEBUG_FS)
  1316. unsigned count;
  1317. struct drm_minor *minor = adev->ddev->primary;
  1318. struct dentry *ent, *root = minor->debugfs_root;
  1319. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1320. adev, &amdgpu_ttm_vram_fops);
  1321. if (IS_ERR(ent))
  1322. return PTR_ERR(ent);
  1323. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1324. adev->mman.vram = ent;
  1325. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1326. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1327. adev, &amdgpu_ttm_gtt_fops);
  1328. if (IS_ERR(ent))
  1329. return PTR_ERR(ent);
  1330. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1331. adev->mman.gtt = ent;
  1332. #endif
  1333. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1334. #ifdef CONFIG_SWIOTLB
  1335. if (!swiotlb_nr_tbl())
  1336. --count;
  1337. #endif
  1338. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1339. #else
  1340. return 0;
  1341. #endif
  1342. }
  1343. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1344. {
  1345. #if defined(CONFIG_DEBUG_FS)
  1346. debugfs_remove(adev->mman.vram);
  1347. adev->mman.vram = NULL;
  1348. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1349. debugfs_remove(adev->mman.gtt);
  1350. adev->mman.gtt = NULL;
  1351. #endif
  1352. #endif
  1353. }
  1354. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
  1355. {
  1356. return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
  1357. }