gfx_v8_0.c 243 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #define GFX8_NUM_GFX_RINGS 1
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  143. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  144. {
  145. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  146. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  147. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  148. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  149. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  150. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  151. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  152. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  153. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  154. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  155. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  156. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  157. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  158. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  159. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  160. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  161. };
  162. static const u32 golden_settings_tonga_a11[] =
  163. {
  164. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  165. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  166. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  167. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  168. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  169. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  170. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  171. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  172. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  173. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  174. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  175. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  176. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  177. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  178. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  179. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  180. };
  181. static const u32 tonga_golden_common_all[] =
  182. {
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  185. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  186. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  187. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  188. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  189. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  190. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  191. };
  192. static const u32 tonga_mgcg_cgcg_init[] =
  193. {
  194. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  195. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  196. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  198. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  199. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  200. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  201. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  205. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  211. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  212. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  213. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  214. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  215. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  216. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  218. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  219. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  220. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  221. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  222. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  223. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  224. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  225. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  226. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  227. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  228. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  229. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  230. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  231. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  232. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  233. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  234. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  235. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  236. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  237. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  238. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  239. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  240. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  241. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  242. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  243. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  244. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  245. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  246. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  247. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  248. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  249. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  250. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  251. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  252. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  253. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  254. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  255. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  256. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  257. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  258. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  259. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  260. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  263. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  266. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  267. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  268. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  269. };
  270. static const u32 golden_settings_polaris11_a11[] =
  271. {
  272. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  273. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  274. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  275. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  276. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  277. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  278. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  279. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  280. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  281. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  282. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  283. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  284. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  288. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  289. };
  290. static const u32 polaris11_golden_common_all[] =
  291. {
  292. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  293. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  294. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  298. };
  299. static const u32 golden_settings_polaris10_a11[] =
  300. {
  301. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  302. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  303. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  304. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  305. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  306. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  307. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  308. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  309. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  310. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  311. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  312. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  313. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  314. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  315. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  316. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  317. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  318. };
  319. static const u32 polaris10_golden_common_all[] =
  320. {
  321. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  322. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  323. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  324. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  325. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  326. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  327. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  328. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  329. };
  330. static const u32 fiji_golden_common_all[] =
  331. {
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  334. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  335. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  336. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  337. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  338. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  339. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  340. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  341. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  342. };
  343. static const u32 golden_settings_fiji_a10[] =
  344. {
  345. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  346. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  347. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  348. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  349. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  350. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  351. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  352. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  353. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  354. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  355. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  356. };
  357. static const u32 fiji_mgcg_cgcg_init[] =
  358. {
  359. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  360. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  361. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  363. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  364. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  365. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  366. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  369. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  370. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  371. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  372. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  373. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  374. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  375. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  376. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  377. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  378. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  379. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  380. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  381. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  382. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  383. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  384. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  385. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  386. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  387. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  388. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  389. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  390. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  391. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  392. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  393. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  394. };
  395. static const u32 golden_settings_iceland_a11[] =
  396. {
  397. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  398. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  399. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  400. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  401. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  402. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  403. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  404. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  405. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  406. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  407. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  408. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  409. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  410. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  411. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  412. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  413. };
  414. static const u32 iceland_golden_common_all[] =
  415. {
  416. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  417. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  418. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  419. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  420. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  421. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  422. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  423. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  424. };
  425. static const u32 iceland_mgcg_cgcg_init[] =
  426. {
  427. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  428. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  429. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  432. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  433. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  434. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  437. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  438. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  441. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  442. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  444. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  445. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  446. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  447. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  448. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  449. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  450. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  451. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  452. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  453. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  454. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  455. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  456. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  457. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  458. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  459. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  460. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  461. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  462. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  463. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  464. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  465. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  466. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  467. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  468. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  469. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  470. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  471. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  472. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  473. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  474. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  475. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  476. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  477. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  478. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  479. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  480. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  481. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  482. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  483. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  484. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  485. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  486. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  487. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  488. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  489. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  490. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  491. };
  492. static const u32 cz_golden_settings_a11[] =
  493. {
  494. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  495. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  496. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  497. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  498. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  499. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  500. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  501. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  502. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  503. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  504. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  505. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  506. };
  507. static const u32 cz_golden_common_all[] =
  508. {
  509. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  510. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  511. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  512. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  513. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  514. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  515. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  516. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  517. };
  518. static const u32 cz_mgcg_cgcg_init[] =
  519. {
  520. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  521. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  522. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  523. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  524. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  525. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  526. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  530. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  531. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  532. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  533. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  534. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  535. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  537. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  538. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  539. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  540. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  541. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  542. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  544. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  545. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  546. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  547. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  548. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  549. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  550. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  551. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  557. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  558. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  559. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  560. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  561. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  562. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  563. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  564. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  565. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  566. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  567. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  568. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  569. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  570. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  571. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  572. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  573. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  574. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  575. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  576. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  577. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  578. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  579. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  580. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  581. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  582. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  583. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  584. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  585. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  586. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  587. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  588. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  589. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  590. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  591. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  592. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  593. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  594. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  595. };
  596. static const u32 stoney_golden_settings_a11[] =
  597. {
  598. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  599. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  600. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  601. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  602. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  603. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  604. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  605. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  606. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  607. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  608. };
  609. static const u32 stoney_golden_common_all[] =
  610. {
  611. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  612. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  613. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  614. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  615. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  616. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  617. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  618. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  619. };
  620. static const u32 stoney_mgcg_cgcg_init[] =
  621. {
  622. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  623. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  624. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  625. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  626. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  627. };
  628. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  629. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  630. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  631. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  632. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  633. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  634. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  635. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  636. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  637. {
  638. switch (adev->asic_type) {
  639. case CHIP_TOPAZ:
  640. amdgpu_program_register_sequence(adev,
  641. iceland_mgcg_cgcg_init,
  642. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  643. amdgpu_program_register_sequence(adev,
  644. golden_settings_iceland_a11,
  645. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  646. amdgpu_program_register_sequence(adev,
  647. iceland_golden_common_all,
  648. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  649. break;
  650. case CHIP_FIJI:
  651. amdgpu_program_register_sequence(adev,
  652. fiji_mgcg_cgcg_init,
  653. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  654. amdgpu_program_register_sequence(adev,
  655. golden_settings_fiji_a10,
  656. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  657. amdgpu_program_register_sequence(adev,
  658. fiji_golden_common_all,
  659. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  660. break;
  661. case CHIP_TONGA:
  662. amdgpu_program_register_sequence(adev,
  663. tonga_mgcg_cgcg_init,
  664. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  665. amdgpu_program_register_sequence(adev,
  666. golden_settings_tonga_a11,
  667. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  668. amdgpu_program_register_sequence(adev,
  669. tonga_golden_common_all,
  670. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  671. break;
  672. case CHIP_POLARIS11:
  673. case CHIP_POLARIS12:
  674. amdgpu_program_register_sequence(adev,
  675. golden_settings_polaris11_a11,
  676. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  677. amdgpu_program_register_sequence(adev,
  678. polaris11_golden_common_all,
  679. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  680. break;
  681. case CHIP_POLARIS10:
  682. amdgpu_program_register_sequence(adev,
  683. golden_settings_polaris10_a11,
  684. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  685. amdgpu_program_register_sequence(adev,
  686. polaris10_golden_common_all,
  687. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  688. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  689. if (adev->pdev->revision == 0xc7 &&
  690. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  691. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  692. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  693. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  694. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  695. }
  696. break;
  697. case CHIP_CARRIZO:
  698. amdgpu_program_register_sequence(adev,
  699. cz_mgcg_cgcg_init,
  700. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  701. amdgpu_program_register_sequence(adev,
  702. cz_golden_settings_a11,
  703. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  704. amdgpu_program_register_sequence(adev,
  705. cz_golden_common_all,
  706. (const u32)ARRAY_SIZE(cz_golden_common_all));
  707. break;
  708. case CHIP_STONEY:
  709. amdgpu_program_register_sequence(adev,
  710. stoney_mgcg_cgcg_init,
  711. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  712. amdgpu_program_register_sequence(adev,
  713. stoney_golden_settings_a11,
  714. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  715. amdgpu_program_register_sequence(adev,
  716. stoney_golden_common_all,
  717. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  724. {
  725. adev->gfx.scratch.num_reg = 8;
  726. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  727. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  728. }
  729. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  730. {
  731. struct amdgpu_device *adev = ring->adev;
  732. uint32_t scratch;
  733. uint32_t tmp = 0;
  734. unsigned i;
  735. int r;
  736. r = amdgpu_gfx_scratch_get(adev, &scratch);
  737. if (r) {
  738. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  739. return r;
  740. }
  741. WREG32(scratch, 0xCAFEDEAD);
  742. r = amdgpu_ring_alloc(ring, 3);
  743. if (r) {
  744. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  745. ring->idx, r);
  746. amdgpu_gfx_scratch_free(adev, scratch);
  747. return r;
  748. }
  749. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  750. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  751. amdgpu_ring_write(ring, 0xDEADBEEF);
  752. amdgpu_ring_commit(ring);
  753. for (i = 0; i < adev->usec_timeout; i++) {
  754. tmp = RREG32(scratch);
  755. if (tmp == 0xDEADBEEF)
  756. break;
  757. DRM_UDELAY(1);
  758. }
  759. if (i < adev->usec_timeout) {
  760. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  761. ring->idx, i);
  762. } else {
  763. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  764. ring->idx, scratch, tmp);
  765. r = -EINVAL;
  766. }
  767. amdgpu_gfx_scratch_free(adev, scratch);
  768. return r;
  769. }
  770. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  771. {
  772. struct amdgpu_device *adev = ring->adev;
  773. struct amdgpu_ib ib;
  774. struct dma_fence *f = NULL;
  775. uint32_t scratch;
  776. uint32_t tmp = 0;
  777. long r;
  778. r = amdgpu_gfx_scratch_get(adev, &scratch);
  779. if (r) {
  780. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  781. return r;
  782. }
  783. WREG32(scratch, 0xCAFEDEAD);
  784. memset(&ib, 0, sizeof(ib));
  785. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  786. if (r) {
  787. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  788. goto err1;
  789. }
  790. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  791. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  792. ib.ptr[2] = 0xDEADBEEF;
  793. ib.length_dw = 3;
  794. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  795. if (r)
  796. goto err2;
  797. r = dma_fence_wait_timeout(f, false, timeout);
  798. if (r == 0) {
  799. DRM_ERROR("amdgpu: IB test timed out.\n");
  800. r = -ETIMEDOUT;
  801. goto err2;
  802. } else if (r < 0) {
  803. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  804. goto err2;
  805. }
  806. tmp = RREG32(scratch);
  807. if (tmp == 0xDEADBEEF) {
  808. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  809. r = 0;
  810. } else {
  811. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  812. scratch, tmp);
  813. r = -EINVAL;
  814. }
  815. err2:
  816. amdgpu_ib_free(adev, &ib, NULL);
  817. dma_fence_put(f);
  818. err1:
  819. amdgpu_gfx_scratch_free(adev, scratch);
  820. return r;
  821. }
  822. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  823. {
  824. release_firmware(adev->gfx.pfp_fw);
  825. adev->gfx.pfp_fw = NULL;
  826. release_firmware(adev->gfx.me_fw);
  827. adev->gfx.me_fw = NULL;
  828. release_firmware(adev->gfx.ce_fw);
  829. adev->gfx.ce_fw = NULL;
  830. release_firmware(adev->gfx.rlc_fw);
  831. adev->gfx.rlc_fw = NULL;
  832. release_firmware(adev->gfx.mec_fw);
  833. adev->gfx.mec_fw = NULL;
  834. if ((adev->asic_type != CHIP_STONEY) &&
  835. (adev->asic_type != CHIP_TOPAZ))
  836. release_firmware(adev->gfx.mec2_fw);
  837. adev->gfx.mec2_fw = NULL;
  838. kfree(adev->gfx.rlc.register_list_format);
  839. }
  840. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  841. {
  842. const char *chip_name;
  843. char fw_name[30];
  844. int err;
  845. struct amdgpu_firmware_info *info = NULL;
  846. const struct common_firmware_header *header = NULL;
  847. const struct gfx_firmware_header_v1_0 *cp_hdr;
  848. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  849. unsigned int *tmp = NULL, i;
  850. DRM_DEBUG("\n");
  851. switch (adev->asic_type) {
  852. case CHIP_TOPAZ:
  853. chip_name = "topaz";
  854. break;
  855. case CHIP_TONGA:
  856. chip_name = "tonga";
  857. break;
  858. case CHIP_CARRIZO:
  859. chip_name = "carrizo";
  860. break;
  861. case CHIP_FIJI:
  862. chip_name = "fiji";
  863. break;
  864. case CHIP_POLARIS11:
  865. chip_name = "polaris11";
  866. break;
  867. case CHIP_POLARIS10:
  868. chip_name = "polaris10";
  869. break;
  870. case CHIP_POLARIS12:
  871. chip_name = "polaris12";
  872. break;
  873. case CHIP_STONEY:
  874. chip_name = "stoney";
  875. break;
  876. default:
  877. BUG();
  878. }
  879. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  880. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  881. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  882. if (err == -ENOENT) {
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  884. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  885. }
  886. } else {
  887. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  888. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  889. }
  890. if (err)
  891. goto out;
  892. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  893. if (err)
  894. goto out;
  895. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  896. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  897. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  898. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  900. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  901. if (err == -ENOENT) {
  902. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  903. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  904. }
  905. } else {
  906. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  907. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  908. }
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  912. if (err)
  913. goto out;
  914. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  915. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  916. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  917. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  918. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  919. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  920. if (err == -ENOENT) {
  921. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. }
  924. } else {
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  926. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  927. }
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  931. if (err)
  932. goto out;
  933. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  934. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  935. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  936. /*
  937. * Support for MCBP/Virtualization in combination with chained IBs is
  938. * formal released on feature version #46
  939. */
  940. if (adev->gfx.ce_feature_version >= 46 &&
  941. adev->gfx.pfp_feature_version >= 46) {
  942. adev->virt.chained_ib_support = true;
  943. DRM_INFO("Chained IB support enabled!\n");
  944. } else
  945. adev->virt.chained_ib_support = false;
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  947. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  951. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  952. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  953. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  954. adev->gfx.rlc.save_and_restore_offset =
  955. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  956. adev->gfx.rlc.clear_state_descriptor_offset =
  957. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  958. adev->gfx.rlc.avail_scratch_ram_locations =
  959. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  960. adev->gfx.rlc.reg_restore_list_size =
  961. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  962. adev->gfx.rlc.reg_list_format_start =
  963. le32_to_cpu(rlc_hdr->reg_list_format_start);
  964. adev->gfx.rlc.reg_list_format_separate_start =
  965. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  966. adev->gfx.rlc.starting_offsets_start =
  967. le32_to_cpu(rlc_hdr->starting_offsets_start);
  968. adev->gfx.rlc.reg_list_format_size_bytes =
  969. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  970. adev->gfx.rlc.reg_list_size_bytes =
  971. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  972. adev->gfx.rlc.register_list_format =
  973. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  974. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  975. if (!adev->gfx.rlc.register_list_format) {
  976. err = -ENOMEM;
  977. goto out;
  978. }
  979. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  980. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  981. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  982. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  983. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  984. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  985. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  986. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  987. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  988. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  989. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  990. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  991. if (err == -ENOENT) {
  992. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  993. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  994. }
  995. } else {
  996. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  997. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  998. }
  999. if (err)
  1000. goto out;
  1001. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1002. if (err)
  1003. goto out;
  1004. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1005. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1006. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1007. if ((adev->asic_type != CHIP_STONEY) &&
  1008. (adev->asic_type != CHIP_TOPAZ)) {
  1009. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1010. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1011. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1012. if (err == -ENOENT) {
  1013. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1014. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1015. }
  1016. } else {
  1017. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1018. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1019. }
  1020. if (!err) {
  1021. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1022. if (err)
  1023. goto out;
  1024. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1025. adev->gfx.mec2_fw->data;
  1026. adev->gfx.mec2_fw_version =
  1027. le32_to_cpu(cp_hdr->header.ucode_version);
  1028. adev->gfx.mec2_feature_version =
  1029. le32_to_cpu(cp_hdr->ucode_feature_version);
  1030. } else {
  1031. err = 0;
  1032. adev->gfx.mec2_fw = NULL;
  1033. }
  1034. }
  1035. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1036. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1037. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1038. info->fw = adev->gfx.pfp_fw;
  1039. header = (const struct common_firmware_header *)info->fw->data;
  1040. adev->firmware.fw_size +=
  1041. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1042. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1043. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1044. info->fw = adev->gfx.me_fw;
  1045. header = (const struct common_firmware_header *)info->fw->data;
  1046. adev->firmware.fw_size +=
  1047. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1048. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1049. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1050. info->fw = adev->gfx.ce_fw;
  1051. header = (const struct common_firmware_header *)info->fw->data;
  1052. adev->firmware.fw_size +=
  1053. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1054. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1055. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1056. info->fw = adev->gfx.rlc_fw;
  1057. header = (const struct common_firmware_header *)info->fw->data;
  1058. adev->firmware.fw_size +=
  1059. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1060. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1061. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1062. info->fw = adev->gfx.mec_fw;
  1063. header = (const struct common_firmware_header *)info->fw->data;
  1064. adev->firmware.fw_size +=
  1065. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1066. /* we need account JT in */
  1067. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1068. adev->firmware.fw_size +=
  1069. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1070. if (amdgpu_sriov_vf(adev)) {
  1071. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1072. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1073. info->fw = adev->gfx.mec_fw;
  1074. adev->firmware.fw_size +=
  1075. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1076. }
  1077. if (adev->gfx.mec2_fw) {
  1078. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1079. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1080. info->fw = adev->gfx.mec2_fw;
  1081. header = (const struct common_firmware_header *)info->fw->data;
  1082. adev->firmware.fw_size +=
  1083. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1084. }
  1085. }
  1086. out:
  1087. if (err) {
  1088. dev_err(adev->dev,
  1089. "gfx8: Failed to load firmware \"%s\"\n",
  1090. fw_name);
  1091. release_firmware(adev->gfx.pfp_fw);
  1092. adev->gfx.pfp_fw = NULL;
  1093. release_firmware(adev->gfx.me_fw);
  1094. adev->gfx.me_fw = NULL;
  1095. release_firmware(adev->gfx.ce_fw);
  1096. adev->gfx.ce_fw = NULL;
  1097. release_firmware(adev->gfx.rlc_fw);
  1098. adev->gfx.rlc_fw = NULL;
  1099. release_firmware(adev->gfx.mec_fw);
  1100. adev->gfx.mec_fw = NULL;
  1101. release_firmware(adev->gfx.mec2_fw);
  1102. adev->gfx.mec2_fw = NULL;
  1103. }
  1104. return err;
  1105. }
  1106. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1107. volatile u32 *buffer)
  1108. {
  1109. u32 count = 0, i;
  1110. const struct cs_section_def *sect = NULL;
  1111. const struct cs_extent_def *ext = NULL;
  1112. if (adev->gfx.rlc.cs_data == NULL)
  1113. return;
  1114. if (buffer == NULL)
  1115. return;
  1116. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1117. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1118. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1119. buffer[count++] = cpu_to_le32(0x80000000);
  1120. buffer[count++] = cpu_to_le32(0x80000000);
  1121. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1122. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1123. if (sect->id == SECT_CONTEXT) {
  1124. buffer[count++] =
  1125. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1126. buffer[count++] = cpu_to_le32(ext->reg_index -
  1127. PACKET3_SET_CONTEXT_REG_START);
  1128. for (i = 0; i < ext->reg_count; i++)
  1129. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1130. } else {
  1131. return;
  1132. }
  1133. }
  1134. }
  1135. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1136. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1137. PACKET3_SET_CONTEXT_REG_START);
  1138. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1139. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1140. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1141. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1142. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1143. buffer[count++] = cpu_to_le32(0);
  1144. }
  1145. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1146. {
  1147. const __le32 *fw_data;
  1148. volatile u32 *dst_ptr;
  1149. int me, i, max_me = 4;
  1150. u32 bo_offset = 0;
  1151. u32 table_offset, table_size;
  1152. if (adev->asic_type == CHIP_CARRIZO)
  1153. max_me = 5;
  1154. /* write the cp table buffer */
  1155. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1156. for (me = 0; me < max_me; me++) {
  1157. if (me == 0) {
  1158. const struct gfx_firmware_header_v1_0 *hdr =
  1159. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1160. fw_data = (const __le32 *)
  1161. (adev->gfx.ce_fw->data +
  1162. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1163. table_offset = le32_to_cpu(hdr->jt_offset);
  1164. table_size = le32_to_cpu(hdr->jt_size);
  1165. } else if (me == 1) {
  1166. const struct gfx_firmware_header_v1_0 *hdr =
  1167. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1168. fw_data = (const __le32 *)
  1169. (adev->gfx.pfp_fw->data +
  1170. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1171. table_offset = le32_to_cpu(hdr->jt_offset);
  1172. table_size = le32_to_cpu(hdr->jt_size);
  1173. } else if (me == 2) {
  1174. const struct gfx_firmware_header_v1_0 *hdr =
  1175. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1176. fw_data = (const __le32 *)
  1177. (adev->gfx.me_fw->data +
  1178. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1179. table_offset = le32_to_cpu(hdr->jt_offset);
  1180. table_size = le32_to_cpu(hdr->jt_size);
  1181. } else if (me == 3) {
  1182. const struct gfx_firmware_header_v1_0 *hdr =
  1183. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1184. fw_data = (const __le32 *)
  1185. (adev->gfx.mec_fw->data +
  1186. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1187. table_offset = le32_to_cpu(hdr->jt_offset);
  1188. table_size = le32_to_cpu(hdr->jt_size);
  1189. } else if (me == 4) {
  1190. const struct gfx_firmware_header_v1_0 *hdr =
  1191. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1192. fw_data = (const __le32 *)
  1193. (adev->gfx.mec2_fw->data +
  1194. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1195. table_offset = le32_to_cpu(hdr->jt_offset);
  1196. table_size = le32_to_cpu(hdr->jt_size);
  1197. }
  1198. for (i = 0; i < table_size; i ++) {
  1199. dst_ptr[bo_offset + i] =
  1200. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1201. }
  1202. bo_offset += table_size;
  1203. }
  1204. }
  1205. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1206. {
  1207. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1208. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1209. }
  1210. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1211. {
  1212. volatile u32 *dst_ptr;
  1213. u32 dws;
  1214. const struct cs_section_def *cs_data;
  1215. int r;
  1216. adev->gfx.rlc.cs_data = vi_cs_data;
  1217. cs_data = adev->gfx.rlc.cs_data;
  1218. if (cs_data) {
  1219. /* clear state block */
  1220. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1221. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1222. AMDGPU_GEM_DOMAIN_VRAM,
  1223. &adev->gfx.rlc.clear_state_obj,
  1224. &adev->gfx.rlc.clear_state_gpu_addr,
  1225. (void **)&adev->gfx.rlc.cs_ptr);
  1226. if (r) {
  1227. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1228. gfx_v8_0_rlc_fini(adev);
  1229. return r;
  1230. }
  1231. /* set up the cs buffer */
  1232. dst_ptr = adev->gfx.rlc.cs_ptr;
  1233. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1234. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1235. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1236. }
  1237. if ((adev->asic_type == CHIP_CARRIZO) ||
  1238. (adev->asic_type == CHIP_STONEY)) {
  1239. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1240. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1241. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1242. &adev->gfx.rlc.cp_table_obj,
  1243. &adev->gfx.rlc.cp_table_gpu_addr,
  1244. (void **)&adev->gfx.rlc.cp_table_ptr);
  1245. if (r) {
  1246. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1247. return r;
  1248. }
  1249. cz_init_cp_jump_table(adev);
  1250. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1251. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1252. }
  1253. return 0;
  1254. }
  1255. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1256. {
  1257. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1258. }
  1259. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1260. {
  1261. int r;
  1262. u32 *hpd;
  1263. size_t mec_hpd_size;
  1264. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1265. /* take ownership of the relevant compute queues */
  1266. amdgpu_gfx_compute_queue_acquire(adev);
  1267. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1268. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1269. AMDGPU_GEM_DOMAIN_GTT,
  1270. &adev->gfx.mec.hpd_eop_obj,
  1271. &adev->gfx.mec.hpd_eop_gpu_addr,
  1272. (void **)&hpd);
  1273. if (r) {
  1274. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1275. return r;
  1276. }
  1277. memset(hpd, 0, mec_hpd_size);
  1278. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1279. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1280. return 0;
  1281. }
  1282. static const u32 vgpr_init_compute_shader[] =
  1283. {
  1284. 0x7e000209, 0x7e020208,
  1285. 0x7e040207, 0x7e060206,
  1286. 0x7e080205, 0x7e0a0204,
  1287. 0x7e0c0203, 0x7e0e0202,
  1288. 0x7e100201, 0x7e120200,
  1289. 0x7e140209, 0x7e160208,
  1290. 0x7e180207, 0x7e1a0206,
  1291. 0x7e1c0205, 0x7e1e0204,
  1292. 0x7e200203, 0x7e220202,
  1293. 0x7e240201, 0x7e260200,
  1294. 0x7e280209, 0x7e2a0208,
  1295. 0x7e2c0207, 0x7e2e0206,
  1296. 0x7e300205, 0x7e320204,
  1297. 0x7e340203, 0x7e360202,
  1298. 0x7e380201, 0x7e3a0200,
  1299. 0x7e3c0209, 0x7e3e0208,
  1300. 0x7e400207, 0x7e420206,
  1301. 0x7e440205, 0x7e460204,
  1302. 0x7e480203, 0x7e4a0202,
  1303. 0x7e4c0201, 0x7e4e0200,
  1304. 0x7e500209, 0x7e520208,
  1305. 0x7e540207, 0x7e560206,
  1306. 0x7e580205, 0x7e5a0204,
  1307. 0x7e5c0203, 0x7e5e0202,
  1308. 0x7e600201, 0x7e620200,
  1309. 0x7e640209, 0x7e660208,
  1310. 0x7e680207, 0x7e6a0206,
  1311. 0x7e6c0205, 0x7e6e0204,
  1312. 0x7e700203, 0x7e720202,
  1313. 0x7e740201, 0x7e760200,
  1314. 0x7e780209, 0x7e7a0208,
  1315. 0x7e7c0207, 0x7e7e0206,
  1316. 0xbf8a0000, 0xbf810000,
  1317. };
  1318. static const u32 sgpr_init_compute_shader[] =
  1319. {
  1320. 0xbe8a0100, 0xbe8c0102,
  1321. 0xbe8e0104, 0xbe900106,
  1322. 0xbe920108, 0xbe940100,
  1323. 0xbe960102, 0xbe980104,
  1324. 0xbe9a0106, 0xbe9c0108,
  1325. 0xbe9e0100, 0xbea00102,
  1326. 0xbea20104, 0xbea40106,
  1327. 0xbea60108, 0xbea80100,
  1328. 0xbeaa0102, 0xbeac0104,
  1329. 0xbeae0106, 0xbeb00108,
  1330. 0xbeb20100, 0xbeb40102,
  1331. 0xbeb60104, 0xbeb80106,
  1332. 0xbeba0108, 0xbebc0100,
  1333. 0xbebe0102, 0xbec00104,
  1334. 0xbec20106, 0xbec40108,
  1335. 0xbec60100, 0xbec80102,
  1336. 0xbee60004, 0xbee70005,
  1337. 0xbeea0006, 0xbeeb0007,
  1338. 0xbee80008, 0xbee90009,
  1339. 0xbefc0000, 0xbf8a0000,
  1340. 0xbf810000, 0x00000000,
  1341. };
  1342. static const u32 vgpr_init_regs[] =
  1343. {
  1344. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1345. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1346. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1347. mmCOMPUTE_NUM_THREAD_Y, 1,
  1348. mmCOMPUTE_NUM_THREAD_Z, 1,
  1349. mmCOMPUTE_PGM_RSRC2, 20,
  1350. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1351. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1352. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1353. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1354. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1355. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1356. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1357. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1358. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1359. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1360. };
  1361. static const u32 sgpr1_init_regs[] =
  1362. {
  1363. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1364. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1365. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1366. mmCOMPUTE_NUM_THREAD_Y, 1,
  1367. mmCOMPUTE_NUM_THREAD_Z, 1,
  1368. mmCOMPUTE_PGM_RSRC2, 20,
  1369. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1370. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1371. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1372. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1373. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1374. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1375. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1376. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1377. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1378. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1379. };
  1380. static const u32 sgpr2_init_regs[] =
  1381. {
  1382. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1383. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1384. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1385. mmCOMPUTE_NUM_THREAD_Y, 1,
  1386. mmCOMPUTE_NUM_THREAD_Z, 1,
  1387. mmCOMPUTE_PGM_RSRC2, 20,
  1388. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1389. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1390. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1391. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1392. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1393. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1394. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1395. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1396. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1397. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1398. };
  1399. static const u32 sec_ded_counter_registers[] =
  1400. {
  1401. mmCPC_EDC_ATC_CNT,
  1402. mmCPC_EDC_SCRATCH_CNT,
  1403. mmCPC_EDC_UCODE_CNT,
  1404. mmCPF_EDC_ATC_CNT,
  1405. mmCPF_EDC_ROQ_CNT,
  1406. mmCPF_EDC_TAG_CNT,
  1407. mmCPG_EDC_ATC_CNT,
  1408. mmCPG_EDC_DMA_CNT,
  1409. mmCPG_EDC_TAG_CNT,
  1410. mmDC_EDC_CSINVOC_CNT,
  1411. mmDC_EDC_RESTORE_CNT,
  1412. mmDC_EDC_STATE_CNT,
  1413. mmGDS_EDC_CNT,
  1414. mmGDS_EDC_GRBM_CNT,
  1415. mmGDS_EDC_OA_DED,
  1416. mmSPI_EDC_CNT,
  1417. mmSQC_ATC_EDC_GATCL1_CNT,
  1418. mmSQC_EDC_CNT,
  1419. mmSQ_EDC_DED_CNT,
  1420. mmSQ_EDC_INFO,
  1421. mmSQ_EDC_SEC_CNT,
  1422. mmTCC_EDC_CNT,
  1423. mmTCP_ATC_EDC_GATCL1_CNT,
  1424. mmTCP_EDC_CNT,
  1425. mmTD_EDC_CNT
  1426. };
  1427. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1428. {
  1429. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1430. struct amdgpu_ib ib;
  1431. struct dma_fence *f = NULL;
  1432. int r, i;
  1433. u32 tmp;
  1434. unsigned total_size, vgpr_offset, sgpr_offset;
  1435. u64 gpu_addr;
  1436. /* only supported on CZ */
  1437. if (adev->asic_type != CHIP_CARRIZO)
  1438. return 0;
  1439. /* bail if the compute ring is not ready */
  1440. if (!ring->ready)
  1441. return 0;
  1442. tmp = RREG32(mmGB_EDC_MODE);
  1443. WREG32(mmGB_EDC_MODE, 0);
  1444. total_size =
  1445. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1446. total_size +=
  1447. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1448. total_size +=
  1449. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1450. total_size = ALIGN(total_size, 256);
  1451. vgpr_offset = total_size;
  1452. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1453. sgpr_offset = total_size;
  1454. total_size += sizeof(sgpr_init_compute_shader);
  1455. /* allocate an indirect buffer to put the commands in */
  1456. memset(&ib, 0, sizeof(ib));
  1457. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1458. if (r) {
  1459. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1460. return r;
  1461. }
  1462. /* load the compute shaders */
  1463. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1464. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1465. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1466. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1467. /* init the ib length to 0 */
  1468. ib.length_dw = 0;
  1469. /* VGPR */
  1470. /* write the register state for the compute dispatch */
  1471. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1472. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1473. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1474. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1475. }
  1476. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1477. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1478. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1479. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1480. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1481. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1482. /* write dispatch packet */
  1483. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1484. ib.ptr[ib.length_dw++] = 8; /* x */
  1485. ib.ptr[ib.length_dw++] = 1; /* y */
  1486. ib.ptr[ib.length_dw++] = 1; /* z */
  1487. ib.ptr[ib.length_dw++] =
  1488. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1489. /* write CS partial flush packet */
  1490. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1491. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1492. /* SGPR1 */
  1493. /* write the register state for the compute dispatch */
  1494. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1495. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1496. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1497. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1498. }
  1499. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1500. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1502. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1503. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1504. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1505. /* write dispatch packet */
  1506. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1507. ib.ptr[ib.length_dw++] = 8; /* x */
  1508. ib.ptr[ib.length_dw++] = 1; /* y */
  1509. ib.ptr[ib.length_dw++] = 1; /* z */
  1510. ib.ptr[ib.length_dw++] =
  1511. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1512. /* write CS partial flush packet */
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1514. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1515. /* SGPR2 */
  1516. /* write the register state for the compute dispatch */
  1517. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1518. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1519. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1520. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1521. }
  1522. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1523. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1525. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1526. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1527. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1528. /* write dispatch packet */
  1529. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1530. ib.ptr[ib.length_dw++] = 8; /* x */
  1531. ib.ptr[ib.length_dw++] = 1; /* y */
  1532. ib.ptr[ib.length_dw++] = 1; /* z */
  1533. ib.ptr[ib.length_dw++] =
  1534. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1535. /* write CS partial flush packet */
  1536. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1537. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1538. /* shedule the ib on the ring */
  1539. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1540. if (r) {
  1541. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1542. goto fail;
  1543. }
  1544. /* wait for the GPU to finish processing the IB */
  1545. r = dma_fence_wait(f, false);
  1546. if (r) {
  1547. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1548. goto fail;
  1549. }
  1550. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1551. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1552. WREG32(mmGB_EDC_MODE, tmp);
  1553. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1554. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1555. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1556. /* read back registers to clear the counters */
  1557. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1558. RREG32(sec_ded_counter_registers[i]);
  1559. fail:
  1560. amdgpu_ib_free(adev, &ib, NULL);
  1561. dma_fence_put(f);
  1562. return r;
  1563. }
  1564. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1565. {
  1566. u32 gb_addr_config;
  1567. u32 mc_shared_chmap, mc_arb_ramcfg;
  1568. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1569. u32 tmp;
  1570. int ret;
  1571. switch (adev->asic_type) {
  1572. case CHIP_TOPAZ:
  1573. adev->gfx.config.max_shader_engines = 1;
  1574. adev->gfx.config.max_tile_pipes = 2;
  1575. adev->gfx.config.max_cu_per_sh = 6;
  1576. adev->gfx.config.max_sh_per_se = 1;
  1577. adev->gfx.config.max_backends_per_se = 2;
  1578. adev->gfx.config.max_texture_channel_caches = 2;
  1579. adev->gfx.config.max_gprs = 256;
  1580. adev->gfx.config.max_gs_threads = 32;
  1581. adev->gfx.config.max_hw_contexts = 8;
  1582. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1583. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1584. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1585. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1586. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1587. break;
  1588. case CHIP_FIJI:
  1589. adev->gfx.config.max_shader_engines = 4;
  1590. adev->gfx.config.max_tile_pipes = 16;
  1591. adev->gfx.config.max_cu_per_sh = 16;
  1592. adev->gfx.config.max_sh_per_se = 1;
  1593. adev->gfx.config.max_backends_per_se = 4;
  1594. adev->gfx.config.max_texture_channel_caches = 16;
  1595. adev->gfx.config.max_gprs = 256;
  1596. adev->gfx.config.max_gs_threads = 32;
  1597. adev->gfx.config.max_hw_contexts = 8;
  1598. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1599. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1600. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1601. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1602. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1603. break;
  1604. case CHIP_POLARIS11:
  1605. case CHIP_POLARIS12:
  1606. ret = amdgpu_atombios_get_gfx_info(adev);
  1607. if (ret)
  1608. return ret;
  1609. adev->gfx.config.max_gprs = 256;
  1610. adev->gfx.config.max_gs_threads = 32;
  1611. adev->gfx.config.max_hw_contexts = 8;
  1612. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1613. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1614. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1615. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1616. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1617. break;
  1618. case CHIP_POLARIS10:
  1619. ret = amdgpu_atombios_get_gfx_info(adev);
  1620. if (ret)
  1621. return ret;
  1622. adev->gfx.config.max_gprs = 256;
  1623. adev->gfx.config.max_gs_threads = 32;
  1624. adev->gfx.config.max_hw_contexts = 8;
  1625. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1626. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1627. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1628. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1629. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1630. break;
  1631. case CHIP_TONGA:
  1632. adev->gfx.config.max_shader_engines = 4;
  1633. adev->gfx.config.max_tile_pipes = 8;
  1634. adev->gfx.config.max_cu_per_sh = 8;
  1635. adev->gfx.config.max_sh_per_se = 1;
  1636. adev->gfx.config.max_backends_per_se = 2;
  1637. adev->gfx.config.max_texture_channel_caches = 8;
  1638. adev->gfx.config.max_gprs = 256;
  1639. adev->gfx.config.max_gs_threads = 32;
  1640. adev->gfx.config.max_hw_contexts = 8;
  1641. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1642. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1643. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1644. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1645. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1646. break;
  1647. case CHIP_CARRIZO:
  1648. adev->gfx.config.max_shader_engines = 1;
  1649. adev->gfx.config.max_tile_pipes = 2;
  1650. adev->gfx.config.max_sh_per_se = 1;
  1651. adev->gfx.config.max_backends_per_se = 2;
  1652. adev->gfx.config.max_cu_per_sh = 8;
  1653. adev->gfx.config.max_texture_channel_caches = 2;
  1654. adev->gfx.config.max_gprs = 256;
  1655. adev->gfx.config.max_gs_threads = 32;
  1656. adev->gfx.config.max_hw_contexts = 8;
  1657. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1658. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1659. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1660. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1661. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1662. break;
  1663. case CHIP_STONEY:
  1664. adev->gfx.config.max_shader_engines = 1;
  1665. adev->gfx.config.max_tile_pipes = 2;
  1666. adev->gfx.config.max_sh_per_se = 1;
  1667. adev->gfx.config.max_backends_per_se = 1;
  1668. adev->gfx.config.max_cu_per_sh = 3;
  1669. adev->gfx.config.max_texture_channel_caches = 2;
  1670. adev->gfx.config.max_gprs = 256;
  1671. adev->gfx.config.max_gs_threads = 16;
  1672. adev->gfx.config.max_hw_contexts = 8;
  1673. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1674. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1675. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1676. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1677. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1678. break;
  1679. default:
  1680. adev->gfx.config.max_shader_engines = 2;
  1681. adev->gfx.config.max_tile_pipes = 4;
  1682. adev->gfx.config.max_cu_per_sh = 2;
  1683. adev->gfx.config.max_sh_per_se = 1;
  1684. adev->gfx.config.max_backends_per_se = 2;
  1685. adev->gfx.config.max_texture_channel_caches = 4;
  1686. adev->gfx.config.max_gprs = 256;
  1687. adev->gfx.config.max_gs_threads = 32;
  1688. adev->gfx.config.max_hw_contexts = 8;
  1689. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1690. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1691. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1692. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1693. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1694. break;
  1695. }
  1696. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1697. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1698. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1699. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1700. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1701. if (adev->flags & AMD_IS_APU) {
  1702. /* Get memory bank mapping mode. */
  1703. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1704. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1705. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1706. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1707. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1708. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1709. /* Validate settings in case only one DIMM installed. */
  1710. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1711. dimm00_addr_map = 0;
  1712. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1713. dimm01_addr_map = 0;
  1714. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1715. dimm10_addr_map = 0;
  1716. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1717. dimm11_addr_map = 0;
  1718. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1719. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1720. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1721. adev->gfx.config.mem_row_size_in_kb = 2;
  1722. else
  1723. adev->gfx.config.mem_row_size_in_kb = 1;
  1724. } else {
  1725. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1726. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1727. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1728. adev->gfx.config.mem_row_size_in_kb = 4;
  1729. }
  1730. adev->gfx.config.shader_engine_tile_size = 32;
  1731. adev->gfx.config.num_gpus = 1;
  1732. adev->gfx.config.multi_gpu_tile_size = 64;
  1733. /* fix up row size */
  1734. switch (adev->gfx.config.mem_row_size_in_kb) {
  1735. case 1:
  1736. default:
  1737. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1738. break;
  1739. case 2:
  1740. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1741. break;
  1742. case 4:
  1743. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1744. break;
  1745. }
  1746. adev->gfx.config.gb_addr_config = gb_addr_config;
  1747. return 0;
  1748. }
  1749. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1750. int mec, int pipe, int queue)
  1751. {
  1752. int r;
  1753. unsigned irq_type;
  1754. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1755. ring = &adev->gfx.compute_ring[ring_id];
  1756. /* mec0 is me1 */
  1757. ring->me = mec + 1;
  1758. ring->pipe = pipe;
  1759. ring->queue = queue;
  1760. ring->ring_obj = NULL;
  1761. ring->use_doorbell = true;
  1762. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1763. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1764. + (ring_id * GFX8_MEC_HPD_SIZE);
  1765. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1766. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1767. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1768. + ring->pipe;
  1769. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1770. r = amdgpu_ring_init(adev, ring, 1024,
  1771. &adev->gfx.eop_irq, irq_type);
  1772. if (r)
  1773. return r;
  1774. return 0;
  1775. }
  1776. static int gfx_v8_0_sw_init(void *handle)
  1777. {
  1778. int i, j, k, r, ring_id;
  1779. struct amdgpu_ring *ring;
  1780. struct amdgpu_kiq *kiq;
  1781. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1782. switch (adev->asic_type) {
  1783. case CHIP_FIJI:
  1784. case CHIP_TONGA:
  1785. case CHIP_POLARIS11:
  1786. case CHIP_POLARIS12:
  1787. case CHIP_POLARIS10:
  1788. case CHIP_CARRIZO:
  1789. adev->gfx.mec.num_mec = 2;
  1790. break;
  1791. case CHIP_TOPAZ:
  1792. case CHIP_STONEY:
  1793. default:
  1794. adev->gfx.mec.num_mec = 1;
  1795. break;
  1796. }
  1797. adev->gfx.mec.num_pipe_per_mec = 4;
  1798. adev->gfx.mec.num_queue_per_pipe = 8;
  1799. /* KIQ event */
  1800. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1801. if (r)
  1802. return r;
  1803. /* EOP Event */
  1804. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1805. if (r)
  1806. return r;
  1807. /* Privileged reg */
  1808. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1809. &adev->gfx.priv_reg_irq);
  1810. if (r)
  1811. return r;
  1812. /* Privileged inst */
  1813. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1814. &adev->gfx.priv_inst_irq);
  1815. if (r)
  1816. return r;
  1817. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1818. gfx_v8_0_scratch_init(adev);
  1819. r = gfx_v8_0_init_microcode(adev);
  1820. if (r) {
  1821. DRM_ERROR("Failed to load gfx firmware!\n");
  1822. return r;
  1823. }
  1824. r = gfx_v8_0_rlc_init(adev);
  1825. if (r) {
  1826. DRM_ERROR("Failed to init rlc BOs!\n");
  1827. return r;
  1828. }
  1829. r = gfx_v8_0_mec_init(adev);
  1830. if (r) {
  1831. DRM_ERROR("Failed to init MEC BOs!\n");
  1832. return r;
  1833. }
  1834. /* set up the gfx ring */
  1835. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1836. ring = &adev->gfx.gfx_ring[i];
  1837. ring->ring_obj = NULL;
  1838. sprintf(ring->name, "gfx");
  1839. /* no gfx doorbells on iceland */
  1840. if (adev->asic_type != CHIP_TOPAZ) {
  1841. ring->use_doorbell = true;
  1842. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1843. }
  1844. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1845. AMDGPU_CP_IRQ_GFX_EOP);
  1846. if (r)
  1847. return r;
  1848. }
  1849. /* set up the compute queues - allocate horizontally across pipes */
  1850. ring_id = 0;
  1851. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1852. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1853. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1854. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1855. continue;
  1856. r = gfx_v8_0_compute_ring_init(adev,
  1857. ring_id,
  1858. i, k, j);
  1859. if (r)
  1860. return r;
  1861. ring_id++;
  1862. }
  1863. }
  1864. }
  1865. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1866. if (r) {
  1867. DRM_ERROR("Failed to init KIQ BOs!\n");
  1868. return r;
  1869. }
  1870. kiq = &adev->gfx.kiq;
  1871. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1872. if (r)
  1873. return r;
  1874. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1875. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1876. if (r)
  1877. return r;
  1878. /* reserve GDS, GWS and OA resource for gfx */
  1879. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1880. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1881. &adev->gds.gds_gfx_bo, NULL, NULL);
  1882. if (r)
  1883. return r;
  1884. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1885. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1886. &adev->gds.gws_gfx_bo, NULL, NULL);
  1887. if (r)
  1888. return r;
  1889. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1890. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1891. &adev->gds.oa_gfx_bo, NULL, NULL);
  1892. if (r)
  1893. return r;
  1894. adev->gfx.ce_ram_size = 0x8000;
  1895. r = gfx_v8_0_gpu_early_init(adev);
  1896. if (r)
  1897. return r;
  1898. return 0;
  1899. }
  1900. static int gfx_v8_0_sw_fini(void *handle)
  1901. {
  1902. int i;
  1903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1904. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1905. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1906. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1907. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1908. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1909. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1910. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1911. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1912. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1913. amdgpu_gfx_kiq_fini(adev);
  1914. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1915. gfx_v8_0_mec_fini(adev);
  1916. gfx_v8_0_rlc_fini(adev);
  1917. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1918. &adev->gfx.rlc.clear_state_gpu_addr,
  1919. (void **)&adev->gfx.rlc.cs_ptr);
  1920. if ((adev->asic_type == CHIP_CARRIZO) ||
  1921. (adev->asic_type == CHIP_STONEY)) {
  1922. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1923. &adev->gfx.rlc.cp_table_gpu_addr,
  1924. (void **)&adev->gfx.rlc.cp_table_ptr);
  1925. }
  1926. gfx_v8_0_free_microcode(adev);
  1927. return 0;
  1928. }
  1929. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1930. {
  1931. uint32_t *modearray, *mod2array;
  1932. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1933. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1934. u32 reg_offset;
  1935. modearray = adev->gfx.config.tile_mode_array;
  1936. mod2array = adev->gfx.config.macrotile_mode_array;
  1937. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1938. modearray[reg_offset] = 0;
  1939. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1940. mod2array[reg_offset] = 0;
  1941. switch (adev->asic_type) {
  1942. case CHIP_TOPAZ:
  1943. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1944. PIPE_CONFIG(ADDR_SURF_P2) |
  1945. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1946. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1947. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1948. PIPE_CONFIG(ADDR_SURF_P2) |
  1949. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1951. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1952. PIPE_CONFIG(ADDR_SURF_P2) |
  1953. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1954. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1955. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1956. PIPE_CONFIG(ADDR_SURF_P2) |
  1957. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1958. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1959. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1960. PIPE_CONFIG(ADDR_SURF_P2) |
  1961. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1962. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1963. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1964. PIPE_CONFIG(ADDR_SURF_P2) |
  1965. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1967. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1968. PIPE_CONFIG(ADDR_SURF_P2) |
  1969. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1970. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1971. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1972. PIPE_CONFIG(ADDR_SURF_P2));
  1973. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1974. PIPE_CONFIG(ADDR_SURF_P2) |
  1975. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1976. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1977. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1978. PIPE_CONFIG(ADDR_SURF_P2) |
  1979. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1980. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1981. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1982. PIPE_CONFIG(ADDR_SURF_P2) |
  1983. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1985. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P2) |
  1987. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P2) |
  1991. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1992. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1993. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1994. PIPE_CONFIG(ADDR_SURF_P2) |
  1995. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1997. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1998. PIPE_CONFIG(ADDR_SURF_P2) |
  1999. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2000. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2001. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2002. PIPE_CONFIG(ADDR_SURF_P2) |
  2003. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2005. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2006. PIPE_CONFIG(ADDR_SURF_P2) |
  2007. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2009. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2010. PIPE_CONFIG(ADDR_SURF_P2) |
  2011. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2013. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2014. PIPE_CONFIG(ADDR_SURF_P2) |
  2015. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2017. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2018. PIPE_CONFIG(ADDR_SURF_P2) |
  2019. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2021. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2022. PIPE_CONFIG(ADDR_SURF_P2) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2025. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2026. PIPE_CONFIG(ADDR_SURF_P2) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2029. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2030. PIPE_CONFIG(ADDR_SURF_P2) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2033. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2034. PIPE_CONFIG(ADDR_SURF_P2) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2037. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2038. PIPE_CONFIG(ADDR_SURF_P2) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2041. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2042. PIPE_CONFIG(ADDR_SURF_P2) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2044. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2045. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2048. NUM_BANKS(ADDR_SURF_8_BANK));
  2049. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2052. NUM_BANKS(ADDR_SURF_8_BANK));
  2053. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2054. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2055. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2056. NUM_BANKS(ADDR_SURF_8_BANK));
  2057. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2060. NUM_BANKS(ADDR_SURF_8_BANK));
  2061. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2064. NUM_BANKS(ADDR_SURF_8_BANK));
  2065. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2066. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2067. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2068. NUM_BANKS(ADDR_SURF_8_BANK));
  2069. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2072. NUM_BANKS(ADDR_SURF_8_BANK));
  2073. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2076. NUM_BANKS(ADDR_SURF_16_BANK));
  2077. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2078. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2079. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2080. NUM_BANKS(ADDR_SURF_16_BANK));
  2081. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2084. NUM_BANKS(ADDR_SURF_16_BANK));
  2085. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2088. NUM_BANKS(ADDR_SURF_16_BANK));
  2089. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2092. NUM_BANKS(ADDR_SURF_16_BANK));
  2093. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2096. NUM_BANKS(ADDR_SURF_16_BANK));
  2097. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2100. NUM_BANKS(ADDR_SURF_8_BANK));
  2101. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2102. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2103. reg_offset != 23)
  2104. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2105. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2106. if (reg_offset != 7)
  2107. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2108. break;
  2109. case CHIP_FIJI:
  2110. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2111. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2112. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2113. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2114. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2116. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2117. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2118. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2121. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2122. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2123. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2124. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2125. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2126. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2127. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2128. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2129. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2130. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2131. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2132. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2133. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2134. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2137. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2138. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2141. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2142. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2143. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2144. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2145. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2147. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2148. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2149. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2151. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2152. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2153. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2154. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2155. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2156. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2157. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2158. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2159. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2160. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2161. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2162. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2163. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2164. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2165. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2166. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2168. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2169. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2170. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2171. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2172. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2173. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2174. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2175. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2176. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2177. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2178. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2180. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2181. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2182. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2184. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2185. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2186. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2187. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2188. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2189. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2190. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2192. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2193. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2194. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2196. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2197. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2198. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2199. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2200. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2201. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2202. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2204. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2206. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2208. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2212. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2216. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2220. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2224. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2225. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2228. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2229. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2232. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2235. NUM_BANKS(ADDR_SURF_8_BANK));
  2236. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2237. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2238. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2239. NUM_BANKS(ADDR_SURF_8_BANK));
  2240. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2241. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2242. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2243. NUM_BANKS(ADDR_SURF_8_BANK));
  2244. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2247. NUM_BANKS(ADDR_SURF_8_BANK));
  2248. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2251. NUM_BANKS(ADDR_SURF_8_BANK));
  2252. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2255. NUM_BANKS(ADDR_SURF_8_BANK));
  2256. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2259. NUM_BANKS(ADDR_SURF_8_BANK));
  2260. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2263. NUM_BANKS(ADDR_SURF_8_BANK));
  2264. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2265. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2266. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2267. NUM_BANKS(ADDR_SURF_8_BANK));
  2268. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2269. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2270. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2271. NUM_BANKS(ADDR_SURF_8_BANK));
  2272. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2275. NUM_BANKS(ADDR_SURF_8_BANK));
  2276. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2279. NUM_BANKS(ADDR_SURF_8_BANK));
  2280. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2283. NUM_BANKS(ADDR_SURF_8_BANK));
  2284. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2285. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2286. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2287. NUM_BANKS(ADDR_SURF_4_BANK));
  2288. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2289. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2290. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2291. if (reg_offset != 7)
  2292. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2293. break;
  2294. case CHIP_TONGA:
  2295. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2296. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2297. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2298. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2299. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2300. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2301. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2302. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2303. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2304. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2306. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2307. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2308. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2309. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2310. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2311. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2312. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2313. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2314. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2315. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2316. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2317. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2318. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2319. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2320. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2321. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2323. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2324. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2325. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2326. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2327. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2328. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2329. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2330. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2333. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2334. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2336. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2337. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2338. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2339. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2340. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2341. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2342. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2343. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2344. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2345. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2346. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2349. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2350. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2351. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2352. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2353. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2354. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2355. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2356. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2357. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2358. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2359. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2361. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2362. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2363. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2364. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2365. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2366. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2367. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2368. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2369. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2370. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2371. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2372. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2373. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2374. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2375. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2377. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2378. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2379. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2380. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2381. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2382. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2383. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2384. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2385. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2386. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2388. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2389. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2391. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2392. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2393. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2396. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2397. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2400. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2401. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2405. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2408. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2409. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2410. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2412. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2413. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2417. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2418. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2419. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2420. NUM_BANKS(ADDR_SURF_16_BANK));
  2421. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2422. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2423. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2424. NUM_BANKS(ADDR_SURF_16_BANK));
  2425. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2430. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2431. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2432. NUM_BANKS(ADDR_SURF_16_BANK));
  2433. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2434. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2435. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2436. NUM_BANKS(ADDR_SURF_16_BANK));
  2437. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2440. NUM_BANKS(ADDR_SURF_16_BANK));
  2441. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2442. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2443. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2444. NUM_BANKS(ADDR_SURF_16_BANK));
  2445. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2448. NUM_BANKS(ADDR_SURF_16_BANK));
  2449. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2454. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2455. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2456. NUM_BANKS(ADDR_SURF_16_BANK));
  2457. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2460. NUM_BANKS(ADDR_SURF_16_BANK));
  2461. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2464. NUM_BANKS(ADDR_SURF_8_BANK));
  2465. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2468. NUM_BANKS(ADDR_SURF_4_BANK));
  2469. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2470. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2471. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2472. NUM_BANKS(ADDR_SURF_4_BANK));
  2473. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2474. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2475. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2476. if (reg_offset != 7)
  2477. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2478. break;
  2479. case CHIP_POLARIS11:
  2480. case CHIP_POLARIS12:
  2481. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2482. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2483. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2485. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2489. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2507. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2509. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2513. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2514. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2515. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2516. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2517. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2518. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2519. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2523. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2527. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2531. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2535. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2539. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2543. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2547. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2551. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2555. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2559. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2583. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2587. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2591. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2595. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2596. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2598. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2599. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2600. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2602. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2603. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2604. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2605. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2606. NUM_BANKS(ADDR_SURF_16_BANK));
  2607. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2646. NUM_BANKS(ADDR_SURF_16_BANK));
  2647. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2650. NUM_BANKS(ADDR_SURF_16_BANK));
  2651. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2652. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2653. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2654. NUM_BANKS(ADDR_SURF_8_BANK));
  2655. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2658. NUM_BANKS(ADDR_SURF_4_BANK));
  2659. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2660. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2661. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2662. if (reg_offset != 7)
  2663. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2664. break;
  2665. case CHIP_POLARIS10:
  2666. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2667. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2668. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2669. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2670. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2674. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2692. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2694. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2695. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2696. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2698. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2699. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2700. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2701. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2702. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2703. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2704. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2708. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2712. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2716. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2720. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2724. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2728. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2732. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2733. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2736. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2740. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2741. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2744. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2768. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2772. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2776. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2780. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2781. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2783. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2784. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2785. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2787. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2788. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2789. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2790. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2791. NUM_BANKS(ADDR_SURF_16_BANK));
  2792. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2793. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2794. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2795. NUM_BANKS(ADDR_SURF_16_BANK));
  2796. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2827. NUM_BANKS(ADDR_SURF_16_BANK));
  2828. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2831. NUM_BANKS(ADDR_SURF_16_BANK));
  2832. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2835. NUM_BANKS(ADDR_SURF_8_BANK));
  2836. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2837. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2838. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2839. NUM_BANKS(ADDR_SURF_4_BANK));
  2840. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2843. NUM_BANKS(ADDR_SURF_4_BANK));
  2844. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2845. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2846. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2847. if (reg_offset != 7)
  2848. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2849. break;
  2850. case CHIP_STONEY:
  2851. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2852. PIPE_CONFIG(ADDR_SURF_P2) |
  2853. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2854. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2855. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2859. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2872. PIPE_CONFIG(ADDR_SURF_P2) |
  2873. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2875. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2876. PIPE_CONFIG(ADDR_SURF_P2) |
  2877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2879. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2880. PIPE_CONFIG(ADDR_SURF_P2));
  2881. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2882. PIPE_CONFIG(ADDR_SURF_P2) |
  2883. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2885. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2889. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2893. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2897. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2901. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2905. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2909. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2913. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2917. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2937. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2941. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2945. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2949. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2952. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2953. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2954. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2955. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2956. NUM_BANKS(ADDR_SURF_8_BANK));
  2957. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2960. NUM_BANKS(ADDR_SURF_8_BANK));
  2961. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2976. NUM_BANKS(ADDR_SURF_8_BANK));
  2977. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2980. NUM_BANKS(ADDR_SURF_8_BANK));
  2981. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2984. NUM_BANKS(ADDR_SURF_16_BANK));
  2985. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3002. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3003. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3004. NUM_BANKS(ADDR_SURF_16_BANK));
  3005. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3006. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3007. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3008. NUM_BANKS(ADDR_SURF_8_BANK));
  3009. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3010. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3011. reg_offset != 23)
  3012. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3013. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3014. if (reg_offset != 7)
  3015. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3016. break;
  3017. default:
  3018. dev_warn(adev->dev,
  3019. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3020. adev->asic_type);
  3021. case CHIP_CARRIZO:
  3022. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3023. PIPE_CONFIG(ADDR_SURF_P2) |
  3024. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3025. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3026. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3030. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3045. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3046. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3049. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3050. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3051. PIPE_CONFIG(ADDR_SURF_P2));
  3052. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3053. PIPE_CONFIG(ADDR_SURF_P2) |
  3054. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3056. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3064. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3068. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3072. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3076. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3080. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3084. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3088. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3108. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3112. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3116. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3120. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3123. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3124. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3127. NUM_BANKS(ADDR_SURF_8_BANK));
  3128. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3131. NUM_BANKS(ADDR_SURF_8_BANK));
  3132. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3147. NUM_BANKS(ADDR_SURF_8_BANK));
  3148. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3151. NUM_BANKS(ADDR_SURF_8_BANK));
  3152. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3155. NUM_BANKS(ADDR_SURF_16_BANK));
  3156. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3159. NUM_BANKS(ADDR_SURF_16_BANK));
  3160. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3171. NUM_BANKS(ADDR_SURF_16_BANK));
  3172. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3175. NUM_BANKS(ADDR_SURF_16_BANK));
  3176. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3177. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3178. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3179. NUM_BANKS(ADDR_SURF_8_BANK));
  3180. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3181. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3182. reg_offset != 23)
  3183. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3184. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3185. if (reg_offset != 7)
  3186. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3187. break;
  3188. }
  3189. }
  3190. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3191. u32 se_num, u32 sh_num, u32 instance)
  3192. {
  3193. u32 data;
  3194. if (instance == 0xffffffff)
  3195. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3196. else
  3197. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3198. if (se_num == 0xffffffff)
  3199. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3200. else
  3201. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3202. if (sh_num == 0xffffffff)
  3203. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3204. else
  3205. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3206. WREG32(mmGRBM_GFX_INDEX, data);
  3207. }
  3208. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3209. {
  3210. u32 data, mask;
  3211. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3212. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3213. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3214. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3215. adev->gfx.config.max_sh_per_se);
  3216. return (~data) & mask;
  3217. }
  3218. static void
  3219. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3220. {
  3221. switch (adev->asic_type) {
  3222. case CHIP_FIJI:
  3223. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3224. RB_XSEL2(1) | PKR_MAP(2) |
  3225. PKR_XSEL(1) | PKR_YSEL(1) |
  3226. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3227. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3228. SE_PAIR_YSEL(2);
  3229. break;
  3230. case CHIP_TONGA:
  3231. case CHIP_POLARIS10:
  3232. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3233. SE_XSEL(1) | SE_YSEL(1);
  3234. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3235. SE_PAIR_YSEL(2);
  3236. break;
  3237. case CHIP_TOPAZ:
  3238. case CHIP_CARRIZO:
  3239. *rconf |= RB_MAP_PKR0(2);
  3240. *rconf1 |= 0x0;
  3241. break;
  3242. case CHIP_POLARIS11:
  3243. case CHIP_POLARIS12:
  3244. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3245. SE_XSEL(1) | SE_YSEL(1);
  3246. *rconf1 |= 0x0;
  3247. break;
  3248. case CHIP_STONEY:
  3249. *rconf |= 0x0;
  3250. *rconf1 |= 0x0;
  3251. break;
  3252. default:
  3253. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3254. break;
  3255. }
  3256. }
  3257. static void
  3258. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3259. u32 raster_config, u32 raster_config_1,
  3260. unsigned rb_mask, unsigned num_rb)
  3261. {
  3262. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3263. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3264. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3265. unsigned rb_per_se = num_rb / num_se;
  3266. unsigned se_mask[4];
  3267. unsigned se;
  3268. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3269. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3270. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3271. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3272. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3273. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3274. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3275. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3276. (!se_mask[2] && !se_mask[3]))) {
  3277. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3278. if (!se_mask[0] && !se_mask[1]) {
  3279. raster_config_1 |=
  3280. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3281. } else {
  3282. raster_config_1 |=
  3283. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3284. }
  3285. }
  3286. for (se = 0; se < num_se; se++) {
  3287. unsigned raster_config_se = raster_config;
  3288. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3289. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3290. int idx = (se / 2) * 2;
  3291. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3292. raster_config_se &= ~SE_MAP_MASK;
  3293. if (!se_mask[idx]) {
  3294. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3295. } else {
  3296. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3297. }
  3298. }
  3299. pkr0_mask &= rb_mask;
  3300. pkr1_mask &= rb_mask;
  3301. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3302. raster_config_se &= ~PKR_MAP_MASK;
  3303. if (!pkr0_mask) {
  3304. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3305. } else {
  3306. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3307. }
  3308. }
  3309. if (rb_per_se >= 2) {
  3310. unsigned rb0_mask = 1 << (se * rb_per_se);
  3311. unsigned rb1_mask = rb0_mask << 1;
  3312. rb0_mask &= rb_mask;
  3313. rb1_mask &= rb_mask;
  3314. if (!rb0_mask || !rb1_mask) {
  3315. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3316. if (!rb0_mask) {
  3317. raster_config_se |=
  3318. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3319. } else {
  3320. raster_config_se |=
  3321. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3322. }
  3323. }
  3324. if (rb_per_se > 2) {
  3325. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3326. rb1_mask = rb0_mask << 1;
  3327. rb0_mask &= rb_mask;
  3328. rb1_mask &= rb_mask;
  3329. if (!rb0_mask || !rb1_mask) {
  3330. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3331. if (!rb0_mask) {
  3332. raster_config_se |=
  3333. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3334. } else {
  3335. raster_config_se |=
  3336. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3337. }
  3338. }
  3339. }
  3340. }
  3341. /* GRBM_GFX_INDEX has a different offset on VI */
  3342. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3343. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3344. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3345. }
  3346. /* GRBM_GFX_INDEX has a different offset on VI */
  3347. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3348. }
  3349. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3350. {
  3351. int i, j;
  3352. u32 data;
  3353. u32 raster_config = 0, raster_config_1 = 0;
  3354. u32 active_rbs = 0;
  3355. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3356. adev->gfx.config.max_sh_per_se;
  3357. unsigned num_rb_pipes;
  3358. mutex_lock(&adev->grbm_idx_mutex);
  3359. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3360. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3361. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3362. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3363. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3364. rb_bitmap_width_per_sh);
  3365. }
  3366. }
  3367. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3368. adev->gfx.config.backend_enable_mask = active_rbs;
  3369. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3370. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3371. adev->gfx.config.max_shader_engines, 16);
  3372. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3373. if (!adev->gfx.config.backend_enable_mask ||
  3374. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3375. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3376. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3377. } else {
  3378. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3379. adev->gfx.config.backend_enable_mask,
  3380. num_rb_pipes);
  3381. }
  3382. /* cache the values for userspace */
  3383. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3384. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3385. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3386. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3387. RREG32(mmCC_RB_BACKEND_DISABLE);
  3388. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3389. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3390. adev->gfx.config.rb_config[i][j].raster_config =
  3391. RREG32(mmPA_SC_RASTER_CONFIG);
  3392. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3393. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3394. }
  3395. }
  3396. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3397. mutex_unlock(&adev->grbm_idx_mutex);
  3398. }
  3399. /**
  3400. * gfx_v8_0_init_compute_vmid - gart enable
  3401. *
  3402. * @adev: amdgpu_device pointer
  3403. *
  3404. * Initialize compute vmid sh_mem registers
  3405. *
  3406. */
  3407. #define DEFAULT_SH_MEM_BASES (0x6000)
  3408. #define FIRST_COMPUTE_VMID (8)
  3409. #define LAST_COMPUTE_VMID (16)
  3410. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3411. {
  3412. int i;
  3413. uint32_t sh_mem_config;
  3414. uint32_t sh_mem_bases;
  3415. /*
  3416. * Configure apertures:
  3417. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3418. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3419. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3420. */
  3421. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3422. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3423. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3424. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3425. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3426. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3427. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3428. mutex_lock(&adev->srbm_mutex);
  3429. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3430. vi_srbm_select(adev, 0, 0, 0, i);
  3431. /* CP and shaders */
  3432. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3433. WREG32(mmSH_MEM_APE1_BASE, 1);
  3434. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3435. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3436. }
  3437. vi_srbm_select(adev, 0, 0, 0, 0);
  3438. mutex_unlock(&adev->srbm_mutex);
  3439. }
  3440. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3441. {
  3442. switch (adev->asic_type) {
  3443. default:
  3444. adev->gfx.config.double_offchip_lds_buf = 1;
  3445. break;
  3446. case CHIP_CARRIZO:
  3447. case CHIP_STONEY:
  3448. adev->gfx.config.double_offchip_lds_buf = 0;
  3449. break;
  3450. }
  3451. }
  3452. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3453. {
  3454. u32 tmp, sh_static_mem_cfg;
  3455. int i;
  3456. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3457. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3458. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3459. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3460. gfx_v8_0_tiling_mode_table_init(adev);
  3461. gfx_v8_0_setup_rb(adev);
  3462. gfx_v8_0_get_cu_info(adev);
  3463. gfx_v8_0_config_init(adev);
  3464. /* XXX SH_MEM regs */
  3465. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3466. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3467. SWIZZLE_ENABLE, 1);
  3468. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3469. ELEMENT_SIZE, 1);
  3470. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3471. INDEX_STRIDE, 3);
  3472. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3473. mutex_lock(&adev->srbm_mutex);
  3474. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3475. vi_srbm_select(adev, 0, 0, 0, i);
  3476. /* CP and shaders */
  3477. if (i == 0) {
  3478. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3479. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3480. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3481. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3482. WREG32(mmSH_MEM_CONFIG, tmp);
  3483. WREG32(mmSH_MEM_BASES, 0);
  3484. } else {
  3485. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3486. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3487. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3488. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3489. WREG32(mmSH_MEM_CONFIG, tmp);
  3490. tmp = adev->mc.shared_aperture_start >> 48;
  3491. WREG32(mmSH_MEM_BASES, tmp);
  3492. }
  3493. WREG32(mmSH_MEM_APE1_BASE, 1);
  3494. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3495. }
  3496. vi_srbm_select(adev, 0, 0, 0, 0);
  3497. mutex_unlock(&adev->srbm_mutex);
  3498. gfx_v8_0_init_compute_vmid(adev);
  3499. mutex_lock(&adev->grbm_idx_mutex);
  3500. /*
  3501. * making sure that the following register writes will be broadcasted
  3502. * to all the shaders
  3503. */
  3504. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3505. WREG32(mmPA_SC_FIFO_SIZE,
  3506. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3507. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3508. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3509. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3510. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3511. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3512. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3513. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3514. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3515. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3516. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3517. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3518. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3519. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3520. mutex_unlock(&adev->grbm_idx_mutex);
  3521. }
  3522. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3523. {
  3524. u32 i, j, k;
  3525. u32 mask;
  3526. mutex_lock(&adev->grbm_idx_mutex);
  3527. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3528. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3529. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3530. for (k = 0; k < adev->usec_timeout; k++) {
  3531. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3532. break;
  3533. udelay(1);
  3534. }
  3535. if (k == adev->usec_timeout) {
  3536. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3537. 0xffffffff, 0xffffffff);
  3538. mutex_unlock(&adev->grbm_idx_mutex);
  3539. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3540. i, j);
  3541. return;
  3542. }
  3543. }
  3544. }
  3545. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3546. mutex_unlock(&adev->grbm_idx_mutex);
  3547. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3548. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3549. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3550. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3551. for (k = 0; k < adev->usec_timeout; k++) {
  3552. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3553. break;
  3554. udelay(1);
  3555. }
  3556. }
  3557. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3558. bool enable)
  3559. {
  3560. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3561. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3562. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3563. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3564. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3565. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3566. }
  3567. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3568. {
  3569. /* csib */
  3570. WREG32(mmRLC_CSIB_ADDR_HI,
  3571. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3572. WREG32(mmRLC_CSIB_ADDR_LO,
  3573. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3574. WREG32(mmRLC_CSIB_LENGTH,
  3575. adev->gfx.rlc.clear_state_size);
  3576. }
  3577. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3578. int ind_offset,
  3579. int list_size,
  3580. int *unique_indices,
  3581. int *indices_count,
  3582. int max_indices,
  3583. int *ind_start_offsets,
  3584. int *offset_count,
  3585. int max_offset)
  3586. {
  3587. int indices;
  3588. bool new_entry = true;
  3589. for (; ind_offset < list_size; ind_offset++) {
  3590. if (new_entry) {
  3591. new_entry = false;
  3592. ind_start_offsets[*offset_count] = ind_offset;
  3593. *offset_count = *offset_count + 1;
  3594. BUG_ON(*offset_count >= max_offset);
  3595. }
  3596. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3597. new_entry = true;
  3598. continue;
  3599. }
  3600. ind_offset += 2;
  3601. /* look for the matching indice */
  3602. for (indices = 0;
  3603. indices < *indices_count;
  3604. indices++) {
  3605. if (unique_indices[indices] ==
  3606. register_list_format[ind_offset])
  3607. break;
  3608. }
  3609. if (indices >= *indices_count) {
  3610. unique_indices[*indices_count] =
  3611. register_list_format[ind_offset];
  3612. indices = *indices_count;
  3613. *indices_count = *indices_count + 1;
  3614. BUG_ON(*indices_count >= max_indices);
  3615. }
  3616. register_list_format[ind_offset] = indices;
  3617. }
  3618. }
  3619. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3620. {
  3621. int i, temp, data;
  3622. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3623. int indices_count = 0;
  3624. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3625. int offset_count = 0;
  3626. int list_size;
  3627. unsigned int *register_list_format =
  3628. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3629. if (!register_list_format)
  3630. return -ENOMEM;
  3631. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3632. adev->gfx.rlc.reg_list_format_size_bytes);
  3633. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3634. RLC_FormatDirectRegListLength,
  3635. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3636. unique_indices,
  3637. &indices_count,
  3638. ARRAY_SIZE(unique_indices),
  3639. indirect_start_offsets,
  3640. &offset_count,
  3641. ARRAY_SIZE(indirect_start_offsets));
  3642. /* save and restore list */
  3643. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3644. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3645. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3646. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3647. /* indirect list */
  3648. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3649. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3650. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3651. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3652. list_size = list_size >> 1;
  3653. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3654. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3655. /* starting offsets starts */
  3656. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3657. adev->gfx.rlc.starting_offsets_start);
  3658. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3659. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3660. indirect_start_offsets[i]);
  3661. /* unique indices */
  3662. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3663. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3664. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3665. if (unique_indices[i] != 0) {
  3666. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3667. WREG32(data + i, unique_indices[i] >> 20);
  3668. }
  3669. }
  3670. kfree(register_list_format);
  3671. return 0;
  3672. }
  3673. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3674. {
  3675. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3676. }
  3677. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3678. {
  3679. uint32_t data;
  3680. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3681. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3682. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3683. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3684. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3685. WREG32(mmRLC_PG_DELAY, data);
  3686. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3687. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3688. }
  3689. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3690. bool enable)
  3691. {
  3692. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3693. }
  3694. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3695. bool enable)
  3696. {
  3697. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3698. }
  3699. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3700. {
  3701. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3702. }
  3703. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3704. {
  3705. if ((adev->asic_type == CHIP_CARRIZO) ||
  3706. (adev->asic_type == CHIP_STONEY)) {
  3707. gfx_v8_0_init_csb(adev);
  3708. gfx_v8_0_init_save_restore_list(adev);
  3709. gfx_v8_0_enable_save_restore_machine(adev);
  3710. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3711. gfx_v8_0_init_power_gating(adev);
  3712. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3713. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3714. (adev->asic_type == CHIP_POLARIS12)) {
  3715. gfx_v8_0_init_csb(adev);
  3716. gfx_v8_0_init_save_restore_list(adev);
  3717. gfx_v8_0_enable_save_restore_machine(adev);
  3718. gfx_v8_0_init_power_gating(adev);
  3719. }
  3720. }
  3721. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3722. {
  3723. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3724. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3725. gfx_v8_0_wait_for_rlc_serdes(adev);
  3726. }
  3727. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3728. {
  3729. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3730. udelay(50);
  3731. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3732. udelay(50);
  3733. }
  3734. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3735. {
  3736. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3737. /* carrizo do enable cp interrupt after cp inited */
  3738. if (!(adev->flags & AMD_IS_APU))
  3739. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3740. udelay(50);
  3741. }
  3742. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3743. {
  3744. const struct rlc_firmware_header_v2_0 *hdr;
  3745. const __le32 *fw_data;
  3746. unsigned i, fw_size;
  3747. if (!adev->gfx.rlc_fw)
  3748. return -EINVAL;
  3749. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3750. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3751. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3752. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3753. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3754. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3755. for (i = 0; i < fw_size; i++)
  3756. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3757. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3758. return 0;
  3759. }
  3760. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3761. {
  3762. int r;
  3763. u32 tmp;
  3764. gfx_v8_0_rlc_stop(adev);
  3765. /* disable CG */
  3766. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3767. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3768. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3769. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3770. if (adev->asic_type == CHIP_POLARIS11 ||
  3771. adev->asic_type == CHIP_POLARIS10 ||
  3772. adev->asic_type == CHIP_POLARIS12) {
  3773. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3774. tmp &= ~0x3;
  3775. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3776. }
  3777. /* disable PG */
  3778. WREG32(mmRLC_PG_CNTL, 0);
  3779. gfx_v8_0_rlc_reset(adev);
  3780. gfx_v8_0_init_pg(adev);
  3781. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3782. /* legacy rlc firmware loading */
  3783. r = gfx_v8_0_rlc_load_microcode(adev);
  3784. if (r)
  3785. return r;
  3786. }
  3787. gfx_v8_0_rlc_start(adev);
  3788. return 0;
  3789. }
  3790. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3791. {
  3792. int i;
  3793. u32 tmp = RREG32(mmCP_ME_CNTL);
  3794. if (enable) {
  3795. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3796. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3797. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3798. } else {
  3799. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3800. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3801. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3802. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3803. adev->gfx.gfx_ring[i].ready = false;
  3804. }
  3805. WREG32(mmCP_ME_CNTL, tmp);
  3806. udelay(50);
  3807. }
  3808. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3809. {
  3810. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3811. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3812. const struct gfx_firmware_header_v1_0 *me_hdr;
  3813. const __le32 *fw_data;
  3814. unsigned i, fw_size;
  3815. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3816. return -EINVAL;
  3817. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3818. adev->gfx.pfp_fw->data;
  3819. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3820. adev->gfx.ce_fw->data;
  3821. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3822. adev->gfx.me_fw->data;
  3823. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3824. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3825. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3826. gfx_v8_0_cp_gfx_enable(adev, false);
  3827. /* PFP */
  3828. fw_data = (const __le32 *)
  3829. (adev->gfx.pfp_fw->data +
  3830. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3831. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3832. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3833. for (i = 0; i < fw_size; i++)
  3834. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3835. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3836. /* CE */
  3837. fw_data = (const __le32 *)
  3838. (adev->gfx.ce_fw->data +
  3839. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3840. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3841. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3842. for (i = 0; i < fw_size; i++)
  3843. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3844. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3845. /* ME */
  3846. fw_data = (const __le32 *)
  3847. (adev->gfx.me_fw->data +
  3848. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3849. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3850. WREG32(mmCP_ME_RAM_WADDR, 0);
  3851. for (i = 0; i < fw_size; i++)
  3852. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3853. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3854. return 0;
  3855. }
  3856. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3857. {
  3858. u32 count = 0;
  3859. const struct cs_section_def *sect = NULL;
  3860. const struct cs_extent_def *ext = NULL;
  3861. /* begin clear state */
  3862. count += 2;
  3863. /* context control state */
  3864. count += 3;
  3865. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3866. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3867. if (sect->id == SECT_CONTEXT)
  3868. count += 2 + ext->reg_count;
  3869. else
  3870. return 0;
  3871. }
  3872. }
  3873. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3874. count += 4;
  3875. /* end clear state */
  3876. count += 2;
  3877. /* clear state */
  3878. count += 2;
  3879. return count;
  3880. }
  3881. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3882. {
  3883. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3884. const struct cs_section_def *sect = NULL;
  3885. const struct cs_extent_def *ext = NULL;
  3886. int r, i;
  3887. /* init the CP */
  3888. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3889. WREG32(mmCP_ENDIAN_SWAP, 0);
  3890. WREG32(mmCP_DEVICE_ID, 1);
  3891. gfx_v8_0_cp_gfx_enable(adev, true);
  3892. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3893. if (r) {
  3894. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3895. return r;
  3896. }
  3897. /* clear state buffer */
  3898. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3899. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3900. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3901. amdgpu_ring_write(ring, 0x80000000);
  3902. amdgpu_ring_write(ring, 0x80000000);
  3903. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3904. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3905. if (sect->id == SECT_CONTEXT) {
  3906. amdgpu_ring_write(ring,
  3907. PACKET3(PACKET3_SET_CONTEXT_REG,
  3908. ext->reg_count));
  3909. amdgpu_ring_write(ring,
  3910. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3911. for (i = 0; i < ext->reg_count; i++)
  3912. amdgpu_ring_write(ring, ext->extent[i]);
  3913. }
  3914. }
  3915. }
  3916. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3917. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3918. switch (adev->asic_type) {
  3919. case CHIP_TONGA:
  3920. case CHIP_POLARIS10:
  3921. amdgpu_ring_write(ring, 0x16000012);
  3922. amdgpu_ring_write(ring, 0x0000002A);
  3923. break;
  3924. case CHIP_POLARIS11:
  3925. case CHIP_POLARIS12:
  3926. amdgpu_ring_write(ring, 0x16000012);
  3927. amdgpu_ring_write(ring, 0x00000000);
  3928. break;
  3929. case CHIP_FIJI:
  3930. amdgpu_ring_write(ring, 0x3a00161a);
  3931. amdgpu_ring_write(ring, 0x0000002e);
  3932. break;
  3933. case CHIP_CARRIZO:
  3934. amdgpu_ring_write(ring, 0x00000002);
  3935. amdgpu_ring_write(ring, 0x00000000);
  3936. break;
  3937. case CHIP_TOPAZ:
  3938. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3939. 0x00000000 : 0x00000002);
  3940. amdgpu_ring_write(ring, 0x00000000);
  3941. break;
  3942. case CHIP_STONEY:
  3943. amdgpu_ring_write(ring, 0x00000000);
  3944. amdgpu_ring_write(ring, 0x00000000);
  3945. break;
  3946. default:
  3947. BUG();
  3948. }
  3949. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3950. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3951. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3952. amdgpu_ring_write(ring, 0);
  3953. /* init the CE partitions */
  3954. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3955. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3956. amdgpu_ring_write(ring, 0x8000);
  3957. amdgpu_ring_write(ring, 0x8000);
  3958. amdgpu_ring_commit(ring);
  3959. return 0;
  3960. }
  3961. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3962. {
  3963. u32 tmp;
  3964. /* no gfx doorbells on iceland */
  3965. if (adev->asic_type == CHIP_TOPAZ)
  3966. return;
  3967. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3968. if (ring->use_doorbell) {
  3969. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3970. DOORBELL_OFFSET, ring->doorbell_index);
  3971. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3972. DOORBELL_HIT, 0);
  3973. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3974. DOORBELL_EN, 1);
  3975. } else {
  3976. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3977. }
  3978. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3979. if (adev->flags & AMD_IS_APU)
  3980. return;
  3981. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3982. DOORBELL_RANGE_LOWER,
  3983. AMDGPU_DOORBELL_GFX_RING0);
  3984. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3985. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3986. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3987. }
  3988. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3989. {
  3990. struct amdgpu_ring *ring;
  3991. u32 tmp;
  3992. u32 rb_bufsz;
  3993. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3994. int r;
  3995. /* Set the write pointer delay */
  3996. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3997. /* set the RB to use vmid 0 */
  3998. WREG32(mmCP_RB_VMID, 0);
  3999. /* Set ring buffer size */
  4000. ring = &adev->gfx.gfx_ring[0];
  4001. rb_bufsz = order_base_2(ring->ring_size / 8);
  4002. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4003. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4004. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4005. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4006. #ifdef __BIG_ENDIAN
  4007. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4008. #endif
  4009. WREG32(mmCP_RB0_CNTL, tmp);
  4010. /* Initialize the ring buffer's read and write pointers */
  4011. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4012. ring->wptr = 0;
  4013. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4014. /* set the wb address wether it's enabled or not */
  4015. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4016. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4017. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4018. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4019. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4020. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4021. mdelay(1);
  4022. WREG32(mmCP_RB0_CNTL, tmp);
  4023. rb_addr = ring->gpu_addr >> 8;
  4024. WREG32(mmCP_RB0_BASE, rb_addr);
  4025. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4026. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4027. /* start the ring */
  4028. amdgpu_ring_clear_ring(ring);
  4029. gfx_v8_0_cp_gfx_start(adev);
  4030. ring->ready = true;
  4031. r = amdgpu_ring_test_ring(ring);
  4032. if (r)
  4033. ring->ready = false;
  4034. return r;
  4035. }
  4036. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4037. {
  4038. int i;
  4039. if (enable) {
  4040. WREG32(mmCP_MEC_CNTL, 0);
  4041. } else {
  4042. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4043. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4044. adev->gfx.compute_ring[i].ready = false;
  4045. adev->gfx.kiq.ring.ready = false;
  4046. }
  4047. udelay(50);
  4048. }
  4049. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4050. {
  4051. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4052. const __le32 *fw_data;
  4053. unsigned i, fw_size;
  4054. if (!adev->gfx.mec_fw)
  4055. return -EINVAL;
  4056. gfx_v8_0_cp_compute_enable(adev, false);
  4057. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4058. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4059. fw_data = (const __le32 *)
  4060. (adev->gfx.mec_fw->data +
  4061. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4062. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4063. /* MEC1 */
  4064. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4065. for (i = 0; i < fw_size; i++)
  4066. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4067. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4068. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4069. if (adev->gfx.mec2_fw) {
  4070. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4071. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4072. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4073. fw_data = (const __le32 *)
  4074. (adev->gfx.mec2_fw->data +
  4075. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4076. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4077. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4078. for (i = 0; i < fw_size; i++)
  4079. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4080. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4081. }
  4082. return 0;
  4083. }
  4084. /* KIQ functions */
  4085. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4086. {
  4087. uint32_t tmp;
  4088. struct amdgpu_device *adev = ring->adev;
  4089. /* tell RLC which is KIQ queue */
  4090. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4091. tmp &= 0xffffff00;
  4092. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4093. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4094. tmp |= 0x80;
  4095. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4096. }
  4097. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4098. {
  4099. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4100. uint32_t scratch, tmp = 0;
  4101. uint64_t queue_mask = 0;
  4102. int r, i;
  4103. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4104. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4105. continue;
  4106. /* This situation may be hit in the future if a new HW
  4107. * generation exposes more than 64 queues. If so, the
  4108. * definition of queue_mask needs updating */
  4109. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4110. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4111. break;
  4112. }
  4113. queue_mask |= (1ull << i);
  4114. }
  4115. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4116. if (r) {
  4117. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4118. return r;
  4119. }
  4120. WREG32(scratch, 0xCAFEDEAD);
  4121. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4122. if (r) {
  4123. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4124. amdgpu_gfx_scratch_free(adev, scratch);
  4125. return r;
  4126. }
  4127. /* set resources */
  4128. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4129. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4130. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4131. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4132. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4133. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4134. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4135. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4136. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4137. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4138. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4139. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4140. /* map queues */
  4141. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4142. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4143. amdgpu_ring_write(kiq_ring,
  4144. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4145. amdgpu_ring_write(kiq_ring,
  4146. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4147. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4148. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4149. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4150. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4151. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4152. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4153. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4154. }
  4155. /* write to scratch for completion */
  4156. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4157. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4158. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4159. amdgpu_ring_commit(kiq_ring);
  4160. for (i = 0; i < adev->usec_timeout; i++) {
  4161. tmp = RREG32(scratch);
  4162. if (tmp == 0xDEADBEEF)
  4163. break;
  4164. DRM_UDELAY(1);
  4165. }
  4166. if (i >= adev->usec_timeout) {
  4167. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4168. scratch, tmp);
  4169. r = -EINVAL;
  4170. }
  4171. amdgpu_gfx_scratch_free(adev, scratch);
  4172. return r;
  4173. }
  4174. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4175. {
  4176. int i, r = 0;
  4177. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4178. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4179. for (i = 0; i < adev->usec_timeout; i++) {
  4180. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4181. break;
  4182. udelay(1);
  4183. }
  4184. if (i == adev->usec_timeout)
  4185. r = -ETIMEDOUT;
  4186. }
  4187. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4188. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4189. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4190. return r;
  4191. }
  4192. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4193. {
  4194. struct amdgpu_device *adev = ring->adev;
  4195. struct vi_mqd *mqd = ring->mqd_ptr;
  4196. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4197. uint32_t tmp;
  4198. mqd->header = 0xC0310800;
  4199. mqd->compute_pipelinestat_enable = 0x00000001;
  4200. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4201. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4202. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4203. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4204. mqd->compute_misc_reserved = 0x00000003;
  4205. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4206. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4207. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4208. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4209. eop_base_addr = ring->eop_gpu_addr >> 8;
  4210. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4211. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4212. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4213. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4214. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4215. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4216. mqd->cp_hqd_eop_control = tmp;
  4217. /* enable doorbell? */
  4218. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4219. CP_HQD_PQ_DOORBELL_CONTROL,
  4220. DOORBELL_EN,
  4221. ring->use_doorbell ? 1 : 0);
  4222. mqd->cp_hqd_pq_doorbell_control = tmp;
  4223. /* set the pointer to the MQD */
  4224. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4225. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4226. /* set MQD vmid to 0 */
  4227. tmp = RREG32(mmCP_MQD_CONTROL);
  4228. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4229. mqd->cp_mqd_control = tmp;
  4230. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4231. hqd_gpu_addr = ring->gpu_addr >> 8;
  4232. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4233. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4234. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4235. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4236. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4237. (order_base_2(ring->ring_size / 4) - 1));
  4238. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4239. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4240. #ifdef __BIG_ENDIAN
  4241. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4242. #endif
  4243. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4244. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4246. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4247. mqd->cp_hqd_pq_control = tmp;
  4248. /* set the wb address whether it's enabled or not */
  4249. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4250. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4251. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4252. upper_32_bits(wb_gpu_addr) & 0xffff;
  4253. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4254. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4255. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4256. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4257. tmp = 0;
  4258. /* enable the doorbell if requested */
  4259. if (ring->use_doorbell) {
  4260. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4261. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4262. DOORBELL_OFFSET, ring->doorbell_index);
  4263. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4264. DOORBELL_EN, 1);
  4265. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4266. DOORBELL_SOURCE, 0);
  4267. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4268. DOORBELL_HIT, 0);
  4269. }
  4270. mqd->cp_hqd_pq_doorbell_control = tmp;
  4271. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4272. ring->wptr = 0;
  4273. mqd->cp_hqd_pq_wptr = ring->wptr;
  4274. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4275. /* set the vmid for the queue */
  4276. mqd->cp_hqd_vmid = 0;
  4277. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4278. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4279. mqd->cp_hqd_persistent_state = tmp;
  4280. /* set MTYPE */
  4281. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4282. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4283. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4284. mqd->cp_hqd_ib_control = tmp;
  4285. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4286. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4287. mqd->cp_hqd_iq_timer = tmp;
  4288. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4289. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4290. mqd->cp_hqd_ctx_save_control = tmp;
  4291. /* defaults */
  4292. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4293. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4294. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4295. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4296. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4297. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4298. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4299. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4300. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4301. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4302. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4303. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4304. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4305. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4306. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4307. /* activate the queue */
  4308. mqd->cp_hqd_active = 1;
  4309. return 0;
  4310. }
  4311. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4312. struct vi_mqd *mqd)
  4313. {
  4314. uint32_t mqd_reg;
  4315. uint32_t *mqd_data;
  4316. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4317. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4318. /* disable wptr polling */
  4319. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4320. /* program all HQD registers */
  4321. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4322. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4323. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4324. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4325. * on ASICs that do not support context-save.
  4326. * EOP writes/reads can start anywhere in the ring.
  4327. */
  4328. if (adev->asic_type != CHIP_TONGA) {
  4329. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4330. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4331. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4332. }
  4333. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4334. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4335. /* activate the HQD */
  4336. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4337. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4338. return 0;
  4339. }
  4340. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4341. {
  4342. struct amdgpu_device *adev = ring->adev;
  4343. struct vi_mqd *mqd = ring->mqd_ptr;
  4344. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4345. gfx_v8_0_kiq_setting(ring);
  4346. if (adev->in_sriov_reset) { /* for GPU_RESET case */
  4347. /* reset MQD to a clean status */
  4348. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4349. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4350. /* reset ring buffer */
  4351. ring->wptr = 0;
  4352. amdgpu_ring_clear_ring(ring);
  4353. mutex_lock(&adev->srbm_mutex);
  4354. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4355. gfx_v8_0_mqd_commit(adev, mqd);
  4356. vi_srbm_select(adev, 0, 0, 0, 0);
  4357. mutex_unlock(&adev->srbm_mutex);
  4358. } else {
  4359. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4360. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4361. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4362. mutex_lock(&adev->srbm_mutex);
  4363. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4364. gfx_v8_0_mqd_init(ring);
  4365. gfx_v8_0_mqd_commit(adev, mqd);
  4366. vi_srbm_select(adev, 0, 0, 0, 0);
  4367. mutex_unlock(&adev->srbm_mutex);
  4368. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4369. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4370. }
  4371. return 0;
  4372. }
  4373. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4374. {
  4375. struct amdgpu_device *adev = ring->adev;
  4376. struct vi_mqd *mqd = ring->mqd_ptr;
  4377. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4378. if (!adev->in_sriov_reset && !adev->gfx.in_suspend) {
  4379. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4380. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4381. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4382. mutex_lock(&adev->srbm_mutex);
  4383. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4384. gfx_v8_0_mqd_init(ring);
  4385. vi_srbm_select(adev, 0, 0, 0, 0);
  4386. mutex_unlock(&adev->srbm_mutex);
  4387. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4388. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4389. } else if (adev->in_sriov_reset) { /* for GPU_RESET case */
  4390. /* reset MQD to a clean status */
  4391. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4392. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4393. /* reset ring buffer */
  4394. ring->wptr = 0;
  4395. amdgpu_ring_clear_ring(ring);
  4396. } else {
  4397. amdgpu_ring_clear_ring(ring);
  4398. }
  4399. return 0;
  4400. }
  4401. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4402. {
  4403. if (adev->asic_type > CHIP_TONGA) {
  4404. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4405. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4406. }
  4407. /* enable doorbells */
  4408. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4409. }
  4410. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4411. {
  4412. struct amdgpu_ring *ring = NULL;
  4413. int r = 0, i;
  4414. gfx_v8_0_cp_compute_enable(adev, true);
  4415. ring = &adev->gfx.kiq.ring;
  4416. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4417. if (unlikely(r != 0))
  4418. goto done;
  4419. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4420. if (!r) {
  4421. r = gfx_v8_0_kiq_init_queue(ring);
  4422. amdgpu_bo_kunmap(ring->mqd_obj);
  4423. ring->mqd_ptr = NULL;
  4424. }
  4425. amdgpu_bo_unreserve(ring->mqd_obj);
  4426. if (r)
  4427. goto done;
  4428. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4429. ring = &adev->gfx.compute_ring[i];
  4430. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4431. if (unlikely(r != 0))
  4432. goto done;
  4433. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4434. if (!r) {
  4435. r = gfx_v8_0_kcq_init_queue(ring);
  4436. amdgpu_bo_kunmap(ring->mqd_obj);
  4437. ring->mqd_ptr = NULL;
  4438. }
  4439. amdgpu_bo_unreserve(ring->mqd_obj);
  4440. if (r)
  4441. goto done;
  4442. }
  4443. gfx_v8_0_set_mec_doorbell_range(adev);
  4444. r = gfx_v8_0_kiq_kcq_enable(adev);
  4445. if (r)
  4446. goto done;
  4447. /* Test KIQ */
  4448. ring = &adev->gfx.kiq.ring;
  4449. ring->ready = true;
  4450. r = amdgpu_ring_test_ring(ring);
  4451. if (r) {
  4452. ring->ready = false;
  4453. goto done;
  4454. }
  4455. /* Test KCQs */
  4456. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4457. ring = &adev->gfx.compute_ring[i];
  4458. ring->ready = true;
  4459. r = amdgpu_ring_test_ring(ring);
  4460. if (r)
  4461. ring->ready = false;
  4462. }
  4463. done:
  4464. return r;
  4465. }
  4466. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4467. {
  4468. int r;
  4469. if (!(adev->flags & AMD_IS_APU))
  4470. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4471. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4472. /* legacy firmware loading */
  4473. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4474. if (r)
  4475. return r;
  4476. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4477. if (r)
  4478. return r;
  4479. }
  4480. r = gfx_v8_0_cp_gfx_resume(adev);
  4481. if (r)
  4482. return r;
  4483. r = gfx_v8_0_kiq_resume(adev);
  4484. if (r)
  4485. return r;
  4486. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4487. return 0;
  4488. }
  4489. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4490. {
  4491. gfx_v8_0_cp_gfx_enable(adev, enable);
  4492. gfx_v8_0_cp_compute_enable(adev, enable);
  4493. }
  4494. static int gfx_v8_0_hw_init(void *handle)
  4495. {
  4496. int r;
  4497. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4498. gfx_v8_0_init_golden_registers(adev);
  4499. gfx_v8_0_gpu_init(adev);
  4500. r = gfx_v8_0_rlc_resume(adev);
  4501. if (r)
  4502. return r;
  4503. r = gfx_v8_0_cp_resume(adev);
  4504. return r;
  4505. }
  4506. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4507. {
  4508. struct amdgpu_device *adev = kiq_ring->adev;
  4509. uint32_t scratch, tmp = 0;
  4510. int r, i;
  4511. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4512. if (r) {
  4513. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4514. return r;
  4515. }
  4516. WREG32(scratch, 0xCAFEDEAD);
  4517. r = amdgpu_ring_alloc(kiq_ring, 10);
  4518. if (r) {
  4519. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4520. amdgpu_gfx_scratch_free(adev, scratch);
  4521. return r;
  4522. }
  4523. /* unmap queues */
  4524. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4525. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4526. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4527. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4528. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4529. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4530. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4531. amdgpu_ring_write(kiq_ring, 0);
  4532. amdgpu_ring_write(kiq_ring, 0);
  4533. amdgpu_ring_write(kiq_ring, 0);
  4534. /* write to scratch for completion */
  4535. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4536. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4537. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4538. amdgpu_ring_commit(kiq_ring);
  4539. for (i = 0; i < adev->usec_timeout; i++) {
  4540. tmp = RREG32(scratch);
  4541. if (tmp == 0xDEADBEEF)
  4542. break;
  4543. DRM_UDELAY(1);
  4544. }
  4545. if (i >= adev->usec_timeout) {
  4546. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4547. r = -EINVAL;
  4548. }
  4549. amdgpu_gfx_scratch_free(adev, scratch);
  4550. return r;
  4551. }
  4552. static int gfx_v8_0_hw_fini(void *handle)
  4553. {
  4554. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4555. int i;
  4556. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4557. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4558. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4559. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4560. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4561. if (amdgpu_sriov_vf(adev)) {
  4562. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4563. return 0;
  4564. }
  4565. gfx_v8_0_cp_enable(adev, false);
  4566. gfx_v8_0_rlc_stop(adev);
  4567. amdgpu_set_powergating_state(adev,
  4568. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4569. return 0;
  4570. }
  4571. static int gfx_v8_0_suspend(void *handle)
  4572. {
  4573. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4574. adev->gfx.in_suspend = true;
  4575. return gfx_v8_0_hw_fini(adev);
  4576. }
  4577. static int gfx_v8_0_resume(void *handle)
  4578. {
  4579. int r;
  4580. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4581. r = gfx_v8_0_hw_init(adev);
  4582. adev->gfx.in_suspend = false;
  4583. return r;
  4584. }
  4585. static bool gfx_v8_0_is_idle(void *handle)
  4586. {
  4587. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4588. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4589. return false;
  4590. else
  4591. return true;
  4592. }
  4593. static int gfx_v8_0_wait_for_idle(void *handle)
  4594. {
  4595. unsigned i;
  4596. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4597. for (i = 0; i < adev->usec_timeout; i++) {
  4598. if (gfx_v8_0_is_idle(handle))
  4599. return 0;
  4600. udelay(1);
  4601. }
  4602. return -ETIMEDOUT;
  4603. }
  4604. static bool gfx_v8_0_check_soft_reset(void *handle)
  4605. {
  4606. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4607. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4608. u32 tmp;
  4609. /* GRBM_STATUS */
  4610. tmp = RREG32(mmGRBM_STATUS);
  4611. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4612. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4613. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4614. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4615. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4616. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4617. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4618. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4619. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4620. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4621. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4622. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4623. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4624. }
  4625. /* GRBM_STATUS2 */
  4626. tmp = RREG32(mmGRBM_STATUS2);
  4627. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4628. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4629. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4630. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4631. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4632. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4633. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4634. SOFT_RESET_CPF, 1);
  4635. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4636. SOFT_RESET_CPC, 1);
  4637. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4638. SOFT_RESET_CPG, 1);
  4639. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4640. SOFT_RESET_GRBM, 1);
  4641. }
  4642. /* SRBM_STATUS */
  4643. tmp = RREG32(mmSRBM_STATUS);
  4644. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4645. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4646. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4647. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4648. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4649. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4650. if (grbm_soft_reset || srbm_soft_reset) {
  4651. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4652. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4653. return true;
  4654. } else {
  4655. adev->gfx.grbm_soft_reset = 0;
  4656. adev->gfx.srbm_soft_reset = 0;
  4657. return false;
  4658. }
  4659. }
  4660. static int gfx_v8_0_pre_soft_reset(void *handle)
  4661. {
  4662. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4663. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4664. if ((!adev->gfx.grbm_soft_reset) &&
  4665. (!adev->gfx.srbm_soft_reset))
  4666. return 0;
  4667. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4668. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4669. /* stop the rlc */
  4670. gfx_v8_0_rlc_stop(adev);
  4671. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4672. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4673. /* Disable GFX parsing/prefetching */
  4674. gfx_v8_0_cp_gfx_enable(adev, false);
  4675. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4676. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4677. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4678. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4679. int i;
  4680. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4681. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4682. mutex_lock(&adev->srbm_mutex);
  4683. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4684. gfx_v8_0_deactivate_hqd(adev, 2);
  4685. vi_srbm_select(adev, 0, 0, 0, 0);
  4686. mutex_unlock(&adev->srbm_mutex);
  4687. }
  4688. /* Disable MEC parsing/prefetching */
  4689. gfx_v8_0_cp_compute_enable(adev, false);
  4690. }
  4691. return 0;
  4692. }
  4693. static int gfx_v8_0_soft_reset(void *handle)
  4694. {
  4695. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4696. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4697. u32 tmp;
  4698. if ((!adev->gfx.grbm_soft_reset) &&
  4699. (!adev->gfx.srbm_soft_reset))
  4700. return 0;
  4701. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4702. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4703. if (grbm_soft_reset || srbm_soft_reset) {
  4704. tmp = RREG32(mmGMCON_DEBUG);
  4705. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4706. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4707. WREG32(mmGMCON_DEBUG, tmp);
  4708. udelay(50);
  4709. }
  4710. if (grbm_soft_reset) {
  4711. tmp = RREG32(mmGRBM_SOFT_RESET);
  4712. tmp |= grbm_soft_reset;
  4713. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4714. WREG32(mmGRBM_SOFT_RESET, tmp);
  4715. tmp = RREG32(mmGRBM_SOFT_RESET);
  4716. udelay(50);
  4717. tmp &= ~grbm_soft_reset;
  4718. WREG32(mmGRBM_SOFT_RESET, tmp);
  4719. tmp = RREG32(mmGRBM_SOFT_RESET);
  4720. }
  4721. if (srbm_soft_reset) {
  4722. tmp = RREG32(mmSRBM_SOFT_RESET);
  4723. tmp |= srbm_soft_reset;
  4724. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4725. WREG32(mmSRBM_SOFT_RESET, tmp);
  4726. tmp = RREG32(mmSRBM_SOFT_RESET);
  4727. udelay(50);
  4728. tmp &= ~srbm_soft_reset;
  4729. WREG32(mmSRBM_SOFT_RESET, tmp);
  4730. tmp = RREG32(mmSRBM_SOFT_RESET);
  4731. }
  4732. if (grbm_soft_reset || srbm_soft_reset) {
  4733. tmp = RREG32(mmGMCON_DEBUG);
  4734. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4735. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4736. WREG32(mmGMCON_DEBUG, tmp);
  4737. }
  4738. /* Wait a little for things to settle down */
  4739. udelay(50);
  4740. return 0;
  4741. }
  4742. static int gfx_v8_0_post_soft_reset(void *handle)
  4743. {
  4744. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4745. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4746. if ((!adev->gfx.grbm_soft_reset) &&
  4747. (!adev->gfx.srbm_soft_reset))
  4748. return 0;
  4749. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4750. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4751. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4752. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4753. gfx_v8_0_cp_gfx_resume(adev);
  4754. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4755. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4756. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4757. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4758. int i;
  4759. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4760. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4761. mutex_lock(&adev->srbm_mutex);
  4762. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4763. gfx_v8_0_deactivate_hqd(adev, 2);
  4764. vi_srbm_select(adev, 0, 0, 0, 0);
  4765. mutex_unlock(&adev->srbm_mutex);
  4766. }
  4767. gfx_v8_0_kiq_resume(adev);
  4768. }
  4769. gfx_v8_0_rlc_start(adev);
  4770. return 0;
  4771. }
  4772. /**
  4773. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4774. *
  4775. * @adev: amdgpu_device pointer
  4776. *
  4777. * Fetches a GPU clock counter snapshot.
  4778. * Returns the 64 bit clock counter snapshot.
  4779. */
  4780. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4781. {
  4782. uint64_t clock;
  4783. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4784. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4785. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4786. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4787. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4788. return clock;
  4789. }
  4790. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4791. uint32_t vmid,
  4792. uint32_t gds_base, uint32_t gds_size,
  4793. uint32_t gws_base, uint32_t gws_size,
  4794. uint32_t oa_base, uint32_t oa_size)
  4795. {
  4796. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4797. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4798. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4799. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4800. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4801. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4802. /* GDS Base */
  4803. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4804. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4805. WRITE_DATA_DST_SEL(0)));
  4806. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4807. amdgpu_ring_write(ring, 0);
  4808. amdgpu_ring_write(ring, gds_base);
  4809. /* GDS Size */
  4810. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4811. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4812. WRITE_DATA_DST_SEL(0)));
  4813. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4814. amdgpu_ring_write(ring, 0);
  4815. amdgpu_ring_write(ring, gds_size);
  4816. /* GWS */
  4817. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4818. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4819. WRITE_DATA_DST_SEL(0)));
  4820. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4821. amdgpu_ring_write(ring, 0);
  4822. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4823. /* OA */
  4824. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4825. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4826. WRITE_DATA_DST_SEL(0)));
  4827. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4828. amdgpu_ring_write(ring, 0);
  4829. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4830. }
  4831. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4832. {
  4833. WREG32(mmSQ_IND_INDEX,
  4834. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4835. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4836. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4837. (SQ_IND_INDEX__FORCE_READ_MASK));
  4838. return RREG32(mmSQ_IND_DATA);
  4839. }
  4840. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4841. uint32_t wave, uint32_t thread,
  4842. uint32_t regno, uint32_t num, uint32_t *out)
  4843. {
  4844. WREG32(mmSQ_IND_INDEX,
  4845. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4846. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4847. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4848. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4849. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4850. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4851. while (num--)
  4852. *(out++) = RREG32(mmSQ_IND_DATA);
  4853. }
  4854. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4855. {
  4856. /* type 0 wave data */
  4857. dst[(*no_fields)++] = 0;
  4858. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4859. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4860. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4861. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4862. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4863. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4864. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4865. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4866. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4867. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4868. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4869. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4870. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4871. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4872. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4873. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4874. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4875. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4876. }
  4877. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4878. uint32_t wave, uint32_t start,
  4879. uint32_t size, uint32_t *dst)
  4880. {
  4881. wave_read_regs(
  4882. adev, simd, wave, 0,
  4883. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4884. }
  4885. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4886. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4887. .select_se_sh = &gfx_v8_0_select_se_sh,
  4888. .read_wave_data = &gfx_v8_0_read_wave_data,
  4889. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4890. };
  4891. static int gfx_v8_0_early_init(void *handle)
  4892. {
  4893. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4894. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4895. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4896. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4897. gfx_v8_0_set_ring_funcs(adev);
  4898. gfx_v8_0_set_irq_funcs(adev);
  4899. gfx_v8_0_set_gds_init(adev);
  4900. gfx_v8_0_set_rlc_funcs(adev);
  4901. return 0;
  4902. }
  4903. static int gfx_v8_0_late_init(void *handle)
  4904. {
  4905. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4906. int r;
  4907. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4908. if (r)
  4909. return r;
  4910. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4911. if (r)
  4912. return r;
  4913. /* requires IBs so do in late init after IB pool is initialized */
  4914. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4915. if (r)
  4916. return r;
  4917. amdgpu_set_powergating_state(adev,
  4918. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4919. return 0;
  4920. }
  4921. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4922. bool enable)
  4923. {
  4924. if ((adev->asic_type == CHIP_POLARIS11) ||
  4925. (adev->asic_type == CHIP_POLARIS12))
  4926. /* Send msg to SMU via Powerplay */
  4927. amdgpu_set_powergating_state(adev,
  4928. AMD_IP_BLOCK_TYPE_SMC,
  4929. enable ?
  4930. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4931. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4932. }
  4933. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4934. bool enable)
  4935. {
  4936. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4937. }
  4938. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4939. bool enable)
  4940. {
  4941. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4942. }
  4943. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4944. bool enable)
  4945. {
  4946. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4947. }
  4948. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4949. bool enable)
  4950. {
  4951. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4952. /* Read any GFX register to wake up GFX. */
  4953. if (!enable)
  4954. RREG32(mmDB_RENDER_CONTROL);
  4955. }
  4956. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4957. bool enable)
  4958. {
  4959. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4960. cz_enable_gfx_cg_power_gating(adev, true);
  4961. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4962. cz_enable_gfx_pipeline_power_gating(adev, true);
  4963. } else {
  4964. cz_enable_gfx_cg_power_gating(adev, false);
  4965. cz_enable_gfx_pipeline_power_gating(adev, false);
  4966. }
  4967. }
  4968. static int gfx_v8_0_set_powergating_state(void *handle,
  4969. enum amd_powergating_state state)
  4970. {
  4971. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4972. bool enable = (state == AMD_PG_STATE_GATE);
  4973. if (amdgpu_sriov_vf(adev))
  4974. return 0;
  4975. switch (adev->asic_type) {
  4976. case CHIP_CARRIZO:
  4977. case CHIP_STONEY:
  4978. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4979. cz_enable_sck_slow_down_on_power_up(adev, true);
  4980. cz_enable_sck_slow_down_on_power_down(adev, true);
  4981. } else {
  4982. cz_enable_sck_slow_down_on_power_up(adev, false);
  4983. cz_enable_sck_slow_down_on_power_down(adev, false);
  4984. }
  4985. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4986. cz_enable_cp_power_gating(adev, true);
  4987. else
  4988. cz_enable_cp_power_gating(adev, false);
  4989. cz_update_gfx_cg_power_gating(adev, enable);
  4990. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4991. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4992. else
  4993. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4994. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4995. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4996. else
  4997. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4998. break;
  4999. case CHIP_POLARIS11:
  5000. case CHIP_POLARIS12:
  5001. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5002. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5003. else
  5004. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5005. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5006. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5007. else
  5008. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5009. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5010. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5011. else
  5012. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5013. break;
  5014. default:
  5015. break;
  5016. }
  5017. return 0;
  5018. }
  5019. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5020. {
  5021. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5022. int data;
  5023. if (amdgpu_sriov_vf(adev))
  5024. *flags = 0;
  5025. /* AMD_CG_SUPPORT_GFX_MGCG */
  5026. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5027. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5028. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5029. /* AMD_CG_SUPPORT_GFX_CGLG */
  5030. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5031. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5032. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5033. /* AMD_CG_SUPPORT_GFX_CGLS */
  5034. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5035. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5036. /* AMD_CG_SUPPORT_GFX_CGTS */
  5037. data = RREG32(mmCGTS_SM_CTRL_REG);
  5038. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5039. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5040. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5041. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5042. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5043. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5044. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5045. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5046. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5047. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5048. data = RREG32(mmCP_MEM_SLP_CNTL);
  5049. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5050. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5051. }
  5052. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5053. uint32_t reg_addr, uint32_t cmd)
  5054. {
  5055. uint32_t data;
  5056. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5057. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5058. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5059. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5060. if (adev->asic_type == CHIP_STONEY)
  5061. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5062. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5063. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5064. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5065. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5066. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5067. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5068. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5069. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5070. else
  5071. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5072. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5073. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5074. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5075. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5076. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5077. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5078. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5079. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5080. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5081. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5082. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5083. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5084. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5085. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5086. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5087. }
  5088. #define MSG_ENTER_RLC_SAFE_MODE 1
  5089. #define MSG_EXIT_RLC_SAFE_MODE 0
  5090. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5091. #define RLC_GPR_REG2__REQ__SHIFT 0
  5092. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5093. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5094. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5095. {
  5096. u32 data;
  5097. unsigned i;
  5098. data = RREG32(mmRLC_CNTL);
  5099. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5100. return;
  5101. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5102. data |= RLC_SAFE_MODE__CMD_MASK;
  5103. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5104. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5105. WREG32(mmRLC_SAFE_MODE, data);
  5106. for (i = 0; i < adev->usec_timeout; i++) {
  5107. if ((RREG32(mmRLC_GPM_STAT) &
  5108. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5109. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5110. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5111. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5112. break;
  5113. udelay(1);
  5114. }
  5115. for (i = 0; i < adev->usec_timeout; i++) {
  5116. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5117. break;
  5118. udelay(1);
  5119. }
  5120. adev->gfx.rlc.in_safe_mode = true;
  5121. }
  5122. }
  5123. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5124. {
  5125. u32 data = 0;
  5126. unsigned i;
  5127. data = RREG32(mmRLC_CNTL);
  5128. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5129. return;
  5130. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5131. if (adev->gfx.rlc.in_safe_mode) {
  5132. data |= RLC_SAFE_MODE__CMD_MASK;
  5133. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5134. WREG32(mmRLC_SAFE_MODE, data);
  5135. adev->gfx.rlc.in_safe_mode = false;
  5136. }
  5137. }
  5138. for (i = 0; i < adev->usec_timeout; i++) {
  5139. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5140. break;
  5141. udelay(1);
  5142. }
  5143. }
  5144. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5145. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5146. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5147. };
  5148. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5149. bool enable)
  5150. {
  5151. uint32_t temp, data;
  5152. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5153. /* It is disabled by HW by default */
  5154. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5155. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5156. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5157. /* 1 - RLC memory Light sleep */
  5158. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5159. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5160. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5161. }
  5162. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5163. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5164. if (adev->flags & AMD_IS_APU)
  5165. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5166. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5167. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5168. else
  5169. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5170. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5171. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5172. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5173. if (temp != data)
  5174. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5175. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5176. gfx_v8_0_wait_for_rlc_serdes(adev);
  5177. /* 5 - clear mgcg override */
  5178. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5179. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5180. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5181. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5182. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5183. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5184. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5185. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5186. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5187. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5188. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5189. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5190. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5191. if (temp != data)
  5192. WREG32(mmCGTS_SM_CTRL_REG, data);
  5193. }
  5194. udelay(50);
  5195. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5196. gfx_v8_0_wait_for_rlc_serdes(adev);
  5197. } else {
  5198. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5199. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5200. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5201. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5202. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5203. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5204. if (temp != data)
  5205. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5206. /* 2 - disable MGLS in RLC */
  5207. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5208. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5209. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5210. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5211. }
  5212. /* 3 - disable MGLS in CP */
  5213. data = RREG32(mmCP_MEM_SLP_CNTL);
  5214. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5215. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5216. WREG32(mmCP_MEM_SLP_CNTL, data);
  5217. }
  5218. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5219. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5220. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5221. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5222. if (temp != data)
  5223. WREG32(mmCGTS_SM_CTRL_REG, data);
  5224. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5225. gfx_v8_0_wait_for_rlc_serdes(adev);
  5226. /* 6 - set mgcg override */
  5227. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5228. udelay(50);
  5229. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5230. gfx_v8_0_wait_for_rlc_serdes(adev);
  5231. }
  5232. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5233. }
  5234. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5235. bool enable)
  5236. {
  5237. uint32_t temp, temp1, data, data1;
  5238. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5239. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5240. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5241. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5242. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5243. if (temp1 != data1)
  5244. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5245. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5246. gfx_v8_0_wait_for_rlc_serdes(adev);
  5247. /* 2 - clear cgcg override */
  5248. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5249. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5250. gfx_v8_0_wait_for_rlc_serdes(adev);
  5251. /* 3 - write cmd to set CGLS */
  5252. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5253. /* 4 - enable cgcg */
  5254. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5255. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5256. /* enable cgls*/
  5257. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5258. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5259. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5260. if (temp1 != data1)
  5261. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5262. } else {
  5263. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5264. }
  5265. if (temp != data)
  5266. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5267. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5268. * Cmp_busy/GFX_Idle interrupts
  5269. */
  5270. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5271. } else {
  5272. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5273. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5274. /* TEST CGCG */
  5275. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5276. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5277. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5278. if (temp1 != data1)
  5279. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5280. /* read gfx register to wake up cgcg */
  5281. RREG32(mmCB_CGTT_SCLK_CTRL);
  5282. RREG32(mmCB_CGTT_SCLK_CTRL);
  5283. RREG32(mmCB_CGTT_SCLK_CTRL);
  5284. RREG32(mmCB_CGTT_SCLK_CTRL);
  5285. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5286. gfx_v8_0_wait_for_rlc_serdes(adev);
  5287. /* write cmd to Set CGCG Overrride */
  5288. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5289. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5290. gfx_v8_0_wait_for_rlc_serdes(adev);
  5291. /* write cmd to Clear CGLS */
  5292. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5293. /* disable cgcg, cgls should be disabled too. */
  5294. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5295. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5296. if (temp != data)
  5297. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5298. /* enable interrupts again for PG */
  5299. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5300. }
  5301. gfx_v8_0_wait_for_rlc_serdes(adev);
  5302. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5303. }
  5304. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5305. bool enable)
  5306. {
  5307. if (enable) {
  5308. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5309. * === MGCG + MGLS + TS(CG/LS) ===
  5310. */
  5311. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5312. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5313. } else {
  5314. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5315. * === CGCG + CGLS ===
  5316. */
  5317. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5318. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5319. }
  5320. return 0;
  5321. }
  5322. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5323. enum amd_clockgating_state state)
  5324. {
  5325. uint32_t msg_id, pp_state = 0;
  5326. uint32_t pp_support_state = 0;
  5327. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5328. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5329. pp_support_state = PP_STATE_SUPPORT_LS;
  5330. pp_state = PP_STATE_LS;
  5331. }
  5332. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5333. pp_support_state |= PP_STATE_SUPPORT_CG;
  5334. pp_state |= PP_STATE_CG;
  5335. }
  5336. if (state == AMD_CG_STATE_UNGATE)
  5337. pp_state = 0;
  5338. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5339. PP_BLOCK_GFX_CG,
  5340. pp_support_state,
  5341. pp_state);
  5342. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5343. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5344. }
  5345. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5346. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5347. pp_support_state = PP_STATE_SUPPORT_LS;
  5348. pp_state = PP_STATE_LS;
  5349. }
  5350. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5351. pp_support_state |= PP_STATE_SUPPORT_CG;
  5352. pp_state |= PP_STATE_CG;
  5353. }
  5354. if (state == AMD_CG_STATE_UNGATE)
  5355. pp_state = 0;
  5356. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5357. PP_BLOCK_GFX_MG,
  5358. pp_support_state,
  5359. pp_state);
  5360. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5361. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5362. }
  5363. return 0;
  5364. }
  5365. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5366. enum amd_clockgating_state state)
  5367. {
  5368. uint32_t msg_id, pp_state = 0;
  5369. uint32_t pp_support_state = 0;
  5370. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5371. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5372. pp_support_state = PP_STATE_SUPPORT_LS;
  5373. pp_state = PP_STATE_LS;
  5374. }
  5375. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5376. pp_support_state |= PP_STATE_SUPPORT_CG;
  5377. pp_state |= PP_STATE_CG;
  5378. }
  5379. if (state == AMD_CG_STATE_UNGATE)
  5380. pp_state = 0;
  5381. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5382. PP_BLOCK_GFX_CG,
  5383. pp_support_state,
  5384. pp_state);
  5385. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5386. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5387. }
  5388. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5389. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5390. pp_support_state = PP_STATE_SUPPORT_LS;
  5391. pp_state = PP_STATE_LS;
  5392. }
  5393. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5394. pp_support_state |= PP_STATE_SUPPORT_CG;
  5395. pp_state |= PP_STATE_CG;
  5396. }
  5397. if (state == AMD_CG_STATE_UNGATE)
  5398. pp_state = 0;
  5399. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5400. PP_BLOCK_GFX_3D,
  5401. pp_support_state,
  5402. pp_state);
  5403. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5404. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5405. }
  5406. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5407. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5408. pp_support_state = PP_STATE_SUPPORT_LS;
  5409. pp_state = PP_STATE_LS;
  5410. }
  5411. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5412. pp_support_state |= PP_STATE_SUPPORT_CG;
  5413. pp_state |= PP_STATE_CG;
  5414. }
  5415. if (state == AMD_CG_STATE_UNGATE)
  5416. pp_state = 0;
  5417. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5418. PP_BLOCK_GFX_MG,
  5419. pp_support_state,
  5420. pp_state);
  5421. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5422. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5423. }
  5424. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5425. pp_support_state = PP_STATE_SUPPORT_LS;
  5426. if (state == AMD_CG_STATE_UNGATE)
  5427. pp_state = 0;
  5428. else
  5429. pp_state = PP_STATE_LS;
  5430. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5431. PP_BLOCK_GFX_RLC,
  5432. pp_support_state,
  5433. pp_state);
  5434. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5435. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5436. }
  5437. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5438. pp_support_state = PP_STATE_SUPPORT_LS;
  5439. if (state == AMD_CG_STATE_UNGATE)
  5440. pp_state = 0;
  5441. else
  5442. pp_state = PP_STATE_LS;
  5443. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5444. PP_BLOCK_GFX_CP,
  5445. pp_support_state,
  5446. pp_state);
  5447. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5448. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5449. }
  5450. return 0;
  5451. }
  5452. static int gfx_v8_0_set_clockgating_state(void *handle,
  5453. enum amd_clockgating_state state)
  5454. {
  5455. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5456. if (amdgpu_sriov_vf(adev))
  5457. return 0;
  5458. switch (adev->asic_type) {
  5459. case CHIP_FIJI:
  5460. case CHIP_CARRIZO:
  5461. case CHIP_STONEY:
  5462. gfx_v8_0_update_gfx_clock_gating(adev,
  5463. state == AMD_CG_STATE_GATE);
  5464. break;
  5465. case CHIP_TONGA:
  5466. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5467. break;
  5468. case CHIP_POLARIS10:
  5469. case CHIP_POLARIS11:
  5470. case CHIP_POLARIS12:
  5471. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5472. break;
  5473. default:
  5474. break;
  5475. }
  5476. return 0;
  5477. }
  5478. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5479. {
  5480. return ring->adev->wb.wb[ring->rptr_offs];
  5481. }
  5482. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5483. {
  5484. struct amdgpu_device *adev = ring->adev;
  5485. if (ring->use_doorbell)
  5486. /* XXX check if swapping is necessary on BE */
  5487. return ring->adev->wb.wb[ring->wptr_offs];
  5488. else
  5489. return RREG32(mmCP_RB0_WPTR);
  5490. }
  5491. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5492. {
  5493. struct amdgpu_device *adev = ring->adev;
  5494. if (ring->use_doorbell) {
  5495. /* XXX check if swapping is necessary on BE */
  5496. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5497. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5498. } else {
  5499. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5500. (void)RREG32(mmCP_RB0_WPTR);
  5501. }
  5502. }
  5503. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5504. {
  5505. u32 ref_and_mask, reg_mem_engine;
  5506. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5507. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5508. switch (ring->me) {
  5509. case 1:
  5510. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5511. break;
  5512. case 2:
  5513. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5514. break;
  5515. default:
  5516. return;
  5517. }
  5518. reg_mem_engine = 0;
  5519. } else {
  5520. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5521. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5522. }
  5523. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5524. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5525. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5526. reg_mem_engine));
  5527. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5528. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5529. amdgpu_ring_write(ring, ref_and_mask);
  5530. amdgpu_ring_write(ring, ref_and_mask);
  5531. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5532. }
  5533. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5534. {
  5535. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5536. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5537. EVENT_INDEX(4));
  5538. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5539. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5540. EVENT_INDEX(0));
  5541. }
  5542. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5543. {
  5544. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5545. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5546. WRITE_DATA_DST_SEL(0) |
  5547. WR_CONFIRM));
  5548. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5549. amdgpu_ring_write(ring, 0);
  5550. amdgpu_ring_write(ring, 1);
  5551. }
  5552. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5553. struct amdgpu_ib *ib,
  5554. unsigned vm_id, bool ctx_switch)
  5555. {
  5556. u32 header, control = 0;
  5557. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5558. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5559. else
  5560. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5561. control |= ib->length_dw | (vm_id << 24);
  5562. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5563. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5564. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5565. gfx_v8_0_ring_emit_de_meta(ring);
  5566. }
  5567. amdgpu_ring_write(ring, header);
  5568. amdgpu_ring_write(ring,
  5569. #ifdef __BIG_ENDIAN
  5570. (2 << 0) |
  5571. #endif
  5572. (ib->gpu_addr & 0xFFFFFFFC));
  5573. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5574. amdgpu_ring_write(ring, control);
  5575. }
  5576. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5577. struct amdgpu_ib *ib,
  5578. unsigned vm_id, bool ctx_switch)
  5579. {
  5580. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5581. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5582. amdgpu_ring_write(ring,
  5583. #ifdef __BIG_ENDIAN
  5584. (2 << 0) |
  5585. #endif
  5586. (ib->gpu_addr & 0xFFFFFFFC));
  5587. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5588. amdgpu_ring_write(ring, control);
  5589. }
  5590. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5591. u64 seq, unsigned flags)
  5592. {
  5593. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5594. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5595. /* EVENT_WRITE_EOP - flush caches, send int */
  5596. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5597. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5598. EOP_TC_ACTION_EN |
  5599. EOP_TC_WB_ACTION_EN |
  5600. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5601. EVENT_INDEX(5)));
  5602. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5603. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5604. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5605. amdgpu_ring_write(ring, lower_32_bits(seq));
  5606. amdgpu_ring_write(ring, upper_32_bits(seq));
  5607. }
  5608. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5609. {
  5610. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5611. uint32_t seq = ring->fence_drv.sync_seq;
  5612. uint64_t addr = ring->fence_drv.gpu_addr;
  5613. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5614. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5615. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5616. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5617. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5618. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5619. amdgpu_ring_write(ring, seq);
  5620. amdgpu_ring_write(ring, 0xffffffff);
  5621. amdgpu_ring_write(ring, 4); /* poll interval */
  5622. }
  5623. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5624. unsigned vm_id, uint64_t pd_addr)
  5625. {
  5626. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5627. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5628. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5629. WRITE_DATA_DST_SEL(0)) |
  5630. WR_CONFIRM);
  5631. if (vm_id < 8) {
  5632. amdgpu_ring_write(ring,
  5633. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5634. } else {
  5635. amdgpu_ring_write(ring,
  5636. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5637. }
  5638. amdgpu_ring_write(ring, 0);
  5639. amdgpu_ring_write(ring, pd_addr >> 12);
  5640. /* bits 0-15 are the VM contexts0-15 */
  5641. /* invalidate the cache */
  5642. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5643. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5644. WRITE_DATA_DST_SEL(0)));
  5645. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5646. amdgpu_ring_write(ring, 0);
  5647. amdgpu_ring_write(ring, 1 << vm_id);
  5648. /* wait for the invalidate to complete */
  5649. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5650. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5651. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5652. WAIT_REG_MEM_ENGINE(0))); /* me */
  5653. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5654. amdgpu_ring_write(ring, 0);
  5655. amdgpu_ring_write(ring, 0); /* ref */
  5656. amdgpu_ring_write(ring, 0); /* mask */
  5657. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5658. /* compute doesn't have PFP */
  5659. if (usepfp) {
  5660. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5661. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5662. amdgpu_ring_write(ring, 0x0);
  5663. }
  5664. }
  5665. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5666. {
  5667. return ring->adev->wb.wb[ring->wptr_offs];
  5668. }
  5669. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5670. {
  5671. struct amdgpu_device *adev = ring->adev;
  5672. /* XXX check if swapping is necessary on BE */
  5673. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5674. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5675. }
  5676. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5677. bool acquire)
  5678. {
  5679. struct amdgpu_device *adev = ring->adev;
  5680. int pipe_num, tmp, reg;
  5681. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5682. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5683. /* first me only has 2 entries, GFX and HP3D */
  5684. if (ring->me > 0)
  5685. pipe_num -= 2;
  5686. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5687. tmp = RREG32(reg);
  5688. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5689. WREG32(reg, tmp);
  5690. }
  5691. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5692. struct amdgpu_ring *ring,
  5693. bool acquire)
  5694. {
  5695. int i, pipe;
  5696. bool reserve;
  5697. struct amdgpu_ring *iring;
  5698. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5699. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5700. if (acquire)
  5701. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5702. else
  5703. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5704. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5705. /* Clear all reservations - everyone reacquires all resources */
  5706. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5707. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5708. true);
  5709. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5710. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5711. true);
  5712. } else {
  5713. /* Lower all pipes without a current reservation */
  5714. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5715. iring = &adev->gfx.gfx_ring[i];
  5716. pipe = amdgpu_gfx_queue_to_bit(adev,
  5717. iring->me,
  5718. iring->pipe,
  5719. 0);
  5720. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5721. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5722. }
  5723. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5724. iring = &adev->gfx.compute_ring[i];
  5725. pipe = amdgpu_gfx_queue_to_bit(adev,
  5726. iring->me,
  5727. iring->pipe,
  5728. 0);
  5729. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5730. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5731. }
  5732. }
  5733. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5734. }
  5735. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5736. struct amdgpu_ring *ring,
  5737. bool acquire)
  5738. {
  5739. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5740. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5741. mutex_lock(&adev->srbm_mutex);
  5742. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5743. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5744. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5745. vi_srbm_select(adev, 0, 0, 0, 0);
  5746. mutex_unlock(&adev->srbm_mutex);
  5747. }
  5748. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5749. enum amd_sched_priority priority)
  5750. {
  5751. struct amdgpu_device *adev = ring->adev;
  5752. bool acquire = priority == AMD_SCHED_PRIORITY_HIGH_HW;
  5753. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5754. return;
  5755. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5756. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5757. }
  5758. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5759. u64 addr, u64 seq,
  5760. unsigned flags)
  5761. {
  5762. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5763. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5764. /* RELEASE_MEM - flush caches, send int */
  5765. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5766. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5767. EOP_TC_ACTION_EN |
  5768. EOP_TC_WB_ACTION_EN |
  5769. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5770. EVENT_INDEX(5)));
  5771. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5772. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5773. amdgpu_ring_write(ring, upper_32_bits(addr));
  5774. amdgpu_ring_write(ring, lower_32_bits(seq));
  5775. amdgpu_ring_write(ring, upper_32_bits(seq));
  5776. }
  5777. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5778. u64 seq, unsigned int flags)
  5779. {
  5780. /* we only allocate 32bit for each seq wb address */
  5781. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5782. /* write fence seq to the "addr" */
  5783. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5784. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5785. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5786. amdgpu_ring_write(ring, lower_32_bits(addr));
  5787. amdgpu_ring_write(ring, upper_32_bits(addr));
  5788. amdgpu_ring_write(ring, lower_32_bits(seq));
  5789. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5790. /* set register to trigger INT */
  5791. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5792. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5793. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5794. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5795. amdgpu_ring_write(ring, 0);
  5796. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5797. }
  5798. }
  5799. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5800. {
  5801. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5802. amdgpu_ring_write(ring, 0);
  5803. }
  5804. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5805. {
  5806. uint32_t dw2 = 0;
  5807. if (amdgpu_sriov_vf(ring->adev))
  5808. gfx_v8_0_ring_emit_ce_meta(ring);
  5809. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5810. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5811. gfx_v8_0_ring_emit_vgt_flush(ring);
  5812. /* set load_global_config & load_global_uconfig */
  5813. dw2 |= 0x8001;
  5814. /* set load_cs_sh_regs */
  5815. dw2 |= 0x01000000;
  5816. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5817. dw2 |= 0x10002;
  5818. /* set load_ce_ram if preamble presented */
  5819. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5820. dw2 |= 0x10000000;
  5821. } else {
  5822. /* still load_ce_ram if this is the first time preamble presented
  5823. * although there is no context switch happens.
  5824. */
  5825. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5826. dw2 |= 0x10000000;
  5827. }
  5828. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5829. amdgpu_ring_write(ring, dw2);
  5830. amdgpu_ring_write(ring, 0);
  5831. }
  5832. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5833. {
  5834. unsigned ret;
  5835. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5836. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5837. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5838. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5839. ret = ring->wptr & ring->buf_mask;
  5840. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5841. return ret;
  5842. }
  5843. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5844. {
  5845. unsigned cur;
  5846. BUG_ON(offset > ring->buf_mask);
  5847. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5848. cur = (ring->wptr & ring->buf_mask) - 1;
  5849. if (likely(cur > offset))
  5850. ring->ring[offset] = cur - offset;
  5851. else
  5852. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5853. }
  5854. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5855. {
  5856. struct amdgpu_device *adev = ring->adev;
  5857. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5858. amdgpu_ring_write(ring, 0 | /* src: register*/
  5859. (5 << 8) | /* dst: memory */
  5860. (1 << 20)); /* write confirm */
  5861. amdgpu_ring_write(ring, reg);
  5862. amdgpu_ring_write(ring, 0);
  5863. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5864. adev->virt.reg_val_offs * 4));
  5865. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5866. adev->virt.reg_val_offs * 4));
  5867. }
  5868. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5869. uint32_t val)
  5870. {
  5871. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5872. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5873. amdgpu_ring_write(ring, reg);
  5874. amdgpu_ring_write(ring, 0);
  5875. amdgpu_ring_write(ring, val);
  5876. }
  5877. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5878. enum amdgpu_interrupt_state state)
  5879. {
  5880. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5881. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5882. }
  5883. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5884. int me, int pipe,
  5885. enum amdgpu_interrupt_state state)
  5886. {
  5887. u32 mec_int_cntl, mec_int_cntl_reg;
  5888. /*
  5889. * amdgpu controls only the first MEC. That's why this function only
  5890. * handles the setting of interrupts for this specific MEC. All other
  5891. * pipes' interrupts are set by amdkfd.
  5892. */
  5893. if (me == 1) {
  5894. switch (pipe) {
  5895. case 0:
  5896. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5897. break;
  5898. case 1:
  5899. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5900. break;
  5901. case 2:
  5902. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5903. break;
  5904. case 3:
  5905. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5906. break;
  5907. default:
  5908. DRM_DEBUG("invalid pipe %d\n", pipe);
  5909. return;
  5910. }
  5911. } else {
  5912. DRM_DEBUG("invalid me %d\n", me);
  5913. return;
  5914. }
  5915. switch (state) {
  5916. case AMDGPU_IRQ_STATE_DISABLE:
  5917. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5918. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5919. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5920. break;
  5921. case AMDGPU_IRQ_STATE_ENABLE:
  5922. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5923. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5924. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5925. break;
  5926. default:
  5927. break;
  5928. }
  5929. }
  5930. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5931. struct amdgpu_irq_src *source,
  5932. unsigned type,
  5933. enum amdgpu_interrupt_state state)
  5934. {
  5935. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5936. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5937. return 0;
  5938. }
  5939. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5940. struct amdgpu_irq_src *source,
  5941. unsigned type,
  5942. enum amdgpu_interrupt_state state)
  5943. {
  5944. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5945. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5946. return 0;
  5947. }
  5948. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5949. struct amdgpu_irq_src *src,
  5950. unsigned type,
  5951. enum amdgpu_interrupt_state state)
  5952. {
  5953. switch (type) {
  5954. case AMDGPU_CP_IRQ_GFX_EOP:
  5955. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5956. break;
  5957. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5958. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5959. break;
  5960. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5961. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5962. break;
  5963. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5964. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5965. break;
  5966. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5967. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5968. break;
  5969. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5970. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5971. break;
  5972. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5973. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5974. break;
  5975. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5976. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5977. break;
  5978. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5979. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5980. break;
  5981. default:
  5982. break;
  5983. }
  5984. return 0;
  5985. }
  5986. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5987. struct amdgpu_irq_src *source,
  5988. struct amdgpu_iv_entry *entry)
  5989. {
  5990. int i;
  5991. u8 me_id, pipe_id, queue_id;
  5992. struct amdgpu_ring *ring;
  5993. DRM_DEBUG("IH: CP EOP\n");
  5994. me_id = (entry->ring_id & 0x0c) >> 2;
  5995. pipe_id = (entry->ring_id & 0x03) >> 0;
  5996. queue_id = (entry->ring_id & 0x70) >> 4;
  5997. switch (me_id) {
  5998. case 0:
  5999. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6000. break;
  6001. case 1:
  6002. case 2:
  6003. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6004. ring = &adev->gfx.compute_ring[i];
  6005. /* Per-queue interrupt is supported for MEC starting from VI.
  6006. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6007. */
  6008. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6009. amdgpu_fence_process(ring);
  6010. }
  6011. break;
  6012. }
  6013. return 0;
  6014. }
  6015. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6016. struct amdgpu_irq_src *source,
  6017. struct amdgpu_iv_entry *entry)
  6018. {
  6019. DRM_ERROR("Illegal register access in command stream\n");
  6020. schedule_work(&adev->reset_work);
  6021. return 0;
  6022. }
  6023. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6024. struct amdgpu_irq_src *source,
  6025. struct amdgpu_iv_entry *entry)
  6026. {
  6027. DRM_ERROR("Illegal instruction in command stream\n");
  6028. schedule_work(&adev->reset_work);
  6029. return 0;
  6030. }
  6031. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6032. struct amdgpu_irq_src *src,
  6033. unsigned int type,
  6034. enum amdgpu_interrupt_state state)
  6035. {
  6036. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6037. switch (type) {
  6038. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6039. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6040. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6041. if (ring->me == 1)
  6042. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6043. ring->pipe,
  6044. GENERIC2_INT_ENABLE,
  6045. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6046. else
  6047. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6048. ring->pipe,
  6049. GENERIC2_INT_ENABLE,
  6050. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6051. break;
  6052. default:
  6053. BUG(); /* kiq only support GENERIC2_INT now */
  6054. break;
  6055. }
  6056. return 0;
  6057. }
  6058. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6059. struct amdgpu_irq_src *source,
  6060. struct amdgpu_iv_entry *entry)
  6061. {
  6062. u8 me_id, pipe_id, queue_id;
  6063. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6064. me_id = (entry->ring_id & 0x0c) >> 2;
  6065. pipe_id = (entry->ring_id & 0x03) >> 0;
  6066. queue_id = (entry->ring_id & 0x70) >> 4;
  6067. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6068. me_id, pipe_id, queue_id);
  6069. amdgpu_fence_process(ring);
  6070. return 0;
  6071. }
  6072. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6073. .name = "gfx_v8_0",
  6074. .early_init = gfx_v8_0_early_init,
  6075. .late_init = gfx_v8_0_late_init,
  6076. .sw_init = gfx_v8_0_sw_init,
  6077. .sw_fini = gfx_v8_0_sw_fini,
  6078. .hw_init = gfx_v8_0_hw_init,
  6079. .hw_fini = gfx_v8_0_hw_fini,
  6080. .suspend = gfx_v8_0_suspend,
  6081. .resume = gfx_v8_0_resume,
  6082. .is_idle = gfx_v8_0_is_idle,
  6083. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6084. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6085. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6086. .soft_reset = gfx_v8_0_soft_reset,
  6087. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6088. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6089. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6090. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6091. };
  6092. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6093. .type = AMDGPU_RING_TYPE_GFX,
  6094. .align_mask = 0xff,
  6095. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6096. .support_64bit_ptrs = false,
  6097. .get_rptr = gfx_v8_0_ring_get_rptr,
  6098. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6099. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6100. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6101. 5 + /* COND_EXEC */
  6102. 7 + /* PIPELINE_SYNC */
  6103. 19 + /* VM_FLUSH */
  6104. 8 + /* FENCE for VM_FLUSH */
  6105. 20 + /* GDS switch */
  6106. 4 + /* double SWITCH_BUFFER,
  6107. the first COND_EXEC jump to the place just
  6108. prior to this double SWITCH_BUFFER */
  6109. 5 + /* COND_EXEC */
  6110. 7 + /* HDP_flush */
  6111. 4 + /* VGT_flush */
  6112. 14 + /* CE_META */
  6113. 31 + /* DE_META */
  6114. 3 + /* CNTX_CTRL */
  6115. 5 + /* HDP_INVL */
  6116. 8 + 8 + /* FENCE x2 */
  6117. 2, /* SWITCH_BUFFER */
  6118. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6119. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6120. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6121. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6122. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6123. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6124. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6125. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6126. .test_ring = gfx_v8_0_ring_test_ring,
  6127. .test_ib = gfx_v8_0_ring_test_ib,
  6128. .insert_nop = amdgpu_ring_insert_nop,
  6129. .pad_ib = amdgpu_ring_generic_pad_ib,
  6130. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6131. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6132. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6133. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6134. };
  6135. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6136. .type = AMDGPU_RING_TYPE_COMPUTE,
  6137. .align_mask = 0xff,
  6138. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6139. .support_64bit_ptrs = false,
  6140. .get_rptr = gfx_v8_0_ring_get_rptr,
  6141. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6142. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6143. .emit_frame_size =
  6144. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6145. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6146. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6147. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6148. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6149. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6150. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6151. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6152. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6153. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6154. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6155. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6156. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6157. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6158. .test_ring = gfx_v8_0_ring_test_ring,
  6159. .test_ib = gfx_v8_0_ring_test_ib,
  6160. .insert_nop = amdgpu_ring_insert_nop,
  6161. .pad_ib = amdgpu_ring_generic_pad_ib,
  6162. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6163. };
  6164. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6165. .type = AMDGPU_RING_TYPE_KIQ,
  6166. .align_mask = 0xff,
  6167. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6168. .support_64bit_ptrs = false,
  6169. .get_rptr = gfx_v8_0_ring_get_rptr,
  6170. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6171. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6172. .emit_frame_size =
  6173. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6174. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6175. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6176. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6177. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6178. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6179. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6180. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6181. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6182. .test_ring = gfx_v8_0_ring_test_ring,
  6183. .test_ib = gfx_v8_0_ring_test_ib,
  6184. .insert_nop = amdgpu_ring_insert_nop,
  6185. .pad_ib = amdgpu_ring_generic_pad_ib,
  6186. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6187. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6188. };
  6189. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6190. {
  6191. int i;
  6192. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6193. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6194. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6195. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6196. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6197. }
  6198. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6199. .set = gfx_v8_0_set_eop_interrupt_state,
  6200. .process = gfx_v8_0_eop_irq,
  6201. };
  6202. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6203. .set = gfx_v8_0_set_priv_reg_fault_state,
  6204. .process = gfx_v8_0_priv_reg_irq,
  6205. };
  6206. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6207. .set = gfx_v8_0_set_priv_inst_fault_state,
  6208. .process = gfx_v8_0_priv_inst_irq,
  6209. };
  6210. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6211. .set = gfx_v8_0_kiq_set_interrupt_state,
  6212. .process = gfx_v8_0_kiq_irq,
  6213. };
  6214. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6215. {
  6216. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6217. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6218. adev->gfx.priv_reg_irq.num_types = 1;
  6219. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6220. adev->gfx.priv_inst_irq.num_types = 1;
  6221. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6222. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6223. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6224. }
  6225. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6226. {
  6227. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6228. }
  6229. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6230. {
  6231. /* init asci gds info */
  6232. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6233. adev->gds.gws.total_size = 64;
  6234. adev->gds.oa.total_size = 16;
  6235. if (adev->gds.mem.total_size == 64 * 1024) {
  6236. adev->gds.mem.gfx_partition_size = 4096;
  6237. adev->gds.mem.cs_partition_size = 4096;
  6238. adev->gds.gws.gfx_partition_size = 4;
  6239. adev->gds.gws.cs_partition_size = 4;
  6240. adev->gds.oa.gfx_partition_size = 4;
  6241. adev->gds.oa.cs_partition_size = 1;
  6242. } else {
  6243. adev->gds.mem.gfx_partition_size = 1024;
  6244. adev->gds.mem.cs_partition_size = 1024;
  6245. adev->gds.gws.gfx_partition_size = 16;
  6246. adev->gds.gws.cs_partition_size = 16;
  6247. adev->gds.oa.gfx_partition_size = 4;
  6248. adev->gds.oa.cs_partition_size = 4;
  6249. }
  6250. }
  6251. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6252. u32 bitmap)
  6253. {
  6254. u32 data;
  6255. if (!bitmap)
  6256. return;
  6257. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6258. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6259. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6260. }
  6261. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6262. {
  6263. u32 data, mask;
  6264. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6265. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6266. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6267. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6268. }
  6269. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6270. {
  6271. int i, j, k, counter, active_cu_number = 0;
  6272. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6273. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6274. unsigned disable_masks[4 * 2];
  6275. u32 ao_cu_num;
  6276. memset(cu_info, 0, sizeof(*cu_info));
  6277. if (adev->flags & AMD_IS_APU)
  6278. ao_cu_num = 2;
  6279. else
  6280. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6281. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6282. mutex_lock(&adev->grbm_idx_mutex);
  6283. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6284. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6285. mask = 1;
  6286. ao_bitmap = 0;
  6287. counter = 0;
  6288. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6289. if (i < 4 && j < 2)
  6290. gfx_v8_0_set_user_cu_inactive_bitmap(
  6291. adev, disable_masks[i * 2 + j]);
  6292. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6293. cu_info->bitmap[i][j] = bitmap;
  6294. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6295. if (bitmap & mask) {
  6296. if (counter < ao_cu_num)
  6297. ao_bitmap |= mask;
  6298. counter ++;
  6299. }
  6300. mask <<= 1;
  6301. }
  6302. active_cu_number += counter;
  6303. if (i < 2 && j < 2)
  6304. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6305. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6306. }
  6307. }
  6308. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6309. mutex_unlock(&adev->grbm_idx_mutex);
  6310. cu_info->number = active_cu_number;
  6311. cu_info->ao_cu_mask = ao_cu_mask;
  6312. }
  6313. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6314. {
  6315. .type = AMD_IP_BLOCK_TYPE_GFX,
  6316. .major = 8,
  6317. .minor = 0,
  6318. .rev = 0,
  6319. .funcs = &gfx_v8_0_ip_funcs,
  6320. };
  6321. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6322. {
  6323. .type = AMD_IP_BLOCK_TYPE_GFX,
  6324. .major = 8,
  6325. .minor = 1,
  6326. .rev = 0,
  6327. .funcs = &gfx_v8_0_ip_funcs,
  6328. };
  6329. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6330. {
  6331. uint64_t ce_payload_addr;
  6332. int cnt_ce;
  6333. union {
  6334. struct vi_ce_ib_state regular;
  6335. struct vi_ce_ib_state_chained_ib chained;
  6336. } ce_payload = {};
  6337. if (ring->adev->virt.chained_ib_support) {
  6338. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6339. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6340. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6341. } else {
  6342. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6343. offsetof(struct vi_gfx_meta_data, ce_payload);
  6344. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6345. }
  6346. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6347. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6348. WRITE_DATA_DST_SEL(8) |
  6349. WR_CONFIRM) |
  6350. WRITE_DATA_CACHE_POLICY(0));
  6351. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6352. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6353. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6354. }
  6355. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6356. {
  6357. uint64_t de_payload_addr, gds_addr, csa_addr;
  6358. int cnt_de;
  6359. union {
  6360. struct vi_de_ib_state regular;
  6361. struct vi_de_ib_state_chained_ib chained;
  6362. } de_payload = {};
  6363. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6364. gds_addr = csa_addr + 4096;
  6365. if (ring->adev->virt.chained_ib_support) {
  6366. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6367. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6368. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6369. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6370. } else {
  6371. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6372. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6373. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6374. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6375. }
  6376. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6377. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6378. WRITE_DATA_DST_SEL(8) |
  6379. WR_CONFIRM) |
  6380. WRITE_DATA_CACHE_POLICY(0));
  6381. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6382. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6383. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6384. }