amdgpu_device.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_atomic_helper.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <linux/vgaarb.h>
  37. #include <linux/vga_switcheroo.h>
  38. #include <linux/efi.h>
  39. #include "amdgpu.h"
  40. #include "amdgpu_trace.h"
  41. #include "amdgpu_i2c.h"
  42. #include "atom.h"
  43. #include "amdgpu_atombios.h"
  44. #include "amdgpu_atomfirmware.h"
  45. #include "amd_pcie.h"
  46. #ifdef CONFIG_DRM_AMDGPU_SI
  47. #include "si.h"
  48. #endif
  49. #ifdef CONFIG_DRM_AMDGPU_CIK
  50. #include "cik.h"
  51. #endif
  52. #include "vi.h"
  53. #include "soc15.h"
  54. #include "bif/bif_4_1_d.h"
  55. #include <linux/pci.h>
  56. #include <linux/firmware.h>
  57. #include "amdgpu_vf_error.h"
  58. #include "amdgpu_amdkfd.h"
  59. #include "amdgpu_pm.h"
  60. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  61. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  62. #define AMDGPU_RESUME_MS 2000
  63. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  64. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  65. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  66. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  67. static const char *amdgpu_asic_name[] = {
  68. "TAHITI",
  69. "PITCAIRN",
  70. "VERDE",
  71. "OLAND",
  72. "HAINAN",
  73. "BONAIRE",
  74. "KAVERI",
  75. "KABINI",
  76. "HAWAII",
  77. "MULLINS",
  78. "TOPAZ",
  79. "TONGA",
  80. "FIJI",
  81. "CARRIZO",
  82. "STONEY",
  83. "POLARIS10",
  84. "POLARIS11",
  85. "POLARIS12",
  86. "VEGA10",
  87. "RAVEN",
  88. "LAST",
  89. };
  90. bool amdgpu_device_is_px(struct drm_device *dev)
  91. {
  92. struct amdgpu_device *adev = dev->dev_private;
  93. if (adev->flags & AMD_IS_PX)
  94. return true;
  95. return false;
  96. }
  97. /*
  98. * MMIO register access helper functions.
  99. */
  100. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  101. uint32_t acc_flags)
  102. {
  103. uint32_t ret;
  104. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
  105. return amdgpu_virt_kiq_rreg(adev, reg);
  106. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  107. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  108. else {
  109. unsigned long flags;
  110. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  111. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  112. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  113. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  114. }
  115. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  116. return ret;
  117. }
  118. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  119. uint32_t acc_flags)
  120. {
  121. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  122. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  123. adev->last_mm_index = v;
  124. }
  125. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
  126. return amdgpu_virt_kiq_wreg(adev, reg, v);
  127. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  128. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  129. else {
  130. unsigned long flags;
  131. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  132. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  133. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  134. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  135. }
  136. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  137. udelay(500);
  138. }
  139. }
  140. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  141. {
  142. if ((reg * 4) < adev->rio_mem_size)
  143. return ioread32(adev->rio_mem + (reg * 4));
  144. else {
  145. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  146. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  147. }
  148. }
  149. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  150. {
  151. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  152. adev->last_mm_index = v;
  153. }
  154. if ((reg * 4) < adev->rio_mem_size)
  155. iowrite32(v, adev->rio_mem + (reg * 4));
  156. else {
  157. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  158. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  159. }
  160. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  161. udelay(500);
  162. }
  163. }
  164. /**
  165. * amdgpu_mm_rdoorbell - read a doorbell dword
  166. *
  167. * @adev: amdgpu_device pointer
  168. * @index: doorbell index
  169. *
  170. * Returns the value in the doorbell aperture at the
  171. * requested doorbell index (CIK).
  172. */
  173. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  174. {
  175. if (index < adev->doorbell.num_doorbells) {
  176. return readl(adev->doorbell.ptr + index);
  177. } else {
  178. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  179. return 0;
  180. }
  181. }
  182. /**
  183. * amdgpu_mm_wdoorbell - write a doorbell dword
  184. *
  185. * @adev: amdgpu_device pointer
  186. * @index: doorbell index
  187. * @v: value to write
  188. *
  189. * Writes @v to the doorbell aperture at the
  190. * requested doorbell index (CIK).
  191. */
  192. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  193. {
  194. if (index < adev->doorbell.num_doorbells) {
  195. writel(v, adev->doorbell.ptr + index);
  196. } else {
  197. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  198. }
  199. }
  200. /**
  201. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  202. *
  203. * @adev: amdgpu_device pointer
  204. * @index: doorbell index
  205. *
  206. * Returns the value in the doorbell aperture at the
  207. * requested doorbell index (VEGA10+).
  208. */
  209. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  210. {
  211. if (index < adev->doorbell.num_doorbells) {
  212. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  213. } else {
  214. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  215. return 0;
  216. }
  217. }
  218. /**
  219. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  220. *
  221. * @adev: amdgpu_device pointer
  222. * @index: doorbell index
  223. * @v: value to write
  224. *
  225. * Writes @v to the doorbell aperture at the
  226. * requested doorbell index (VEGA10+).
  227. */
  228. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  229. {
  230. if (index < adev->doorbell.num_doorbells) {
  231. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  232. } else {
  233. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  234. }
  235. }
  236. /**
  237. * amdgpu_invalid_rreg - dummy reg read function
  238. *
  239. * @adev: amdgpu device pointer
  240. * @reg: offset of register
  241. *
  242. * Dummy register read function. Used for register blocks
  243. * that certain asics don't have (all asics).
  244. * Returns the value in the register.
  245. */
  246. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  247. {
  248. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  249. BUG();
  250. return 0;
  251. }
  252. /**
  253. * amdgpu_invalid_wreg - dummy reg write function
  254. *
  255. * @adev: amdgpu device pointer
  256. * @reg: offset of register
  257. * @v: value to write to the register
  258. *
  259. * Dummy register read function. Used for register blocks
  260. * that certain asics don't have (all asics).
  261. */
  262. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  263. {
  264. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  265. reg, v);
  266. BUG();
  267. }
  268. /**
  269. * amdgpu_block_invalid_rreg - dummy reg read function
  270. *
  271. * @adev: amdgpu device pointer
  272. * @block: offset of instance
  273. * @reg: offset of register
  274. *
  275. * Dummy register read function. Used for register blocks
  276. * that certain asics don't have (all asics).
  277. * Returns the value in the register.
  278. */
  279. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  280. uint32_t block, uint32_t reg)
  281. {
  282. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  283. reg, block);
  284. BUG();
  285. return 0;
  286. }
  287. /**
  288. * amdgpu_block_invalid_wreg - dummy reg write function
  289. *
  290. * @adev: amdgpu device pointer
  291. * @block: offset of instance
  292. * @reg: offset of register
  293. * @v: value to write to the register
  294. *
  295. * Dummy register read function. Used for register blocks
  296. * that certain asics don't have (all asics).
  297. */
  298. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  299. uint32_t block,
  300. uint32_t reg, uint32_t v)
  301. {
  302. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  303. reg, block, v);
  304. BUG();
  305. }
  306. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  307. {
  308. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  309. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  310. &adev->vram_scratch.robj,
  311. &adev->vram_scratch.gpu_addr,
  312. (void **)&adev->vram_scratch.ptr);
  313. }
  314. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  315. {
  316. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  317. }
  318. /**
  319. * amdgpu_program_register_sequence - program an array of registers.
  320. *
  321. * @adev: amdgpu_device pointer
  322. * @registers: pointer to the register array
  323. * @array_size: size of the register array
  324. *
  325. * Programs an array or registers with and and or masks.
  326. * This is a helper for setting golden registers.
  327. */
  328. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  329. const u32 *registers,
  330. const u32 array_size)
  331. {
  332. u32 tmp, reg, and_mask, or_mask;
  333. int i;
  334. if (array_size % 3)
  335. return;
  336. for (i = 0; i < array_size; i +=3) {
  337. reg = registers[i + 0];
  338. and_mask = registers[i + 1];
  339. or_mask = registers[i + 2];
  340. if (and_mask == 0xffffffff) {
  341. tmp = or_mask;
  342. } else {
  343. tmp = RREG32(reg);
  344. tmp &= ~and_mask;
  345. tmp |= or_mask;
  346. }
  347. WREG32(reg, tmp);
  348. }
  349. }
  350. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  351. {
  352. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  353. }
  354. /*
  355. * GPU doorbell aperture helpers function.
  356. */
  357. /**
  358. * amdgpu_doorbell_init - Init doorbell driver information.
  359. *
  360. * @adev: amdgpu_device pointer
  361. *
  362. * Init doorbell driver information (CIK)
  363. * Returns 0 on success, error on failure.
  364. */
  365. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  366. {
  367. /* No doorbell on SI hardware generation */
  368. if (adev->asic_type < CHIP_BONAIRE) {
  369. adev->doorbell.base = 0;
  370. adev->doorbell.size = 0;
  371. adev->doorbell.num_doorbells = 0;
  372. adev->doorbell.ptr = NULL;
  373. return 0;
  374. }
  375. /* doorbell bar mapping */
  376. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  377. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  378. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  379. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  380. if (adev->doorbell.num_doorbells == 0)
  381. return -EINVAL;
  382. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  383. adev->doorbell.num_doorbells *
  384. sizeof(u32));
  385. if (adev->doorbell.ptr == NULL)
  386. return -ENOMEM;
  387. return 0;
  388. }
  389. /**
  390. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  391. *
  392. * @adev: amdgpu_device pointer
  393. *
  394. * Tear down doorbell driver information (CIK)
  395. */
  396. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  397. {
  398. iounmap(adev->doorbell.ptr);
  399. adev->doorbell.ptr = NULL;
  400. }
  401. /**
  402. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  403. * setup amdkfd
  404. *
  405. * @adev: amdgpu_device pointer
  406. * @aperture_base: output returning doorbell aperture base physical address
  407. * @aperture_size: output returning doorbell aperture size in bytes
  408. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  409. *
  410. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  411. * takes doorbells required for its own rings and reports the setup to amdkfd.
  412. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  413. */
  414. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  415. phys_addr_t *aperture_base,
  416. size_t *aperture_size,
  417. size_t *start_offset)
  418. {
  419. /*
  420. * The first num_doorbells are used by amdgpu.
  421. * amdkfd takes whatever's left in the aperture.
  422. */
  423. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  424. *aperture_base = adev->doorbell.base;
  425. *aperture_size = adev->doorbell.size;
  426. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  427. } else {
  428. *aperture_base = 0;
  429. *aperture_size = 0;
  430. *start_offset = 0;
  431. }
  432. }
  433. /*
  434. * amdgpu_wb_*()
  435. * Writeback is the method by which the GPU updates special pages in memory
  436. * with the status of certain GPU events (fences, ring pointers,etc.).
  437. */
  438. /**
  439. * amdgpu_wb_fini - Disable Writeback and free memory
  440. *
  441. * @adev: amdgpu_device pointer
  442. *
  443. * Disables Writeback and frees the Writeback memory (all asics).
  444. * Used at driver shutdown.
  445. */
  446. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  447. {
  448. if (adev->wb.wb_obj) {
  449. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  450. &adev->wb.gpu_addr,
  451. (void **)&adev->wb.wb);
  452. adev->wb.wb_obj = NULL;
  453. }
  454. }
  455. /**
  456. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  457. *
  458. * @adev: amdgpu_device pointer
  459. *
  460. * Initializes writeback and allocates writeback memory (all asics).
  461. * Used at driver startup.
  462. * Returns 0 on success or an -error on failure.
  463. */
  464. static int amdgpu_wb_init(struct amdgpu_device *adev)
  465. {
  466. int r;
  467. if (adev->wb.wb_obj == NULL) {
  468. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  469. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  470. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  471. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  472. (void **)&adev->wb.wb);
  473. if (r) {
  474. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  475. return r;
  476. }
  477. adev->wb.num_wb = AMDGPU_MAX_WB;
  478. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  479. /* clear wb memory */
  480. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  481. }
  482. return 0;
  483. }
  484. /**
  485. * amdgpu_wb_get - Allocate a wb entry
  486. *
  487. * @adev: amdgpu_device pointer
  488. * @wb: wb index
  489. *
  490. * Allocate a wb slot for use by the driver (all asics).
  491. * Returns 0 on success or -EINVAL on failure.
  492. */
  493. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  494. {
  495. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  496. if (offset < adev->wb.num_wb) {
  497. __set_bit(offset, adev->wb.used);
  498. *wb = offset << 3; /* convert to dw offset */
  499. return 0;
  500. } else {
  501. return -EINVAL;
  502. }
  503. }
  504. /**
  505. * amdgpu_wb_free - Free a wb entry
  506. *
  507. * @adev: amdgpu_device pointer
  508. * @wb: wb index
  509. *
  510. * Free a wb slot allocated for use by the driver (all asics)
  511. */
  512. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  513. {
  514. if (wb < adev->wb.num_wb)
  515. __clear_bit(wb >> 3, adev->wb.used);
  516. }
  517. /**
  518. * amdgpu_vram_location - try to find VRAM location
  519. * @adev: amdgpu device structure holding all necessary informations
  520. * @mc: memory controller structure holding memory informations
  521. * @base: base address at which to put VRAM
  522. *
  523. * Function will try to place VRAM at base address provided
  524. * as parameter (which is so far either PCI aperture address or
  525. * for IGP TOM base address).
  526. *
  527. * If there is not enough space to fit the unvisible VRAM in the 32bits
  528. * address space then we limit the VRAM size to the aperture.
  529. *
  530. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  531. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  532. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  533. * not IGP.
  534. *
  535. * Note: we use mc_vram_size as on some board we need to program the mc to
  536. * cover the whole aperture even if VRAM size is inferior to aperture size
  537. * Novell bug 204882 + along with lots of ubuntu ones
  538. *
  539. * Note: when limiting vram it's safe to overwritte real_vram_size because
  540. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  541. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  542. * ones)
  543. *
  544. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  545. * explicitly check for that though.
  546. *
  547. * FIXME: when reducing VRAM size align new size on power of 2.
  548. */
  549. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  550. {
  551. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  552. mc->vram_start = base;
  553. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  554. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  555. mc->real_vram_size = mc->aper_size;
  556. mc->mc_vram_size = mc->aper_size;
  557. }
  558. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  559. if (limit && limit < mc->real_vram_size)
  560. mc->real_vram_size = limit;
  561. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  562. mc->mc_vram_size >> 20, mc->vram_start,
  563. mc->vram_end, mc->real_vram_size >> 20);
  564. }
  565. /**
  566. * amdgpu_gart_location - try to find GTT location
  567. * @adev: amdgpu device structure holding all necessary informations
  568. * @mc: memory controller structure holding memory informations
  569. *
  570. * Function will place try to place GTT before or after VRAM.
  571. *
  572. * If GTT size is bigger than space left then we ajust GTT size.
  573. * Thus function will never fails.
  574. *
  575. * FIXME: when reducing GTT size align new size on power of 2.
  576. */
  577. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  578. {
  579. u64 size_af, size_bf;
  580. size_af = adev->mc.mc_mask - mc->vram_end;
  581. size_bf = mc->vram_start;
  582. if (size_bf > size_af) {
  583. if (mc->gart_size > size_bf) {
  584. dev_warn(adev->dev, "limiting GTT\n");
  585. mc->gart_size = size_bf;
  586. }
  587. mc->gart_start = 0;
  588. } else {
  589. if (mc->gart_size > size_af) {
  590. dev_warn(adev->dev, "limiting GTT\n");
  591. mc->gart_size = size_af;
  592. }
  593. mc->gart_start = mc->vram_end + 1;
  594. }
  595. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  596. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  597. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  598. }
  599. /*
  600. * Firmware Reservation functions
  601. */
  602. /**
  603. * amdgpu_fw_reserve_vram_fini - free fw reserved vram
  604. *
  605. * @adev: amdgpu_device pointer
  606. *
  607. * free fw reserved vram if it has been reserved.
  608. */
  609. void amdgpu_fw_reserve_vram_fini(struct amdgpu_device *adev)
  610. {
  611. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  612. NULL, &adev->fw_vram_usage.va);
  613. }
  614. /**
  615. * amdgpu_fw_reserve_vram_init - create bo vram reservation from fw
  616. *
  617. * @adev: amdgpu_device pointer
  618. *
  619. * create bo vram reservation from fw.
  620. */
  621. int amdgpu_fw_reserve_vram_init(struct amdgpu_device *adev)
  622. {
  623. int r = 0;
  624. u64 gpu_addr;
  625. u64 vram_size = adev->mc.visible_vram_size;
  626. adev->fw_vram_usage.va = NULL;
  627. adev->fw_vram_usage.reserved_bo = NULL;
  628. if (adev->fw_vram_usage.size > 0 &&
  629. adev->fw_vram_usage.size <= vram_size) {
  630. r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
  631. PAGE_SIZE, true, 0,
  632. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  633. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL, 0,
  634. &adev->fw_vram_usage.reserved_bo);
  635. if (r)
  636. goto error_create;
  637. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  638. if (r)
  639. goto error_reserve;
  640. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  641. AMDGPU_GEM_DOMAIN_VRAM,
  642. adev->fw_vram_usage.start_offset,
  643. (adev->fw_vram_usage.start_offset +
  644. adev->fw_vram_usage.size), &gpu_addr);
  645. if (r)
  646. goto error_pin;
  647. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  648. &adev->fw_vram_usage.va);
  649. if (r)
  650. goto error_kmap;
  651. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  652. }
  653. return r;
  654. error_kmap:
  655. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  656. error_pin:
  657. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  658. error_reserve:
  659. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  660. error_create:
  661. adev->fw_vram_usage.va = NULL;
  662. adev->fw_vram_usage.reserved_bo = NULL;
  663. return r;
  664. }
  665. /*
  666. * GPU helpers function.
  667. */
  668. /**
  669. * amdgpu_need_post - check if the hw need post or not
  670. *
  671. * @adev: amdgpu_device pointer
  672. *
  673. * Check if the asic has been initialized (all asics) at driver startup
  674. * or post is needed if hw reset is performed.
  675. * Returns true if need or false if not.
  676. */
  677. bool amdgpu_need_post(struct amdgpu_device *adev)
  678. {
  679. uint32_t reg;
  680. if (amdgpu_sriov_vf(adev))
  681. return false;
  682. if (amdgpu_passthrough(adev)) {
  683. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  684. * some old smc fw still need driver do vPost otherwise gpu hang, while
  685. * those smc fw version above 22.15 doesn't have this flaw, so we force
  686. * vpost executed for smc version below 22.15
  687. */
  688. if (adev->asic_type == CHIP_FIJI) {
  689. int err;
  690. uint32_t fw_ver;
  691. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  692. /* force vPost if error occured */
  693. if (err)
  694. return true;
  695. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  696. if (fw_ver < 0x00160e00)
  697. return true;
  698. }
  699. }
  700. if (adev->has_hw_reset) {
  701. adev->has_hw_reset = false;
  702. return true;
  703. }
  704. /* bios scratch used on CIK+ */
  705. if (adev->asic_type >= CHIP_BONAIRE)
  706. return amdgpu_atombios_scratch_need_asic_init(adev);
  707. /* check MEM_SIZE for older asics */
  708. reg = amdgpu_asic_get_config_memsize(adev);
  709. if ((reg != 0) && (reg != 0xffffffff))
  710. return false;
  711. return true;
  712. }
  713. /**
  714. * amdgpu_dummy_page_init - init dummy page used by the driver
  715. *
  716. * @adev: amdgpu_device pointer
  717. *
  718. * Allocate the dummy page used by the driver (all asics).
  719. * This dummy page is used by the driver as a filler for gart entries
  720. * when pages are taken out of the GART
  721. * Returns 0 on sucess, -ENOMEM on failure.
  722. */
  723. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  724. {
  725. if (adev->dummy_page.page)
  726. return 0;
  727. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  728. if (adev->dummy_page.page == NULL)
  729. return -ENOMEM;
  730. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  731. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  732. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  733. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  734. __free_page(adev->dummy_page.page);
  735. adev->dummy_page.page = NULL;
  736. return -ENOMEM;
  737. }
  738. return 0;
  739. }
  740. /**
  741. * amdgpu_dummy_page_fini - free dummy page used by the driver
  742. *
  743. * @adev: amdgpu_device pointer
  744. *
  745. * Frees the dummy page used by the driver (all asics).
  746. */
  747. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  748. {
  749. if (adev->dummy_page.page == NULL)
  750. return;
  751. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  752. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  753. __free_page(adev->dummy_page.page);
  754. adev->dummy_page.page = NULL;
  755. }
  756. /* ATOM accessor methods */
  757. /*
  758. * ATOM is an interpreted byte code stored in tables in the vbios. The
  759. * driver registers callbacks to access registers and the interpreter
  760. * in the driver parses the tables and executes then to program specific
  761. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  762. * atombios.h, and atom.c
  763. */
  764. /**
  765. * cail_pll_read - read PLL register
  766. *
  767. * @info: atom card_info pointer
  768. * @reg: PLL register offset
  769. *
  770. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  771. * Returns the value of the PLL register.
  772. */
  773. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  774. {
  775. return 0;
  776. }
  777. /**
  778. * cail_pll_write - write PLL register
  779. *
  780. * @info: atom card_info pointer
  781. * @reg: PLL register offset
  782. * @val: value to write to the pll register
  783. *
  784. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  785. */
  786. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  787. {
  788. }
  789. /**
  790. * cail_mc_read - read MC (Memory Controller) register
  791. *
  792. * @info: atom card_info pointer
  793. * @reg: MC register offset
  794. *
  795. * Provides an MC register accessor for the atom interpreter (r4xx+).
  796. * Returns the value of the MC register.
  797. */
  798. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  799. {
  800. return 0;
  801. }
  802. /**
  803. * cail_mc_write - write MC (Memory Controller) register
  804. *
  805. * @info: atom card_info pointer
  806. * @reg: MC register offset
  807. * @val: value to write to the pll register
  808. *
  809. * Provides a MC register accessor for the atom interpreter (r4xx+).
  810. */
  811. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  812. {
  813. }
  814. /**
  815. * cail_reg_write - write MMIO register
  816. *
  817. * @info: atom card_info pointer
  818. * @reg: MMIO register offset
  819. * @val: value to write to the pll register
  820. *
  821. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  822. */
  823. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  824. {
  825. struct amdgpu_device *adev = info->dev->dev_private;
  826. WREG32(reg, val);
  827. }
  828. /**
  829. * cail_reg_read - read MMIO register
  830. *
  831. * @info: atom card_info pointer
  832. * @reg: MMIO register offset
  833. *
  834. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  835. * Returns the value of the MMIO register.
  836. */
  837. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  838. {
  839. struct amdgpu_device *adev = info->dev->dev_private;
  840. uint32_t r;
  841. r = RREG32(reg);
  842. return r;
  843. }
  844. /**
  845. * cail_ioreg_write - write IO register
  846. *
  847. * @info: atom card_info pointer
  848. * @reg: IO register offset
  849. * @val: value to write to the pll register
  850. *
  851. * Provides a IO register accessor for the atom interpreter (r4xx+).
  852. */
  853. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  854. {
  855. struct amdgpu_device *adev = info->dev->dev_private;
  856. WREG32_IO(reg, val);
  857. }
  858. /**
  859. * cail_ioreg_read - read IO register
  860. *
  861. * @info: atom card_info pointer
  862. * @reg: IO register offset
  863. *
  864. * Provides an IO register accessor for the atom interpreter (r4xx+).
  865. * Returns the value of the IO register.
  866. */
  867. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  868. {
  869. struct amdgpu_device *adev = info->dev->dev_private;
  870. uint32_t r;
  871. r = RREG32_IO(reg);
  872. return r;
  873. }
  874. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  875. struct device_attribute *attr,
  876. char *buf)
  877. {
  878. struct drm_device *ddev = dev_get_drvdata(dev);
  879. struct amdgpu_device *adev = ddev->dev_private;
  880. struct atom_context *ctx = adev->mode_info.atom_context;
  881. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  882. }
  883. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  884. NULL);
  885. /**
  886. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  887. *
  888. * @adev: amdgpu_device pointer
  889. *
  890. * Frees the driver info and register access callbacks for the ATOM
  891. * interpreter (r4xx+).
  892. * Called at driver shutdown.
  893. */
  894. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  895. {
  896. if (adev->mode_info.atom_context) {
  897. kfree(adev->mode_info.atom_context->scratch);
  898. kfree(adev->mode_info.atom_context->iio);
  899. }
  900. kfree(adev->mode_info.atom_context);
  901. adev->mode_info.atom_context = NULL;
  902. kfree(adev->mode_info.atom_card_info);
  903. adev->mode_info.atom_card_info = NULL;
  904. device_remove_file(adev->dev, &dev_attr_vbios_version);
  905. }
  906. /**
  907. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  908. *
  909. * @adev: amdgpu_device pointer
  910. *
  911. * Initializes the driver info and register access callbacks for the
  912. * ATOM interpreter (r4xx+).
  913. * Returns 0 on sucess, -ENOMEM on failure.
  914. * Called at driver startup.
  915. */
  916. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  917. {
  918. struct card_info *atom_card_info =
  919. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  920. int ret;
  921. if (!atom_card_info)
  922. return -ENOMEM;
  923. adev->mode_info.atom_card_info = atom_card_info;
  924. atom_card_info->dev = adev->ddev;
  925. atom_card_info->reg_read = cail_reg_read;
  926. atom_card_info->reg_write = cail_reg_write;
  927. /* needed for iio ops */
  928. if (adev->rio_mem) {
  929. atom_card_info->ioreg_read = cail_ioreg_read;
  930. atom_card_info->ioreg_write = cail_ioreg_write;
  931. } else {
  932. DRM_DEBUG("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  933. atom_card_info->ioreg_read = cail_reg_read;
  934. atom_card_info->ioreg_write = cail_reg_write;
  935. }
  936. atom_card_info->mc_read = cail_mc_read;
  937. atom_card_info->mc_write = cail_mc_write;
  938. atom_card_info->pll_read = cail_pll_read;
  939. atom_card_info->pll_write = cail_pll_write;
  940. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  941. if (!adev->mode_info.atom_context) {
  942. amdgpu_atombios_fini(adev);
  943. return -ENOMEM;
  944. }
  945. mutex_init(&adev->mode_info.atom_context->mutex);
  946. if (adev->is_atom_fw) {
  947. amdgpu_atomfirmware_scratch_regs_init(adev);
  948. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  949. } else {
  950. amdgpu_atombios_scratch_regs_init(adev);
  951. amdgpu_atombios_allocate_fb_scratch(adev);
  952. }
  953. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  954. if (ret) {
  955. DRM_ERROR("Failed to create device file for VBIOS version\n");
  956. return ret;
  957. }
  958. return 0;
  959. }
  960. /* if we get transitioned to only one device, take VGA back */
  961. /**
  962. * amdgpu_vga_set_decode - enable/disable vga decode
  963. *
  964. * @cookie: amdgpu_device pointer
  965. * @state: enable/disable vga decode
  966. *
  967. * Enable/disable vga decode (all asics).
  968. * Returns VGA resource flags.
  969. */
  970. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  971. {
  972. struct amdgpu_device *adev = cookie;
  973. amdgpu_asic_set_vga_state(adev, state);
  974. if (state)
  975. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  976. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  977. else
  978. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  979. }
  980. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  981. {
  982. /* defines number of bits in page table versus page directory,
  983. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  984. * page table and the remaining bits are in the page directory */
  985. if (amdgpu_vm_block_size == -1)
  986. return;
  987. if (amdgpu_vm_block_size < 9) {
  988. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  989. amdgpu_vm_block_size);
  990. goto def_value;
  991. }
  992. if (amdgpu_vm_block_size > 24 ||
  993. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  994. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  995. amdgpu_vm_block_size);
  996. goto def_value;
  997. }
  998. return;
  999. def_value:
  1000. amdgpu_vm_block_size = -1;
  1001. }
  1002. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  1003. {
  1004. /* no need to check the default value */
  1005. if (amdgpu_vm_size == -1)
  1006. return;
  1007. if (!is_power_of_2(amdgpu_vm_size)) {
  1008. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  1009. amdgpu_vm_size);
  1010. goto def_value;
  1011. }
  1012. if (amdgpu_vm_size < 1) {
  1013. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  1014. amdgpu_vm_size);
  1015. goto def_value;
  1016. }
  1017. /*
  1018. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  1019. */
  1020. if (amdgpu_vm_size > 1024) {
  1021. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  1022. amdgpu_vm_size);
  1023. goto def_value;
  1024. }
  1025. return;
  1026. def_value:
  1027. amdgpu_vm_size = -1;
  1028. }
  1029. /**
  1030. * amdgpu_check_arguments - validate module params
  1031. *
  1032. * @adev: amdgpu_device pointer
  1033. *
  1034. * Validates certain module parameters and updates
  1035. * the associated values used by the driver (all asics).
  1036. */
  1037. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  1038. {
  1039. if (amdgpu_sched_jobs < 4) {
  1040. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  1041. amdgpu_sched_jobs);
  1042. amdgpu_sched_jobs = 4;
  1043. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  1044. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  1045. amdgpu_sched_jobs);
  1046. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  1047. }
  1048. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  1049. /* gart size must be greater or equal to 32M */
  1050. dev_warn(adev->dev, "gart size (%d) too small\n",
  1051. amdgpu_gart_size);
  1052. amdgpu_gart_size = -1;
  1053. }
  1054. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  1055. /* gtt size must be greater or equal to 32M */
  1056. dev_warn(adev->dev, "gtt size (%d) too small\n",
  1057. amdgpu_gtt_size);
  1058. amdgpu_gtt_size = -1;
  1059. }
  1060. /* valid range is between 4 and 9 inclusive */
  1061. if (amdgpu_vm_fragment_size != -1 &&
  1062. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  1063. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  1064. amdgpu_vm_fragment_size = -1;
  1065. }
  1066. amdgpu_check_vm_size(adev);
  1067. amdgpu_check_block_size(adev);
  1068. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1069. !is_power_of_2(amdgpu_vram_page_split))) {
  1070. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1071. amdgpu_vram_page_split);
  1072. amdgpu_vram_page_split = 1024;
  1073. }
  1074. }
  1075. /**
  1076. * amdgpu_switcheroo_set_state - set switcheroo state
  1077. *
  1078. * @pdev: pci dev pointer
  1079. * @state: vga_switcheroo state
  1080. *
  1081. * Callback for the switcheroo driver. Suspends or resumes the
  1082. * the asics before or after it is powered up using ACPI methods.
  1083. */
  1084. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1085. {
  1086. struct drm_device *dev = pci_get_drvdata(pdev);
  1087. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1088. return;
  1089. if (state == VGA_SWITCHEROO_ON) {
  1090. pr_info("amdgpu: switched on\n");
  1091. /* don't suspend or resume card normally */
  1092. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1093. amdgpu_device_resume(dev, true, true);
  1094. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1095. drm_kms_helper_poll_enable(dev);
  1096. } else {
  1097. pr_info("amdgpu: switched off\n");
  1098. drm_kms_helper_poll_disable(dev);
  1099. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1100. amdgpu_device_suspend(dev, true, true);
  1101. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1102. }
  1103. }
  1104. /**
  1105. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1106. *
  1107. * @pdev: pci dev pointer
  1108. *
  1109. * Callback for the switcheroo driver. Check of the switcheroo
  1110. * state can be changed.
  1111. * Returns true if the state can be changed, false if not.
  1112. */
  1113. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1114. {
  1115. struct drm_device *dev = pci_get_drvdata(pdev);
  1116. /*
  1117. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1118. * locking inversion with the driver load path. And the access here is
  1119. * completely racy anyway. So don't bother with locking for now.
  1120. */
  1121. return dev->open_count == 0;
  1122. }
  1123. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1124. .set_gpu_state = amdgpu_switcheroo_set_state,
  1125. .reprobe = NULL,
  1126. .can_switch = amdgpu_switcheroo_can_switch,
  1127. };
  1128. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1129. enum amd_ip_block_type block_type,
  1130. enum amd_clockgating_state state)
  1131. {
  1132. int i, r = 0;
  1133. for (i = 0; i < adev->num_ip_blocks; i++) {
  1134. if (!adev->ip_blocks[i].status.valid)
  1135. continue;
  1136. if (adev->ip_blocks[i].version->type != block_type)
  1137. continue;
  1138. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1139. continue;
  1140. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1141. (void *)adev, state);
  1142. if (r)
  1143. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1144. adev->ip_blocks[i].version->funcs->name, r);
  1145. }
  1146. return r;
  1147. }
  1148. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1149. enum amd_ip_block_type block_type,
  1150. enum amd_powergating_state state)
  1151. {
  1152. int i, r = 0;
  1153. for (i = 0; i < adev->num_ip_blocks; i++) {
  1154. if (!adev->ip_blocks[i].status.valid)
  1155. continue;
  1156. if (adev->ip_blocks[i].version->type != block_type)
  1157. continue;
  1158. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1159. continue;
  1160. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1161. (void *)adev, state);
  1162. if (r)
  1163. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1164. adev->ip_blocks[i].version->funcs->name, r);
  1165. }
  1166. return r;
  1167. }
  1168. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1169. {
  1170. int i;
  1171. for (i = 0; i < adev->num_ip_blocks; i++) {
  1172. if (!adev->ip_blocks[i].status.valid)
  1173. continue;
  1174. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1175. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1176. }
  1177. }
  1178. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1179. enum amd_ip_block_type block_type)
  1180. {
  1181. int i, r;
  1182. for (i = 0; i < adev->num_ip_blocks; i++) {
  1183. if (!adev->ip_blocks[i].status.valid)
  1184. continue;
  1185. if (adev->ip_blocks[i].version->type == block_type) {
  1186. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1187. if (r)
  1188. return r;
  1189. break;
  1190. }
  1191. }
  1192. return 0;
  1193. }
  1194. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1195. enum amd_ip_block_type block_type)
  1196. {
  1197. int i;
  1198. for (i = 0; i < adev->num_ip_blocks; i++) {
  1199. if (!adev->ip_blocks[i].status.valid)
  1200. continue;
  1201. if (adev->ip_blocks[i].version->type == block_type)
  1202. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1203. }
  1204. return true;
  1205. }
  1206. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1207. enum amd_ip_block_type type)
  1208. {
  1209. int i;
  1210. for (i = 0; i < adev->num_ip_blocks; i++)
  1211. if (adev->ip_blocks[i].version->type == type)
  1212. return &adev->ip_blocks[i];
  1213. return NULL;
  1214. }
  1215. /**
  1216. * amdgpu_ip_block_version_cmp
  1217. *
  1218. * @adev: amdgpu_device pointer
  1219. * @type: enum amd_ip_block_type
  1220. * @major: major version
  1221. * @minor: minor version
  1222. *
  1223. * return 0 if equal or greater
  1224. * return 1 if smaller or the ip_block doesn't exist
  1225. */
  1226. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1227. enum amd_ip_block_type type,
  1228. u32 major, u32 minor)
  1229. {
  1230. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1231. if (ip_block && ((ip_block->version->major > major) ||
  1232. ((ip_block->version->major == major) &&
  1233. (ip_block->version->minor >= minor))))
  1234. return 0;
  1235. return 1;
  1236. }
  1237. /**
  1238. * amdgpu_ip_block_add
  1239. *
  1240. * @adev: amdgpu_device pointer
  1241. * @ip_block_version: pointer to the IP to add
  1242. *
  1243. * Adds the IP block driver information to the collection of IPs
  1244. * on the asic.
  1245. */
  1246. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1247. const struct amdgpu_ip_block_version *ip_block_version)
  1248. {
  1249. if (!ip_block_version)
  1250. return -EINVAL;
  1251. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1252. ip_block_version->funcs->name);
  1253. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1254. return 0;
  1255. }
  1256. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1257. {
  1258. adev->enable_virtual_display = false;
  1259. if (amdgpu_virtual_display) {
  1260. struct drm_device *ddev = adev->ddev;
  1261. const char *pci_address_name = pci_name(ddev->pdev);
  1262. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1263. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1264. pciaddstr_tmp = pciaddstr;
  1265. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1266. pciaddname = strsep(&pciaddname_tmp, ",");
  1267. if (!strcmp("all", pciaddname)
  1268. || !strcmp(pci_address_name, pciaddname)) {
  1269. long num_crtc;
  1270. int res = -1;
  1271. adev->enable_virtual_display = true;
  1272. if (pciaddname_tmp)
  1273. res = kstrtol(pciaddname_tmp, 10,
  1274. &num_crtc);
  1275. if (!res) {
  1276. if (num_crtc < 1)
  1277. num_crtc = 1;
  1278. if (num_crtc > 6)
  1279. num_crtc = 6;
  1280. adev->mode_info.num_crtc = num_crtc;
  1281. } else {
  1282. adev->mode_info.num_crtc = 1;
  1283. }
  1284. break;
  1285. }
  1286. }
  1287. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1288. amdgpu_virtual_display, pci_address_name,
  1289. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1290. kfree(pciaddstr);
  1291. }
  1292. }
  1293. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1294. {
  1295. const char *chip_name;
  1296. char fw_name[30];
  1297. int err;
  1298. const struct gpu_info_firmware_header_v1_0 *hdr;
  1299. adev->firmware.gpu_info_fw = NULL;
  1300. switch (adev->asic_type) {
  1301. case CHIP_TOPAZ:
  1302. case CHIP_TONGA:
  1303. case CHIP_FIJI:
  1304. case CHIP_POLARIS11:
  1305. case CHIP_POLARIS10:
  1306. case CHIP_POLARIS12:
  1307. case CHIP_CARRIZO:
  1308. case CHIP_STONEY:
  1309. #ifdef CONFIG_DRM_AMDGPU_SI
  1310. case CHIP_VERDE:
  1311. case CHIP_TAHITI:
  1312. case CHIP_PITCAIRN:
  1313. case CHIP_OLAND:
  1314. case CHIP_HAINAN:
  1315. #endif
  1316. #ifdef CONFIG_DRM_AMDGPU_CIK
  1317. case CHIP_BONAIRE:
  1318. case CHIP_HAWAII:
  1319. case CHIP_KAVERI:
  1320. case CHIP_KABINI:
  1321. case CHIP_MULLINS:
  1322. #endif
  1323. default:
  1324. return 0;
  1325. case CHIP_VEGA10:
  1326. chip_name = "vega10";
  1327. break;
  1328. case CHIP_RAVEN:
  1329. chip_name = "raven";
  1330. break;
  1331. }
  1332. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1333. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1334. if (err) {
  1335. dev_err(adev->dev,
  1336. "Failed to load gpu_info firmware \"%s\"\n",
  1337. fw_name);
  1338. goto out;
  1339. }
  1340. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1341. if (err) {
  1342. dev_err(adev->dev,
  1343. "Failed to validate gpu_info firmware \"%s\"\n",
  1344. fw_name);
  1345. goto out;
  1346. }
  1347. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1348. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1349. switch (hdr->version_major) {
  1350. case 1:
  1351. {
  1352. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1353. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1354. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1355. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1356. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1357. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1358. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1359. adev->gfx.config.max_texture_channel_caches =
  1360. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1361. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1362. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1363. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1364. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1365. adev->gfx.config.double_offchip_lds_buf =
  1366. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1367. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1368. adev->gfx.cu_info.max_waves_per_simd =
  1369. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1370. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1371. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1372. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1373. break;
  1374. }
  1375. default:
  1376. dev_err(adev->dev,
  1377. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1378. err = -EINVAL;
  1379. goto out;
  1380. }
  1381. out:
  1382. return err;
  1383. }
  1384. static int amdgpu_early_init(struct amdgpu_device *adev)
  1385. {
  1386. int i, r;
  1387. amdgpu_device_enable_virtual_display(adev);
  1388. switch (adev->asic_type) {
  1389. case CHIP_TOPAZ:
  1390. case CHIP_TONGA:
  1391. case CHIP_FIJI:
  1392. case CHIP_POLARIS11:
  1393. case CHIP_POLARIS10:
  1394. case CHIP_POLARIS12:
  1395. case CHIP_CARRIZO:
  1396. case CHIP_STONEY:
  1397. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1398. adev->family = AMDGPU_FAMILY_CZ;
  1399. else
  1400. adev->family = AMDGPU_FAMILY_VI;
  1401. r = vi_set_ip_blocks(adev);
  1402. if (r)
  1403. return r;
  1404. break;
  1405. #ifdef CONFIG_DRM_AMDGPU_SI
  1406. case CHIP_VERDE:
  1407. case CHIP_TAHITI:
  1408. case CHIP_PITCAIRN:
  1409. case CHIP_OLAND:
  1410. case CHIP_HAINAN:
  1411. adev->family = AMDGPU_FAMILY_SI;
  1412. r = si_set_ip_blocks(adev);
  1413. if (r)
  1414. return r;
  1415. break;
  1416. #endif
  1417. #ifdef CONFIG_DRM_AMDGPU_CIK
  1418. case CHIP_BONAIRE:
  1419. case CHIP_HAWAII:
  1420. case CHIP_KAVERI:
  1421. case CHIP_KABINI:
  1422. case CHIP_MULLINS:
  1423. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1424. adev->family = AMDGPU_FAMILY_CI;
  1425. else
  1426. adev->family = AMDGPU_FAMILY_KV;
  1427. r = cik_set_ip_blocks(adev);
  1428. if (r)
  1429. return r;
  1430. break;
  1431. #endif
  1432. case CHIP_VEGA10:
  1433. case CHIP_RAVEN:
  1434. if (adev->asic_type == CHIP_RAVEN)
  1435. adev->family = AMDGPU_FAMILY_RV;
  1436. else
  1437. adev->family = AMDGPU_FAMILY_AI;
  1438. r = soc15_set_ip_blocks(adev);
  1439. if (r)
  1440. return r;
  1441. break;
  1442. default:
  1443. /* FIXME: not supported yet */
  1444. return -EINVAL;
  1445. }
  1446. r = amdgpu_device_parse_gpu_info_fw(adev);
  1447. if (r)
  1448. return r;
  1449. if (amdgpu_sriov_vf(adev)) {
  1450. r = amdgpu_virt_request_full_gpu(adev, true);
  1451. if (r)
  1452. return r;
  1453. }
  1454. for (i = 0; i < adev->num_ip_blocks; i++) {
  1455. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1456. DRM_ERROR("disabled ip block: %d <%s>\n",
  1457. i, adev->ip_blocks[i].version->funcs->name);
  1458. adev->ip_blocks[i].status.valid = false;
  1459. } else {
  1460. if (adev->ip_blocks[i].version->funcs->early_init) {
  1461. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1462. if (r == -ENOENT) {
  1463. adev->ip_blocks[i].status.valid = false;
  1464. } else if (r) {
  1465. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1466. adev->ip_blocks[i].version->funcs->name, r);
  1467. return r;
  1468. } else {
  1469. adev->ip_blocks[i].status.valid = true;
  1470. }
  1471. } else {
  1472. adev->ip_blocks[i].status.valid = true;
  1473. }
  1474. }
  1475. }
  1476. adev->cg_flags &= amdgpu_cg_mask;
  1477. adev->pg_flags &= amdgpu_pg_mask;
  1478. return 0;
  1479. }
  1480. static int amdgpu_init(struct amdgpu_device *adev)
  1481. {
  1482. int i, r;
  1483. for (i = 0; i < adev->num_ip_blocks; i++) {
  1484. if (!adev->ip_blocks[i].status.valid)
  1485. continue;
  1486. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1487. if (r) {
  1488. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1489. adev->ip_blocks[i].version->funcs->name, r);
  1490. return r;
  1491. }
  1492. adev->ip_blocks[i].status.sw = true;
  1493. /* need to do gmc hw init early so we can allocate gpu mem */
  1494. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1495. r = amdgpu_vram_scratch_init(adev);
  1496. if (r) {
  1497. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1498. return r;
  1499. }
  1500. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1501. if (r) {
  1502. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1503. return r;
  1504. }
  1505. r = amdgpu_wb_init(adev);
  1506. if (r) {
  1507. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1508. return r;
  1509. }
  1510. adev->ip_blocks[i].status.hw = true;
  1511. /* right after GMC hw init, we create CSA */
  1512. if (amdgpu_sriov_vf(adev)) {
  1513. r = amdgpu_allocate_static_csa(adev);
  1514. if (r) {
  1515. DRM_ERROR("allocate CSA failed %d\n", r);
  1516. return r;
  1517. }
  1518. }
  1519. }
  1520. }
  1521. for (i = 0; i < adev->num_ip_blocks; i++) {
  1522. if (!adev->ip_blocks[i].status.sw)
  1523. continue;
  1524. /* gmc hw init is done early */
  1525. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1526. continue;
  1527. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1528. if (r) {
  1529. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1530. adev->ip_blocks[i].version->funcs->name, r);
  1531. return r;
  1532. }
  1533. adev->ip_blocks[i].status.hw = true;
  1534. }
  1535. return 0;
  1536. }
  1537. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1538. {
  1539. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1540. }
  1541. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1542. {
  1543. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1544. AMDGPU_RESET_MAGIC_NUM);
  1545. }
  1546. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1547. {
  1548. int i = 0, r;
  1549. for (i = 0; i < adev->num_ip_blocks; i++) {
  1550. if (!adev->ip_blocks[i].status.valid)
  1551. continue;
  1552. /* skip CG for VCE/UVD, it's handled specially */
  1553. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1554. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1555. /* enable clockgating to save power */
  1556. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1557. AMD_CG_STATE_GATE);
  1558. if (r) {
  1559. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1560. adev->ip_blocks[i].version->funcs->name, r);
  1561. return r;
  1562. }
  1563. }
  1564. }
  1565. return 0;
  1566. }
  1567. static int amdgpu_late_init(struct amdgpu_device *adev)
  1568. {
  1569. int i = 0, r;
  1570. for (i = 0; i < adev->num_ip_blocks; i++) {
  1571. if (!adev->ip_blocks[i].status.valid)
  1572. continue;
  1573. if (adev->ip_blocks[i].version->funcs->late_init) {
  1574. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1575. if (r) {
  1576. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1577. adev->ip_blocks[i].version->funcs->name, r);
  1578. return r;
  1579. }
  1580. adev->ip_blocks[i].status.late_initialized = true;
  1581. }
  1582. }
  1583. mod_delayed_work(system_wq, &adev->late_init_work,
  1584. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1585. amdgpu_fill_reset_magic(adev);
  1586. return 0;
  1587. }
  1588. static int amdgpu_fini(struct amdgpu_device *adev)
  1589. {
  1590. int i, r;
  1591. /* need to disable SMC first */
  1592. for (i = 0; i < adev->num_ip_blocks; i++) {
  1593. if (!adev->ip_blocks[i].status.hw)
  1594. continue;
  1595. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1596. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1597. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1598. AMD_CG_STATE_UNGATE);
  1599. if (r) {
  1600. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1601. adev->ip_blocks[i].version->funcs->name, r);
  1602. return r;
  1603. }
  1604. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1605. /* XXX handle errors */
  1606. if (r) {
  1607. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1608. adev->ip_blocks[i].version->funcs->name, r);
  1609. }
  1610. adev->ip_blocks[i].status.hw = false;
  1611. break;
  1612. }
  1613. }
  1614. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1615. if (!adev->ip_blocks[i].status.hw)
  1616. continue;
  1617. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1618. amdgpu_wb_fini(adev);
  1619. amdgpu_vram_scratch_fini(adev);
  1620. }
  1621. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1622. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1623. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1624. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1625. AMD_CG_STATE_UNGATE);
  1626. if (r) {
  1627. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1628. adev->ip_blocks[i].version->funcs->name, r);
  1629. return r;
  1630. }
  1631. }
  1632. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1633. /* XXX handle errors */
  1634. if (r) {
  1635. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1636. adev->ip_blocks[i].version->funcs->name, r);
  1637. }
  1638. adev->ip_blocks[i].status.hw = false;
  1639. }
  1640. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1641. if (!adev->ip_blocks[i].status.sw)
  1642. continue;
  1643. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1644. /* XXX handle errors */
  1645. if (r) {
  1646. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1647. adev->ip_blocks[i].version->funcs->name, r);
  1648. }
  1649. adev->ip_blocks[i].status.sw = false;
  1650. adev->ip_blocks[i].status.valid = false;
  1651. }
  1652. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1653. if (!adev->ip_blocks[i].status.late_initialized)
  1654. continue;
  1655. if (adev->ip_blocks[i].version->funcs->late_fini)
  1656. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1657. adev->ip_blocks[i].status.late_initialized = false;
  1658. }
  1659. if (amdgpu_sriov_vf(adev))
  1660. amdgpu_virt_release_full_gpu(adev, false);
  1661. return 0;
  1662. }
  1663. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1664. {
  1665. struct amdgpu_device *adev =
  1666. container_of(work, struct amdgpu_device, late_init_work.work);
  1667. amdgpu_late_set_cg_state(adev);
  1668. }
  1669. int amdgpu_suspend(struct amdgpu_device *adev)
  1670. {
  1671. int i, r;
  1672. if (amdgpu_sriov_vf(adev))
  1673. amdgpu_virt_request_full_gpu(adev, false);
  1674. /* ungate SMC block first */
  1675. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1676. AMD_CG_STATE_UNGATE);
  1677. if (r) {
  1678. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1679. }
  1680. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1681. if (!adev->ip_blocks[i].status.valid)
  1682. continue;
  1683. /* ungate blocks so that suspend can properly shut them down */
  1684. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1685. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1686. AMD_CG_STATE_UNGATE);
  1687. if (r) {
  1688. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1689. adev->ip_blocks[i].version->funcs->name, r);
  1690. }
  1691. }
  1692. /* XXX handle errors */
  1693. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1694. /* XXX handle errors */
  1695. if (r) {
  1696. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1697. adev->ip_blocks[i].version->funcs->name, r);
  1698. }
  1699. }
  1700. if (amdgpu_sriov_vf(adev))
  1701. amdgpu_virt_release_full_gpu(adev, false);
  1702. return 0;
  1703. }
  1704. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1705. {
  1706. int i, r;
  1707. static enum amd_ip_block_type ip_order[] = {
  1708. AMD_IP_BLOCK_TYPE_GMC,
  1709. AMD_IP_BLOCK_TYPE_COMMON,
  1710. AMD_IP_BLOCK_TYPE_IH,
  1711. };
  1712. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1713. int j;
  1714. struct amdgpu_ip_block *block;
  1715. for (j = 0; j < adev->num_ip_blocks; j++) {
  1716. block = &adev->ip_blocks[j];
  1717. if (block->version->type != ip_order[i] ||
  1718. !block->status.valid)
  1719. continue;
  1720. r = block->version->funcs->hw_init(adev);
  1721. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1722. }
  1723. }
  1724. return 0;
  1725. }
  1726. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1727. {
  1728. int i, r;
  1729. static enum amd_ip_block_type ip_order[] = {
  1730. AMD_IP_BLOCK_TYPE_SMC,
  1731. AMD_IP_BLOCK_TYPE_PSP,
  1732. AMD_IP_BLOCK_TYPE_DCE,
  1733. AMD_IP_BLOCK_TYPE_GFX,
  1734. AMD_IP_BLOCK_TYPE_SDMA,
  1735. AMD_IP_BLOCK_TYPE_UVD,
  1736. AMD_IP_BLOCK_TYPE_VCE
  1737. };
  1738. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1739. int j;
  1740. struct amdgpu_ip_block *block;
  1741. for (j = 0; j < adev->num_ip_blocks; j++) {
  1742. block = &adev->ip_blocks[j];
  1743. if (block->version->type != ip_order[i] ||
  1744. !block->status.valid)
  1745. continue;
  1746. r = block->version->funcs->hw_init(adev);
  1747. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1748. }
  1749. }
  1750. return 0;
  1751. }
  1752. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1753. {
  1754. int i, r;
  1755. for (i = 0; i < adev->num_ip_blocks; i++) {
  1756. if (!adev->ip_blocks[i].status.valid)
  1757. continue;
  1758. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1759. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1760. adev->ip_blocks[i].version->type ==
  1761. AMD_IP_BLOCK_TYPE_IH) {
  1762. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1763. if (r) {
  1764. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1765. adev->ip_blocks[i].version->funcs->name, r);
  1766. return r;
  1767. }
  1768. }
  1769. }
  1770. return 0;
  1771. }
  1772. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1773. {
  1774. int i, r;
  1775. for (i = 0; i < adev->num_ip_blocks; i++) {
  1776. if (!adev->ip_blocks[i].status.valid)
  1777. continue;
  1778. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1779. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1780. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1781. continue;
  1782. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1783. if (r) {
  1784. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1785. adev->ip_blocks[i].version->funcs->name, r);
  1786. return r;
  1787. }
  1788. }
  1789. return 0;
  1790. }
  1791. static int amdgpu_resume(struct amdgpu_device *adev)
  1792. {
  1793. int r;
  1794. r = amdgpu_resume_phase1(adev);
  1795. if (r)
  1796. return r;
  1797. r = amdgpu_resume_phase2(adev);
  1798. return r;
  1799. }
  1800. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1801. {
  1802. if (amdgpu_sriov_vf(adev)) {
  1803. if (adev->is_atom_fw) {
  1804. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1805. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1806. } else {
  1807. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1808. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1809. }
  1810. if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
  1811. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1812. }
  1813. }
  1814. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
  1815. {
  1816. switch (asic_type) {
  1817. #if defined(CONFIG_DRM_AMD_DC)
  1818. case CHIP_BONAIRE:
  1819. case CHIP_HAWAII:
  1820. case CHIP_KAVERI:
  1821. case CHIP_CARRIZO:
  1822. case CHIP_STONEY:
  1823. case CHIP_POLARIS11:
  1824. case CHIP_POLARIS10:
  1825. case CHIP_POLARIS12:
  1826. case CHIP_TONGA:
  1827. case CHIP_FIJI:
  1828. #if defined(CONFIG_DRM_AMD_DC_PRE_VEGA)
  1829. return amdgpu_dc != 0;
  1830. #endif
  1831. case CHIP_KABINI:
  1832. case CHIP_MULLINS:
  1833. return amdgpu_dc > 0;
  1834. case CHIP_VEGA10:
  1835. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1836. case CHIP_RAVEN:
  1837. #endif
  1838. return amdgpu_dc != 0;
  1839. #endif
  1840. default:
  1841. return false;
  1842. }
  1843. }
  1844. /**
  1845. * amdgpu_device_has_dc_support - check if dc is supported
  1846. *
  1847. * @adev: amdgpu_device_pointer
  1848. *
  1849. * Returns true for supported, false for not supported
  1850. */
  1851. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
  1852. {
  1853. if (amdgpu_sriov_vf(adev))
  1854. return false;
  1855. return amdgpu_device_asic_has_dc_support(adev->asic_type);
  1856. }
  1857. /**
  1858. * amdgpu_device_init - initialize the driver
  1859. *
  1860. * @adev: amdgpu_device pointer
  1861. * @pdev: drm dev pointer
  1862. * @pdev: pci dev pointer
  1863. * @flags: driver flags
  1864. *
  1865. * Initializes the driver info and hw (all asics).
  1866. * Returns 0 for success or an error on failure.
  1867. * Called at driver startup.
  1868. */
  1869. int amdgpu_device_init(struct amdgpu_device *adev,
  1870. struct drm_device *ddev,
  1871. struct pci_dev *pdev,
  1872. uint32_t flags)
  1873. {
  1874. int r, i;
  1875. bool runtime = false;
  1876. u32 max_MBps;
  1877. adev->shutdown = false;
  1878. adev->dev = &pdev->dev;
  1879. adev->ddev = ddev;
  1880. adev->pdev = pdev;
  1881. adev->flags = flags;
  1882. adev->asic_type = flags & AMD_ASIC_MASK;
  1883. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1884. adev->mc.gart_size = 512 * 1024 * 1024;
  1885. adev->accel_working = false;
  1886. adev->num_rings = 0;
  1887. adev->mman.buffer_funcs = NULL;
  1888. adev->mman.buffer_funcs_ring = NULL;
  1889. adev->vm_manager.vm_pte_funcs = NULL;
  1890. adev->vm_manager.vm_pte_num_rings = 0;
  1891. adev->gart.gart_funcs = NULL;
  1892. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1893. bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1894. adev->smc_rreg = &amdgpu_invalid_rreg;
  1895. adev->smc_wreg = &amdgpu_invalid_wreg;
  1896. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1897. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1898. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1899. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1900. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1901. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1902. adev->didt_rreg = &amdgpu_invalid_rreg;
  1903. adev->didt_wreg = &amdgpu_invalid_wreg;
  1904. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1905. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1906. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1907. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1908. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1909. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1910. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1911. /* mutex initialization are all done here so we
  1912. * can recall function without having locking issues */
  1913. atomic_set(&adev->irq.ih.lock, 0);
  1914. mutex_init(&adev->firmware.mutex);
  1915. mutex_init(&adev->pm.mutex);
  1916. mutex_init(&adev->gfx.gpu_clock_mutex);
  1917. mutex_init(&adev->srbm_mutex);
  1918. mutex_init(&adev->gfx.pipe_reserve_mutex);
  1919. mutex_init(&adev->grbm_idx_mutex);
  1920. mutex_init(&adev->mn_lock);
  1921. mutex_init(&adev->virt.vf_errors.lock);
  1922. hash_init(adev->mn_hash);
  1923. amdgpu_check_arguments(adev);
  1924. spin_lock_init(&adev->mmio_idx_lock);
  1925. spin_lock_init(&adev->smc_idx_lock);
  1926. spin_lock_init(&adev->pcie_idx_lock);
  1927. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1928. spin_lock_init(&adev->didt_idx_lock);
  1929. spin_lock_init(&adev->gc_cac_idx_lock);
  1930. spin_lock_init(&adev->se_cac_idx_lock);
  1931. spin_lock_init(&adev->audio_endpt_idx_lock);
  1932. spin_lock_init(&adev->mm_stats.lock);
  1933. INIT_LIST_HEAD(&adev->shadow_list);
  1934. mutex_init(&adev->shadow_list_lock);
  1935. INIT_LIST_HEAD(&adev->gtt_list);
  1936. spin_lock_init(&adev->gtt_list_lock);
  1937. INIT_LIST_HEAD(&adev->ring_lru_list);
  1938. spin_lock_init(&adev->ring_lru_list_lock);
  1939. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1940. /* Registers mapping */
  1941. /* TODO: block userspace mapping of io register */
  1942. if (adev->asic_type >= CHIP_BONAIRE) {
  1943. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1944. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1945. } else {
  1946. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1947. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1948. }
  1949. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1950. if (adev->rmmio == NULL) {
  1951. return -ENOMEM;
  1952. }
  1953. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1954. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1955. /* doorbell bar mapping */
  1956. amdgpu_doorbell_init(adev);
  1957. /* io port mapping */
  1958. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1959. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1960. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1961. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1962. break;
  1963. }
  1964. }
  1965. if (adev->rio_mem == NULL)
  1966. DRM_INFO("PCI I/O BAR is not found.\n");
  1967. /* early init functions */
  1968. r = amdgpu_early_init(adev);
  1969. if (r)
  1970. return r;
  1971. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1972. /* this will fail for cards that aren't VGA class devices, just
  1973. * ignore it */
  1974. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1975. if (amdgpu_runtime_pm == 1)
  1976. runtime = true;
  1977. if (amdgpu_device_is_px(ddev))
  1978. runtime = true;
  1979. if (!pci_is_thunderbolt_attached(adev->pdev))
  1980. vga_switcheroo_register_client(adev->pdev,
  1981. &amdgpu_switcheroo_ops, runtime);
  1982. if (runtime)
  1983. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1984. /* Read BIOS */
  1985. if (!amdgpu_get_bios(adev)) {
  1986. r = -EINVAL;
  1987. goto failed;
  1988. }
  1989. r = amdgpu_atombios_init(adev);
  1990. if (r) {
  1991. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1992. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1993. goto failed;
  1994. }
  1995. /* detect if we are with an SRIOV vbios */
  1996. amdgpu_device_detect_sriov_bios(adev);
  1997. /* Post card if necessary */
  1998. if (amdgpu_need_post(adev)) {
  1999. if (!adev->bios) {
  2000. dev_err(adev->dev, "no vBIOS found\n");
  2001. r = -EINVAL;
  2002. goto failed;
  2003. }
  2004. DRM_INFO("GPU posting now...\n");
  2005. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2006. if (r) {
  2007. dev_err(adev->dev, "gpu post error!\n");
  2008. goto failed;
  2009. }
  2010. }
  2011. if (adev->is_atom_fw) {
  2012. /* Initialize clocks */
  2013. r = amdgpu_atomfirmware_get_clock_info(adev);
  2014. if (r) {
  2015. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  2016. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  2017. goto failed;
  2018. }
  2019. } else {
  2020. /* Initialize clocks */
  2021. r = amdgpu_atombios_get_clock_info(adev);
  2022. if (r) {
  2023. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  2024. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  2025. goto failed;
  2026. }
  2027. /* init i2c buses */
  2028. if (!amdgpu_device_has_dc_support(adev))
  2029. amdgpu_atombios_i2c_init(adev);
  2030. }
  2031. /* Fence driver */
  2032. r = amdgpu_fence_driver_init(adev);
  2033. if (r) {
  2034. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  2035. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  2036. goto failed;
  2037. }
  2038. /* init the mode config */
  2039. drm_mode_config_init(adev->ddev);
  2040. r = amdgpu_init(adev);
  2041. if (r) {
  2042. /* failed in exclusive mode due to timeout */
  2043. if (amdgpu_sriov_vf(adev) &&
  2044. !amdgpu_sriov_runtime(adev) &&
  2045. amdgpu_virt_mmio_blocked(adev) &&
  2046. !amdgpu_virt_wait_reset(adev)) {
  2047. dev_err(adev->dev, "VF exclusive mode timeout\n");
  2048. r = -EAGAIN;
  2049. goto failed;
  2050. }
  2051. dev_err(adev->dev, "amdgpu_init failed\n");
  2052. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  2053. amdgpu_fini(adev);
  2054. goto failed;
  2055. }
  2056. adev->accel_working = true;
  2057. amdgpu_vm_check_compute_bug(adev);
  2058. /* Initialize the buffer migration limit. */
  2059. if (amdgpu_moverate >= 0)
  2060. max_MBps = amdgpu_moverate;
  2061. else
  2062. max_MBps = 8; /* Allow 8 MB/s. */
  2063. /* Get a log2 for easy divisions. */
  2064. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  2065. r = amdgpu_ib_pool_init(adev);
  2066. if (r) {
  2067. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  2068. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  2069. goto failed;
  2070. }
  2071. r = amdgpu_ib_ring_tests(adev);
  2072. if (r)
  2073. DRM_ERROR("ib ring test failed (%d).\n", r);
  2074. if (amdgpu_sriov_vf(adev))
  2075. amdgpu_virt_init_data_exchange(adev);
  2076. amdgpu_fbdev_init(adev);
  2077. r = amdgpu_pm_sysfs_init(adev);
  2078. if (r)
  2079. DRM_ERROR("registering pm debugfs failed (%d).\n", r);
  2080. r = amdgpu_gem_debugfs_init(adev);
  2081. if (r)
  2082. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2083. r = amdgpu_debugfs_regs_init(adev);
  2084. if (r)
  2085. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2086. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2087. if (r)
  2088. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2089. r = amdgpu_debugfs_firmware_init(adev);
  2090. if (r)
  2091. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2092. r = amdgpu_debugfs_vbios_dump_init(adev);
  2093. if (r)
  2094. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  2095. if ((amdgpu_testing & 1)) {
  2096. if (adev->accel_working)
  2097. amdgpu_test_moves(adev);
  2098. else
  2099. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2100. }
  2101. if (amdgpu_benchmarking) {
  2102. if (adev->accel_working)
  2103. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2104. else
  2105. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2106. }
  2107. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2108. * explicit gating rather than handling it automatically.
  2109. */
  2110. r = amdgpu_late_init(adev);
  2111. if (r) {
  2112. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2113. amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2114. goto failed;
  2115. }
  2116. return 0;
  2117. failed:
  2118. amdgpu_vf_error_trans_all(adev);
  2119. if (runtime)
  2120. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2121. return r;
  2122. }
  2123. /**
  2124. * amdgpu_device_fini - tear down the driver
  2125. *
  2126. * @adev: amdgpu_device pointer
  2127. *
  2128. * Tear down the driver info (all asics).
  2129. * Called at driver shutdown.
  2130. */
  2131. void amdgpu_device_fini(struct amdgpu_device *adev)
  2132. {
  2133. int r;
  2134. DRM_INFO("amdgpu: finishing device.\n");
  2135. adev->shutdown = true;
  2136. if (adev->mode_info.mode_config_initialized)
  2137. drm_crtc_force_disable_all(adev->ddev);
  2138. /* evict vram memory */
  2139. amdgpu_bo_evict_vram(adev);
  2140. amdgpu_ib_pool_fini(adev);
  2141. amdgpu_fw_reserve_vram_fini(adev);
  2142. amdgpu_fence_driver_fini(adev);
  2143. amdgpu_fbdev_fini(adev);
  2144. r = amdgpu_fini(adev);
  2145. if (adev->firmware.gpu_info_fw) {
  2146. release_firmware(adev->firmware.gpu_info_fw);
  2147. adev->firmware.gpu_info_fw = NULL;
  2148. }
  2149. adev->accel_working = false;
  2150. cancel_delayed_work_sync(&adev->late_init_work);
  2151. /* free i2c buses */
  2152. if (!amdgpu_device_has_dc_support(adev))
  2153. amdgpu_i2c_fini(adev);
  2154. amdgpu_atombios_fini(adev);
  2155. kfree(adev->bios);
  2156. adev->bios = NULL;
  2157. if (!pci_is_thunderbolt_attached(adev->pdev))
  2158. vga_switcheroo_unregister_client(adev->pdev);
  2159. if (adev->flags & AMD_IS_PX)
  2160. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2161. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2162. if (adev->rio_mem)
  2163. pci_iounmap(adev->pdev, adev->rio_mem);
  2164. adev->rio_mem = NULL;
  2165. iounmap(adev->rmmio);
  2166. adev->rmmio = NULL;
  2167. amdgpu_doorbell_fini(adev);
  2168. amdgpu_pm_sysfs_fini(adev);
  2169. amdgpu_debugfs_regs_cleanup(adev);
  2170. }
  2171. /*
  2172. * Suspend & resume.
  2173. */
  2174. /**
  2175. * amdgpu_device_suspend - initiate device suspend
  2176. *
  2177. * @pdev: drm dev pointer
  2178. * @state: suspend state
  2179. *
  2180. * Puts the hw in the suspend state (all asics).
  2181. * Returns 0 for success or an error on failure.
  2182. * Called at driver suspend.
  2183. */
  2184. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2185. {
  2186. struct amdgpu_device *adev;
  2187. struct drm_crtc *crtc;
  2188. struct drm_connector *connector;
  2189. int r;
  2190. if (dev == NULL || dev->dev_private == NULL) {
  2191. return -ENODEV;
  2192. }
  2193. adev = dev->dev_private;
  2194. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2195. return 0;
  2196. drm_kms_helper_poll_disable(dev);
  2197. if (!amdgpu_device_has_dc_support(adev)) {
  2198. /* turn off display hw */
  2199. drm_modeset_lock_all(dev);
  2200. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2201. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2202. }
  2203. drm_modeset_unlock_all(dev);
  2204. }
  2205. amdgpu_amdkfd_suspend(adev);
  2206. /* unpin the front buffers and cursors */
  2207. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2208. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2209. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2210. struct amdgpu_bo *robj;
  2211. if (amdgpu_crtc->cursor_bo) {
  2212. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2213. r = amdgpu_bo_reserve(aobj, true);
  2214. if (r == 0) {
  2215. amdgpu_bo_unpin(aobj);
  2216. amdgpu_bo_unreserve(aobj);
  2217. }
  2218. }
  2219. if (rfb == NULL || rfb->obj == NULL) {
  2220. continue;
  2221. }
  2222. robj = gem_to_amdgpu_bo(rfb->obj);
  2223. /* don't unpin kernel fb objects */
  2224. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2225. r = amdgpu_bo_reserve(robj, true);
  2226. if (r == 0) {
  2227. amdgpu_bo_unpin(robj);
  2228. amdgpu_bo_unreserve(robj);
  2229. }
  2230. }
  2231. }
  2232. /* evict vram memory */
  2233. amdgpu_bo_evict_vram(adev);
  2234. amdgpu_fence_driver_suspend(adev);
  2235. r = amdgpu_suspend(adev);
  2236. /* evict remaining vram memory
  2237. * This second call to evict vram is to evict the gart page table
  2238. * using the CPU.
  2239. */
  2240. amdgpu_bo_evict_vram(adev);
  2241. amdgpu_atombios_scratch_regs_save(adev);
  2242. pci_save_state(dev->pdev);
  2243. if (suspend) {
  2244. /* Shut down the device */
  2245. pci_disable_device(dev->pdev);
  2246. pci_set_power_state(dev->pdev, PCI_D3hot);
  2247. } else {
  2248. r = amdgpu_asic_reset(adev);
  2249. if (r)
  2250. DRM_ERROR("amdgpu asic reset failed\n");
  2251. }
  2252. if (fbcon) {
  2253. console_lock();
  2254. amdgpu_fbdev_set_suspend(adev, 1);
  2255. console_unlock();
  2256. }
  2257. return 0;
  2258. }
  2259. /**
  2260. * amdgpu_device_resume - initiate device resume
  2261. *
  2262. * @pdev: drm dev pointer
  2263. *
  2264. * Bring the hw back to operating state (all asics).
  2265. * Returns 0 for success or an error on failure.
  2266. * Called at driver resume.
  2267. */
  2268. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2269. {
  2270. struct drm_connector *connector;
  2271. struct amdgpu_device *adev = dev->dev_private;
  2272. struct drm_crtc *crtc;
  2273. int r = 0;
  2274. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2275. return 0;
  2276. if (fbcon)
  2277. console_lock();
  2278. if (resume) {
  2279. pci_set_power_state(dev->pdev, PCI_D0);
  2280. pci_restore_state(dev->pdev);
  2281. r = pci_enable_device(dev->pdev);
  2282. if (r)
  2283. goto unlock;
  2284. }
  2285. amdgpu_atombios_scratch_regs_restore(adev);
  2286. /* post card */
  2287. if (amdgpu_need_post(adev)) {
  2288. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2289. if (r)
  2290. DRM_ERROR("amdgpu asic init failed\n");
  2291. }
  2292. r = amdgpu_resume(adev);
  2293. if (r) {
  2294. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2295. goto unlock;
  2296. }
  2297. amdgpu_fence_driver_resume(adev);
  2298. if (resume) {
  2299. r = amdgpu_ib_ring_tests(adev);
  2300. if (r)
  2301. DRM_ERROR("ib ring test failed (%d).\n", r);
  2302. }
  2303. r = amdgpu_late_init(adev);
  2304. if (r)
  2305. goto unlock;
  2306. /* pin cursors */
  2307. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2308. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2309. if (amdgpu_crtc->cursor_bo) {
  2310. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2311. r = amdgpu_bo_reserve(aobj, true);
  2312. if (r == 0) {
  2313. r = amdgpu_bo_pin(aobj,
  2314. AMDGPU_GEM_DOMAIN_VRAM,
  2315. &amdgpu_crtc->cursor_addr);
  2316. if (r != 0)
  2317. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2318. amdgpu_bo_unreserve(aobj);
  2319. }
  2320. }
  2321. }
  2322. r = amdgpu_amdkfd_resume(adev);
  2323. if (r)
  2324. return r;
  2325. /* blat the mode back in */
  2326. if (fbcon) {
  2327. if (!amdgpu_device_has_dc_support(adev)) {
  2328. /* pre DCE11 */
  2329. drm_helper_resume_force_mode(dev);
  2330. /* turn on display hw */
  2331. drm_modeset_lock_all(dev);
  2332. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2333. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2334. }
  2335. drm_modeset_unlock_all(dev);
  2336. } else {
  2337. /*
  2338. * There is no equivalent atomic helper to turn on
  2339. * display, so we defined our own function for this,
  2340. * once suspend resume is supported by the atomic
  2341. * framework this will be reworked
  2342. */
  2343. amdgpu_dm_display_resume(adev);
  2344. }
  2345. }
  2346. drm_kms_helper_poll_enable(dev);
  2347. /*
  2348. * Most of the connector probing functions try to acquire runtime pm
  2349. * refs to ensure that the GPU is powered on when connector polling is
  2350. * performed. Since we're calling this from a runtime PM callback,
  2351. * trying to acquire rpm refs will cause us to deadlock.
  2352. *
  2353. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2354. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2355. */
  2356. #ifdef CONFIG_PM
  2357. dev->dev->power.disable_depth++;
  2358. #endif
  2359. if (!amdgpu_device_has_dc_support(adev))
  2360. drm_helper_hpd_irq_event(dev);
  2361. else
  2362. drm_kms_helper_hotplug_event(dev);
  2363. #ifdef CONFIG_PM
  2364. dev->dev->power.disable_depth--;
  2365. #endif
  2366. if (fbcon)
  2367. amdgpu_fbdev_set_suspend(adev, 0);
  2368. unlock:
  2369. if (fbcon)
  2370. console_unlock();
  2371. return r;
  2372. }
  2373. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2374. {
  2375. int i;
  2376. bool asic_hang = false;
  2377. if (amdgpu_sriov_vf(adev))
  2378. return true;
  2379. for (i = 0; i < adev->num_ip_blocks; i++) {
  2380. if (!adev->ip_blocks[i].status.valid)
  2381. continue;
  2382. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2383. adev->ip_blocks[i].status.hang =
  2384. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2385. if (adev->ip_blocks[i].status.hang) {
  2386. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2387. asic_hang = true;
  2388. }
  2389. }
  2390. return asic_hang;
  2391. }
  2392. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2393. {
  2394. int i, r = 0;
  2395. for (i = 0; i < adev->num_ip_blocks; i++) {
  2396. if (!adev->ip_blocks[i].status.valid)
  2397. continue;
  2398. if (adev->ip_blocks[i].status.hang &&
  2399. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2400. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2401. if (r)
  2402. return r;
  2403. }
  2404. }
  2405. return 0;
  2406. }
  2407. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2408. {
  2409. int i;
  2410. for (i = 0; i < adev->num_ip_blocks; i++) {
  2411. if (!adev->ip_blocks[i].status.valid)
  2412. continue;
  2413. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2414. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2415. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2416. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2417. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2418. if (adev->ip_blocks[i].status.hang) {
  2419. DRM_INFO("Some block need full reset!\n");
  2420. return true;
  2421. }
  2422. }
  2423. }
  2424. return false;
  2425. }
  2426. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2427. {
  2428. int i, r = 0;
  2429. for (i = 0; i < adev->num_ip_blocks; i++) {
  2430. if (!adev->ip_blocks[i].status.valid)
  2431. continue;
  2432. if (adev->ip_blocks[i].status.hang &&
  2433. adev->ip_blocks[i].version->funcs->soft_reset) {
  2434. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2435. if (r)
  2436. return r;
  2437. }
  2438. }
  2439. return 0;
  2440. }
  2441. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2442. {
  2443. int i, r = 0;
  2444. for (i = 0; i < adev->num_ip_blocks; i++) {
  2445. if (!adev->ip_blocks[i].status.valid)
  2446. continue;
  2447. if (adev->ip_blocks[i].status.hang &&
  2448. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2449. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2450. if (r)
  2451. return r;
  2452. }
  2453. return 0;
  2454. }
  2455. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2456. {
  2457. if (adev->flags & AMD_IS_APU)
  2458. return false;
  2459. return amdgpu_lockup_timeout > 0 ? true : false;
  2460. }
  2461. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2462. struct amdgpu_ring *ring,
  2463. struct amdgpu_bo *bo,
  2464. struct dma_fence **fence)
  2465. {
  2466. uint32_t domain;
  2467. int r;
  2468. if (!bo->shadow)
  2469. return 0;
  2470. r = amdgpu_bo_reserve(bo, true);
  2471. if (r)
  2472. return r;
  2473. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2474. /* if bo has been evicted, then no need to recover */
  2475. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2476. r = amdgpu_bo_validate(bo->shadow);
  2477. if (r) {
  2478. DRM_ERROR("bo validate failed!\n");
  2479. goto err;
  2480. }
  2481. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2482. NULL, fence, true);
  2483. if (r) {
  2484. DRM_ERROR("recover page table failed!\n");
  2485. goto err;
  2486. }
  2487. }
  2488. err:
  2489. amdgpu_bo_unreserve(bo);
  2490. return r;
  2491. }
  2492. /**
  2493. * amdgpu_sriov_gpu_reset - reset the asic
  2494. *
  2495. * @adev: amdgpu device pointer
  2496. * @job: which job trigger hang
  2497. *
  2498. * Attempt the reset the GPU if it has hung (all asics).
  2499. * for SRIOV case.
  2500. * Returns 0 for success or an error on failure.
  2501. */
  2502. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2503. {
  2504. int i, j, r = 0;
  2505. int resched;
  2506. struct amdgpu_bo *bo, *tmp;
  2507. struct amdgpu_ring *ring;
  2508. struct dma_fence *fence = NULL, *next = NULL;
  2509. mutex_lock(&adev->virt.lock_reset);
  2510. atomic_inc(&adev->gpu_reset_counter);
  2511. adev->in_sriov_reset = true;
  2512. /* block TTM */
  2513. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2514. /* we start from the ring trigger GPU hang */
  2515. j = job ? job->ring->idx : 0;
  2516. /* block scheduler */
  2517. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2518. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2519. if (!ring || !ring->sched.thread)
  2520. continue;
  2521. kthread_park(ring->sched.thread);
  2522. if (job && j != i)
  2523. continue;
  2524. /* here give the last chance to check if job removed from mirror-list
  2525. * since we already pay some time on kthread_park */
  2526. if (job && list_empty(&job->base.node)) {
  2527. kthread_unpark(ring->sched.thread);
  2528. goto give_up_reset;
  2529. }
  2530. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2531. amd_sched_job_kickout(&job->base);
  2532. /* only do job_reset on the hang ring if @job not NULL */
  2533. amd_sched_hw_job_reset(&ring->sched, NULL);
  2534. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2535. amdgpu_fence_driver_force_completion(ring);
  2536. }
  2537. /* request to take full control of GPU before re-initialization */
  2538. if (job)
  2539. amdgpu_virt_reset_gpu(adev);
  2540. else
  2541. amdgpu_virt_request_full_gpu(adev, true);
  2542. /* Resume IP prior to SMC */
  2543. amdgpu_sriov_reinit_early(adev);
  2544. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2545. amdgpu_ttm_recover_gart(adev);
  2546. /* now we are okay to resume SMC/CP/SDMA */
  2547. amdgpu_sriov_reinit_late(adev);
  2548. amdgpu_irq_gpu_reset_resume_helper(adev);
  2549. if (amdgpu_ib_ring_tests(adev))
  2550. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2551. /* release full control of GPU after ib test */
  2552. amdgpu_virt_release_full_gpu(adev, true);
  2553. DRM_INFO("recover vram bo from shadow\n");
  2554. ring = adev->mman.buffer_funcs_ring;
  2555. mutex_lock(&adev->shadow_list_lock);
  2556. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2557. next = NULL;
  2558. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2559. if (fence) {
  2560. r = dma_fence_wait(fence, false);
  2561. if (r) {
  2562. WARN(r, "recovery from shadow isn't completed\n");
  2563. break;
  2564. }
  2565. }
  2566. dma_fence_put(fence);
  2567. fence = next;
  2568. }
  2569. mutex_unlock(&adev->shadow_list_lock);
  2570. if (fence) {
  2571. r = dma_fence_wait(fence, false);
  2572. if (r)
  2573. WARN(r, "recovery from shadow isn't completed\n");
  2574. }
  2575. dma_fence_put(fence);
  2576. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2577. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2578. if (!ring || !ring->sched.thread)
  2579. continue;
  2580. if (job && j != i) {
  2581. kthread_unpark(ring->sched.thread);
  2582. continue;
  2583. }
  2584. amd_sched_job_recovery(&ring->sched);
  2585. kthread_unpark(ring->sched.thread);
  2586. }
  2587. drm_helper_resume_force_mode(adev->ddev);
  2588. give_up_reset:
  2589. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2590. if (r) {
  2591. /* bad news, how to tell it to userspace ? */
  2592. dev_info(adev->dev, "GPU reset failed\n");
  2593. } else {
  2594. dev_info(adev->dev, "GPU reset successed!\n");
  2595. }
  2596. adev->in_sriov_reset = false;
  2597. mutex_unlock(&adev->virt.lock_reset);
  2598. return r;
  2599. }
  2600. /**
  2601. * amdgpu_gpu_reset - reset the asic
  2602. *
  2603. * @adev: amdgpu device pointer
  2604. *
  2605. * Attempt the reset the GPU if it has hung (all asics).
  2606. * Returns 0 for success or an error on failure.
  2607. */
  2608. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2609. {
  2610. struct drm_atomic_state *state = NULL;
  2611. int i, r;
  2612. int resched;
  2613. bool need_full_reset, vram_lost = false;
  2614. if (!amdgpu_check_soft_reset(adev)) {
  2615. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2616. return 0;
  2617. }
  2618. atomic_inc(&adev->gpu_reset_counter);
  2619. /* block TTM */
  2620. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2621. /* store modesetting */
  2622. if (amdgpu_device_has_dc_support(adev))
  2623. state = drm_atomic_helper_suspend(adev->ddev);
  2624. /* block scheduler */
  2625. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2626. struct amdgpu_ring *ring = adev->rings[i];
  2627. if (!ring || !ring->sched.thread)
  2628. continue;
  2629. kthread_park(ring->sched.thread);
  2630. amd_sched_hw_job_reset(&ring->sched, NULL);
  2631. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2632. amdgpu_fence_driver_force_completion(ring);
  2633. }
  2634. need_full_reset = amdgpu_need_full_reset(adev);
  2635. if (!need_full_reset) {
  2636. amdgpu_pre_soft_reset(adev);
  2637. r = amdgpu_soft_reset(adev);
  2638. amdgpu_post_soft_reset(adev);
  2639. if (r || amdgpu_check_soft_reset(adev)) {
  2640. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2641. need_full_reset = true;
  2642. }
  2643. }
  2644. if (need_full_reset) {
  2645. r = amdgpu_suspend(adev);
  2646. retry:
  2647. amdgpu_atombios_scratch_regs_save(adev);
  2648. r = amdgpu_asic_reset(adev);
  2649. amdgpu_atombios_scratch_regs_restore(adev);
  2650. /* post card */
  2651. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2652. if (!r) {
  2653. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2654. r = amdgpu_resume_phase1(adev);
  2655. if (r)
  2656. goto out;
  2657. vram_lost = amdgpu_check_vram_lost(adev);
  2658. if (vram_lost) {
  2659. DRM_ERROR("VRAM is lost!\n");
  2660. atomic_inc(&adev->vram_lost_counter);
  2661. }
  2662. r = amdgpu_ttm_recover_gart(adev);
  2663. if (r)
  2664. goto out;
  2665. r = amdgpu_resume_phase2(adev);
  2666. if (r)
  2667. goto out;
  2668. if (vram_lost)
  2669. amdgpu_fill_reset_magic(adev);
  2670. }
  2671. }
  2672. out:
  2673. if (!r) {
  2674. amdgpu_irq_gpu_reset_resume_helper(adev);
  2675. r = amdgpu_ib_ring_tests(adev);
  2676. if (r) {
  2677. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2678. r = amdgpu_suspend(adev);
  2679. need_full_reset = true;
  2680. goto retry;
  2681. }
  2682. /**
  2683. * recovery vm page tables, since we cannot depend on VRAM is
  2684. * consistent after gpu full reset.
  2685. */
  2686. if (need_full_reset && amdgpu_need_backup(adev)) {
  2687. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2688. struct amdgpu_bo *bo, *tmp;
  2689. struct dma_fence *fence = NULL, *next = NULL;
  2690. DRM_INFO("recover vram bo from shadow\n");
  2691. mutex_lock(&adev->shadow_list_lock);
  2692. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2693. next = NULL;
  2694. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2695. if (fence) {
  2696. r = dma_fence_wait(fence, false);
  2697. if (r) {
  2698. WARN(r, "recovery from shadow isn't completed\n");
  2699. break;
  2700. }
  2701. }
  2702. dma_fence_put(fence);
  2703. fence = next;
  2704. }
  2705. mutex_unlock(&adev->shadow_list_lock);
  2706. if (fence) {
  2707. r = dma_fence_wait(fence, false);
  2708. if (r)
  2709. WARN(r, "recovery from shadow isn't completed\n");
  2710. }
  2711. dma_fence_put(fence);
  2712. }
  2713. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2714. struct amdgpu_ring *ring = adev->rings[i];
  2715. if (!ring || !ring->sched.thread)
  2716. continue;
  2717. amd_sched_job_recovery(&ring->sched);
  2718. kthread_unpark(ring->sched.thread);
  2719. }
  2720. } else {
  2721. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2722. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2723. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2724. kthread_unpark(adev->rings[i]->sched.thread);
  2725. }
  2726. }
  2727. }
  2728. if (amdgpu_device_has_dc_support(adev)) {
  2729. r = drm_atomic_helper_resume(adev->ddev, state);
  2730. amdgpu_dm_display_resume(adev);
  2731. } else
  2732. drm_helper_resume_force_mode(adev->ddev);
  2733. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2734. if (r) {
  2735. /* bad news, how to tell it to userspace ? */
  2736. dev_info(adev->dev, "GPU reset failed\n");
  2737. }
  2738. else {
  2739. dev_info(adev->dev, "GPU reset successed!\n");
  2740. }
  2741. amdgpu_vf_error_trans_all(adev);
  2742. return r;
  2743. }
  2744. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2745. {
  2746. u32 mask;
  2747. int ret;
  2748. if (amdgpu_pcie_gen_cap)
  2749. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2750. if (amdgpu_pcie_lane_cap)
  2751. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2752. /* covers APUs as well */
  2753. if (pci_is_root_bus(adev->pdev->bus)) {
  2754. if (adev->pm.pcie_gen_mask == 0)
  2755. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2756. if (adev->pm.pcie_mlw_mask == 0)
  2757. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2758. return;
  2759. }
  2760. if (adev->pm.pcie_gen_mask == 0) {
  2761. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2762. if (!ret) {
  2763. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2764. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2765. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2766. if (mask & DRM_PCIE_SPEED_25)
  2767. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2768. if (mask & DRM_PCIE_SPEED_50)
  2769. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2770. if (mask & DRM_PCIE_SPEED_80)
  2771. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2772. } else {
  2773. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2774. }
  2775. }
  2776. if (adev->pm.pcie_mlw_mask == 0) {
  2777. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2778. if (!ret) {
  2779. switch (mask) {
  2780. case 32:
  2781. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2782. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2783. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2784. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2785. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2786. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2787. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2788. break;
  2789. case 16:
  2790. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2791. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2792. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2793. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2794. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2795. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2796. break;
  2797. case 12:
  2798. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2799. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2800. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2801. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2802. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2803. break;
  2804. case 8:
  2805. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2806. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2807. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2808. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2809. break;
  2810. case 4:
  2811. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2812. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2813. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2814. break;
  2815. case 2:
  2816. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2817. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2818. break;
  2819. case 1:
  2820. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2821. break;
  2822. default:
  2823. break;
  2824. }
  2825. } else {
  2826. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2827. }
  2828. }
  2829. }
  2830. /*
  2831. * Debugfs
  2832. */
  2833. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2834. const struct drm_info_list *files,
  2835. unsigned nfiles)
  2836. {
  2837. unsigned i;
  2838. for (i = 0; i < adev->debugfs_count; i++) {
  2839. if (adev->debugfs[i].files == files) {
  2840. /* Already registered */
  2841. return 0;
  2842. }
  2843. }
  2844. i = adev->debugfs_count + 1;
  2845. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2846. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2847. DRM_ERROR("Report so we increase "
  2848. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2849. return -EINVAL;
  2850. }
  2851. adev->debugfs[adev->debugfs_count].files = files;
  2852. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2853. adev->debugfs_count = i;
  2854. #if defined(CONFIG_DEBUG_FS)
  2855. drm_debugfs_create_files(files, nfiles,
  2856. adev->ddev->primary->debugfs_root,
  2857. adev->ddev->primary);
  2858. #endif
  2859. return 0;
  2860. }
  2861. #if defined(CONFIG_DEBUG_FS)
  2862. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2863. size_t size, loff_t *pos)
  2864. {
  2865. struct amdgpu_device *adev = file_inode(f)->i_private;
  2866. ssize_t result = 0;
  2867. int r;
  2868. bool pm_pg_lock, use_bank;
  2869. unsigned instance_bank, sh_bank, se_bank;
  2870. if (size & 0x3 || *pos & 0x3)
  2871. return -EINVAL;
  2872. /* are we reading registers for which a PG lock is necessary? */
  2873. pm_pg_lock = (*pos >> 23) & 1;
  2874. if (*pos & (1ULL << 62)) {
  2875. se_bank = (*pos & GENMASK_ULL(33, 24)) >> 24;
  2876. sh_bank = (*pos & GENMASK_ULL(43, 34)) >> 34;
  2877. instance_bank = (*pos & GENMASK_ULL(53, 44)) >> 44;
  2878. if (se_bank == 0x3FF)
  2879. se_bank = 0xFFFFFFFF;
  2880. if (sh_bank == 0x3FF)
  2881. sh_bank = 0xFFFFFFFF;
  2882. if (instance_bank == 0x3FF)
  2883. instance_bank = 0xFFFFFFFF;
  2884. use_bank = 1;
  2885. } else {
  2886. use_bank = 0;
  2887. }
  2888. *pos &= (1UL << 22) - 1;
  2889. if (use_bank) {
  2890. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2891. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2892. return -EINVAL;
  2893. mutex_lock(&adev->grbm_idx_mutex);
  2894. amdgpu_gfx_select_se_sh(adev, se_bank,
  2895. sh_bank, instance_bank);
  2896. }
  2897. if (pm_pg_lock)
  2898. mutex_lock(&adev->pm.mutex);
  2899. while (size) {
  2900. uint32_t value;
  2901. if (*pos > adev->rmmio_size)
  2902. goto end;
  2903. value = RREG32(*pos >> 2);
  2904. r = put_user(value, (uint32_t *)buf);
  2905. if (r) {
  2906. result = r;
  2907. goto end;
  2908. }
  2909. result += 4;
  2910. buf += 4;
  2911. *pos += 4;
  2912. size -= 4;
  2913. }
  2914. end:
  2915. if (use_bank) {
  2916. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2917. mutex_unlock(&adev->grbm_idx_mutex);
  2918. }
  2919. if (pm_pg_lock)
  2920. mutex_unlock(&adev->pm.mutex);
  2921. return result;
  2922. }
  2923. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2924. size_t size, loff_t *pos)
  2925. {
  2926. struct amdgpu_device *adev = file_inode(f)->i_private;
  2927. ssize_t result = 0;
  2928. int r;
  2929. bool pm_pg_lock, use_bank;
  2930. unsigned instance_bank, sh_bank, se_bank;
  2931. if (size & 0x3 || *pos & 0x3)
  2932. return -EINVAL;
  2933. /* are we reading registers for which a PG lock is necessary? */
  2934. pm_pg_lock = (*pos >> 23) & 1;
  2935. if (*pos & (1ULL << 62)) {
  2936. se_bank = (*pos & GENMASK_ULL(33, 24)) >> 24;
  2937. sh_bank = (*pos & GENMASK_ULL(43, 34)) >> 34;
  2938. instance_bank = (*pos & GENMASK_ULL(53, 44)) >> 44;
  2939. if (se_bank == 0x3FF)
  2940. se_bank = 0xFFFFFFFF;
  2941. if (sh_bank == 0x3FF)
  2942. sh_bank = 0xFFFFFFFF;
  2943. if (instance_bank == 0x3FF)
  2944. instance_bank = 0xFFFFFFFF;
  2945. use_bank = 1;
  2946. } else {
  2947. use_bank = 0;
  2948. }
  2949. *pos &= (1UL << 22) - 1;
  2950. if (use_bank) {
  2951. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2952. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2953. return -EINVAL;
  2954. mutex_lock(&adev->grbm_idx_mutex);
  2955. amdgpu_gfx_select_se_sh(adev, se_bank,
  2956. sh_bank, instance_bank);
  2957. }
  2958. if (pm_pg_lock)
  2959. mutex_lock(&adev->pm.mutex);
  2960. while (size) {
  2961. uint32_t value;
  2962. if (*pos > adev->rmmio_size)
  2963. return result;
  2964. r = get_user(value, (uint32_t *)buf);
  2965. if (r)
  2966. return r;
  2967. WREG32(*pos >> 2, value);
  2968. result += 4;
  2969. buf += 4;
  2970. *pos += 4;
  2971. size -= 4;
  2972. }
  2973. if (use_bank) {
  2974. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2975. mutex_unlock(&adev->grbm_idx_mutex);
  2976. }
  2977. if (pm_pg_lock)
  2978. mutex_unlock(&adev->pm.mutex);
  2979. return result;
  2980. }
  2981. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2982. size_t size, loff_t *pos)
  2983. {
  2984. struct amdgpu_device *adev = file_inode(f)->i_private;
  2985. ssize_t result = 0;
  2986. int r;
  2987. if (size & 0x3 || *pos & 0x3)
  2988. return -EINVAL;
  2989. while (size) {
  2990. uint32_t value;
  2991. value = RREG32_PCIE(*pos >> 2);
  2992. r = put_user(value, (uint32_t *)buf);
  2993. if (r)
  2994. return r;
  2995. result += 4;
  2996. buf += 4;
  2997. *pos += 4;
  2998. size -= 4;
  2999. }
  3000. return result;
  3001. }
  3002. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  3003. size_t size, loff_t *pos)
  3004. {
  3005. struct amdgpu_device *adev = file_inode(f)->i_private;
  3006. ssize_t result = 0;
  3007. int r;
  3008. if (size & 0x3 || *pos & 0x3)
  3009. return -EINVAL;
  3010. while (size) {
  3011. uint32_t value;
  3012. r = get_user(value, (uint32_t *)buf);
  3013. if (r)
  3014. return r;
  3015. WREG32_PCIE(*pos >> 2, value);
  3016. result += 4;
  3017. buf += 4;
  3018. *pos += 4;
  3019. size -= 4;
  3020. }
  3021. return result;
  3022. }
  3023. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  3024. size_t size, loff_t *pos)
  3025. {
  3026. struct amdgpu_device *adev = file_inode(f)->i_private;
  3027. ssize_t result = 0;
  3028. int r;
  3029. if (size & 0x3 || *pos & 0x3)
  3030. return -EINVAL;
  3031. while (size) {
  3032. uint32_t value;
  3033. value = RREG32_DIDT(*pos >> 2);
  3034. r = put_user(value, (uint32_t *)buf);
  3035. if (r)
  3036. return r;
  3037. result += 4;
  3038. buf += 4;
  3039. *pos += 4;
  3040. size -= 4;
  3041. }
  3042. return result;
  3043. }
  3044. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  3045. size_t size, loff_t *pos)
  3046. {
  3047. struct amdgpu_device *adev = file_inode(f)->i_private;
  3048. ssize_t result = 0;
  3049. int r;
  3050. if (size & 0x3 || *pos & 0x3)
  3051. return -EINVAL;
  3052. while (size) {
  3053. uint32_t value;
  3054. r = get_user(value, (uint32_t *)buf);
  3055. if (r)
  3056. return r;
  3057. WREG32_DIDT(*pos >> 2, value);
  3058. result += 4;
  3059. buf += 4;
  3060. *pos += 4;
  3061. size -= 4;
  3062. }
  3063. return result;
  3064. }
  3065. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  3066. size_t size, loff_t *pos)
  3067. {
  3068. struct amdgpu_device *adev = file_inode(f)->i_private;
  3069. ssize_t result = 0;
  3070. int r;
  3071. if (size & 0x3 || *pos & 0x3)
  3072. return -EINVAL;
  3073. while (size) {
  3074. uint32_t value;
  3075. value = RREG32_SMC(*pos);
  3076. r = put_user(value, (uint32_t *)buf);
  3077. if (r)
  3078. return r;
  3079. result += 4;
  3080. buf += 4;
  3081. *pos += 4;
  3082. size -= 4;
  3083. }
  3084. return result;
  3085. }
  3086. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  3087. size_t size, loff_t *pos)
  3088. {
  3089. struct amdgpu_device *adev = file_inode(f)->i_private;
  3090. ssize_t result = 0;
  3091. int r;
  3092. if (size & 0x3 || *pos & 0x3)
  3093. return -EINVAL;
  3094. while (size) {
  3095. uint32_t value;
  3096. r = get_user(value, (uint32_t *)buf);
  3097. if (r)
  3098. return r;
  3099. WREG32_SMC(*pos, value);
  3100. result += 4;
  3101. buf += 4;
  3102. *pos += 4;
  3103. size -= 4;
  3104. }
  3105. return result;
  3106. }
  3107. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3108. size_t size, loff_t *pos)
  3109. {
  3110. struct amdgpu_device *adev = file_inode(f)->i_private;
  3111. ssize_t result = 0;
  3112. int r;
  3113. uint32_t *config, no_regs = 0;
  3114. if (size & 0x3 || *pos & 0x3)
  3115. return -EINVAL;
  3116. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3117. if (!config)
  3118. return -ENOMEM;
  3119. /* version, increment each time something is added */
  3120. config[no_regs++] = 3;
  3121. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3122. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3123. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3124. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3125. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3126. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3127. config[no_regs++] = adev->gfx.config.max_gprs;
  3128. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3129. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3130. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3131. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3132. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3133. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3134. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3135. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3136. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3137. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3138. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3139. config[no_regs++] = adev->gfx.config.num_gpus;
  3140. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3141. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3142. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3143. config[no_regs++] = adev->gfx.config.num_rbs;
  3144. /* rev==1 */
  3145. config[no_regs++] = adev->rev_id;
  3146. config[no_regs++] = adev->pg_flags;
  3147. config[no_regs++] = adev->cg_flags;
  3148. /* rev==2 */
  3149. config[no_regs++] = adev->family;
  3150. config[no_regs++] = adev->external_rev_id;
  3151. /* rev==3 */
  3152. config[no_regs++] = adev->pdev->device;
  3153. config[no_regs++] = adev->pdev->revision;
  3154. config[no_regs++] = adev->pdev->subsystem_device;
  3155. config[no_regs++] = adev->pdev->subsystem_vendor;
  3156. while (size && (*pos < no_regs * 4)) {
  3157. uint32_t value;
  3158. value = config[*pos >> 2];
  3159. r = put_user(value, (uint32_t *)buf);
  3160. if (r) {
  3161. kfree(config);
  3162. return r;
  3163. }
  3164. result += 4;
  3165. buf += 4;
  3166. *pos += 4;
  3167. size -= 4;
  3168. }
  3169. kfree(config);
  3170. return result;
  3171. }
  3172. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3173. size_t size, loff_t *pos)
  3174. {
  3175. struct amdgpu_device *adev = file_inode(f)->i_private;
  3176. int idx, x, outsize, r, valuesize;
  3177. uint32_t values[16];
  3178. if (size & 3 || *pos & 0x3)
  3179. return -EINVAL;
  3180. if (amdgpu_dpm == 0)
  3181. return -EINVAL;
  3182. /* convert offset to sensor number */
  3183. idx = *pos >> 2;
  3184. valuesize = sizeof(values);
  3185. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3186. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  3187. else
  3188. return -EINVAL;
  3189. if (size > valuesize)
  3190. return -EINVAL;
  3191. outsize = 0;
  3192. x = 0;
  3193. if (!r) {
  3194. while (size) {
  3195. r = put_user(values[x++], (int32_t *)buf);
  3196. buf += 4;
  3197. size -= 4;
  3198. outsize += 4;
  3199. }
  3200. }
  3201. return !r ? outsize : r;
  3202. }
  3203. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3204. size_t size, loff_t *pos)
  3205. {
  3206. struct amdgpu_device *adev = f->f_inode->i_private;
  3207. int r, x;
  3208. ssize_t result=0;
  3209. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3210. if (size & 3 || *pos & 3)
  3211. return -EINVAL;
  3212. /* decode offset */
  3213. offset = (*pos & GENMASK_ULL(6, 0));
  3214. se = (*pos & GENMASK_ULL(14, 7)) >> 7;
  3215. sh = (*pos & GENMASK_ULL(22, 15)) >> 15;
  3216. cu = (*pos & GENMASK_ULL(30, 23)) >> 23;
  3217. wave = (*pos & GENMASK_ULL(36, 31)) >> 31;
  3218. simd = (*pos & GENMASK_ULL(44, 37)) >> 37;
  3219. /* switch to the specific se/sh/cu */
  3220. mutex_lock(&adev->grbm_idx_mutex);
  3221. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3222. x = 0;
  3223. if (adev->gfx.funcs->read_wave_data)
  3224. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3225. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3226. mutex_unlock(&adev->grbm_idx_mutex);
  3227. if (!x)
  3228. return -EINVAL;
  3229. while (size && (offset < x * 4)) {
  3230. uint32_t value;
  3231. value = data[offset >> 2];
  3232. r = put_user(value, (uint32_t *)buf);
  3233. if (r)
  3234. return r;
  3235. result += 4;
  3236. buf += 4;
  3237. offset += 4;
  3238. size -= 4;
  3239. }
  3240. return result;
  3241. }
  3242. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3243. size_t size, loff_t *pos)
  3244. {
  3245. struct amdgpu_device *adev = f->f_inode->i_private;
  3246. int r;
  3247. ssize_t result = 0;
  3248. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3249. if (size & 3 || *pos & 3)
  3250. return -EINVAL;
  3251. /* decode offset */
  3252. offset = *pos & GENMASK_ULL(11, 0);
  3253. se = (*pos & GENMASK_ULL(19, 12)) >> 12;
  3254. sh = (*pos & GENMASK_ULL(27, 20)) >> 20;
  3255. cu = (*pos & GENMASK_ULL(35, 28)) >> 28;
  3256. wave = (*pos & GENMASK_ULL(43, 36)) >> 36;
  3257. simd = (*pos & GENMASK_ULL(51, 44)) >> 44;
  3258. thread = (*pos & GENMASK_ULL(59, 52)) >> 52;
  3259. bank = (*pos & GENMASK_ULL(61, 60)) >> 60;
  3260. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3261. if (!data)
  3262. return -ENOMEM;
  3263. /* switch to the specific se/sh/cu */
  3264. mutex_lock(&adev->grbm_idx_mutex);
  3265. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3266. if (bank == 0) {
  3267. if (adev->gfx.funcs->read_wave_vgprs)
  3268. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3269. } else {
  3270. if (adev->gfx.funcs->read_wave_sgprs)
  3271. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3272. }
  3273. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3274. mutex_unlock(&adev->grbm_idx_mutex);
  3275. while (size) {
  3276. uint32_t value;
  3277. value = data[offset++];
  3278. r = put_user(value, (uint32_t *)buf);
  3279. if (r) {
  3280. result = r;
  3281. goto err;
  3282. }
  3283. result += 4;
  3284. buf += 4;
  3285. size -= 4;
  3286. }
  3287. err:
  3288. kfree(data);
  3289. return result;
  3290. }
  3291. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3292. .owner = THIS_MODULE,
  3293. .read = amdgpu_debugfs_regs_read,
  3294. .write = amdgpu_debugfs_regs_write,
  3295. .llseek = default_llseek
  3296. };
  3297. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3298. .owner = THIS_MODULE,
  3299. .read = amdgpu_debugfs_regs_didt_read,
  3300. .write = amdgpu_debugfs_regs_didt_write,
  3301. .llseek = default_llseek
  3302. };
  3303. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3304. .owner = THIS_MODULE,
  3305. .read = amdgpu_debugfs_regs_pcie_read,
  3306. .write = amdgpu_debugfs_regs_pcie_write,
  3307. .llseek = default_llseek
  3308. };
  3309. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3310. .owner = THIS_MODULE,
  3311. .read = amdgpu_debugfs_regs_smc_read,
  3312. .write = amdgpu_debugfs_regs_smc_write,
  3313. .llseek = default_llseek
  3314. };
  3315. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3316. .owner = THIS_MODULE,
  3317. .read = amdgpu_debugfs_gca_config_read,
  3318. .llseek = default_llseek
  3319. };
  3320. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3321. .owner = THIS_MODULE,
  3322. .read = amdgpu_debugfs_sensor_read,
  3323. .llseek = default_llseek
  3324. };
  3325. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3326. .owner = THIS_MODULE,
  3327. .read = amdgpu_debugfs_wave_read,
  3328. .llseek = default_llseek
  3329. };
  3330. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3331. .owner = THIS_MODULE,
  3332. .read = amdgpu_debugfs_gpr_read,
  3333. .llseek = default_llseek
  3334. };
  3335. static const struct file_operations *debugfs_regs[] = {
  3336. &amdgpu_debugfs_regs_fops,
  3337. &amdgpu_debugfs_regs_didt_fops,
  3338. &amdgpu_debugfs_regs_pcie_fops,
  3339. &amdgpu_debugfs_regs_smc_fops,
  3340. &amdgpu_debugfs_gca_config_fops,
  3341. &amdgpu_debugfs_sensors_fops,
  3342. &amdgpu_debugfs_wave_fops,
  3343. &amdgpu_debugfs_gpr_fops,
  3344. };
  3345. static const char *debugfs_regs_names[] = {
  3346. "amdgpu_regs",
  3347. "amdgpu_regs_didt",
  3348. "amdgpu_regs_pcie",
  3349. "amdgpu_regs_smc",
  3350. "amdgpu_gca_config",
  3351. "amdgpu_sensors",
  3352. "amdgpu_wave",
  3353. "amdgpu_gpr",
  3354. };
  3355. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3356. {
  3357. struct drm_minor *minor = adev->ddev->primary;
  3358. struct dentry *ent, *root = minor->debugfs_root;
  3359. unsigned i, j;
  3360. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3361. ent = debugfs_create_file(debugfs_regs_names[i],
  3362. S_IFREG | S_IRUGO, root,
  3363. adev, debugfs_regs[i]);
  3364. if (IS_ERR(ent)) {
  3365. for (j = 0; j < i; j++) {
  3366. debugfs_remove(adev->debugfs_regs[i]);
  3367. adev->debugfs_regs[i] = NULL;
  3368. }
  3369. return PTR_ERR(ent);
  3370. }
  3371. if (!i)
  3372. i_size_write(ent->d_inode, adev->rmmio_size);
  3373. adev->debugfs_regs[i] = ent;
  3374. }
  3375. return 0;
  3376. }
  3377. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3378. {
  3379. unsigned i;
  3380. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3381. if (adev->debugfs_regs[i]) {
  3382. debugfs_remove(adev->debugfs_regs[i]);
  3383. adev->debugfs_regs[i] = NULL;
  3384. }
  3385. }
  3386. }
  3387. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3388. {
  3389. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3390. struct drm_device *dev = node->minor->dev;
  3391. struct amdgpu_device *adev = dev->dev_private;
  3392. int r = 0, i;
  3393. /* hold on the scheduler */
  3394. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3395. struct amdgpu_ring *ring = adev->rings[i];
  3396. if (!ring || !ring->sched.thread)
  3397. continue;
  3398. kthread_park(ring->sched.thread);
  3399. }
  3400. seq_printf(m, "run ib test:\n");
  3401. r = amdgpu_ib_ring_tests(adev);
  3402. if (r)
  3403. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3404. else
  3405. seq_printf(m, "ib ring tests passed.\n");
  3406. /* go on the scheduler */
  3407. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3408. struct amdgpu_ring *ring = adev->rings[i];
  3409. if (!ring || !ring->sched.thread)
  3410. continue;
  3411. kthread_unpark(ring->sched.thread);
  3412. }
  3413. return 0;
  3414. }
  3415. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3416. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3417. };
  3418. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3419. {
  3420. return amdgpu_debugfs_add_files(adev,
  3421. amdgpu_debugfs_test_ib_ring_list, 1);
  3422. }
  3423. int amdgpu_debugfs_init(struct drm_minor *minor)
  3424. {
  3425. return 0;
  3426. }
  3427. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3428. {
  3429. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3430. struct drm_device *dev = node->minor->dev;
  3431. struct amdgpu_device *adev = dev->dev_private;
  3432. seq_write(m, adev->bios, adev->bios_size);
  3433. return 0;
  3434. }
  3435. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3436. {"amdgpu_vbios",
  3437. amdgpu_debugfs_get_vbios_dump,
  3438. 0, NULL},
  3439. };
  3440. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3441. {
  3442. return amdgpu_debugfs_add_files(adev,
  3443. amdgpu_vbios_dump_list, 1);
  3444. }
  3445. #else
  3446. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3447. {
  3448. return 0;
  3449. }
  3450. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3451. {
  3452. return 0;
  3453. }
  3454. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3455. {
  3456. return 0;
  3457. }
  3458. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3459. #endif