devices.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * linux/arch/arm/mach-omap2/devices.c
  3. *
  4. * OMAP2 platform device setup/initialization
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <mach/hardware.h>
  18. #include <mach/irqs.h>
  19. #include <asm/mach-types.h>
  20. #include <asm/mach/map.h>
  21. #include <asm/pmu.h>
  22. #include <plat/control.h>
  23. #include <plat/tc.h>
  24. #include <plat/board.h>
  25. #include <plat/mux.h>
  26. #include <mach/gpio.h>
  27. #include <plat/mmc.h>
  28. #include "mux.h"
  29. #if defined(CONFIG_VIDEO_OMAP2) || defined(CONFIG_VIDEO_OMAP2_MODULE)
  30. static struct resource cam_resources[] = {
  31. {
  32. .start = OMAP24XX_CAMERA_BASE,
  33. .end = OMAP24XX_CAMERA_BASE + 0xfff,
  34. .flags = IORESOURCE_MEM,
  35. },
  36. {
  37. .start = INT_24XX_CAM_IRQ,
  38. .flags = IORESOURCE_IRQ,
  39. }
  40. };
  41. static struct platform_device omap_cam_device = {
  42. .name = "omap24xxcam",
  43. .id = -1,
  44. .num_resources = ARRAY_SIZE(cam_resources),
  45. .resource = cam_resources,
  46. };
  47. static inline void omap_init_camera(void)
  48. {
  49. platform_device_register(&omap_cam_device);
  50. }
  51. #elif defined(CONFIG_VIDEO_OMAP3) || defined(CONFIG_VIDEO_OMAP3_MODULE)
  52. static struct resource omap3isp_resources[] = {
  53. {
  54. .start = OMAP3430_ISP_BASE,
  55. .end = OMAP3430_ISP_END,
  56. .flags = IORESOURCE_MEM,
  57. },
  58. {
  59. .start = OMAP3430_ISP_CBUFF_BASE,
  60. .end = OMAP3430_ISP_CBUFF_END,
  61. .flags = IORESOURCE_MEM,
  62. },
  63. {
  64. .start = OMAP3430_ISP_CCP2_BASE,
  65. .end = OMAP3430_ISP_CCP2_END,
  66. .flags = IORESOURCE_MEM,
  67. },
  68. {
  69. .start = OMAP3430_ISP_CCDC_BASE,
  70. .end = OMAP3430_ISP_CCDC_END,
  71. .flags = IORESOURCE_MEM,
  72. },
  73. {
  74. .start = OMAP3430_ISP_HIST_BASE,
  75. .end = OMAP3430_ISP_HIST_END,
  76. .flags = IORESOURCE_MEM,
  77. },
  78. {
  79. .start = OMAP3430_ISP_H3A_BASE,
  80. .end = OMAP3430_ISP_H3A_END,
  81. .flags = IORESOURCE_MEM,
  82. },
  83. {
  84. .start = OMAP3430_ISP_PREV_BASE,
  85. .end = OMAP3430_ISP_PREV_END,
  86. .flags = IORESOURCE_MEM,
  87. },
  88. {
  89. .start = OMAP3430_ISP_RESZ_BASE,
  90. .end = OMAP3430_ISP_RESZ_END,
  91. .flags = IORESOURCE_MEM,
  92. },
  93. {
  94. .start = OMAP3430_ISP_SBL_BASE,
  95. .end = OMAP3430_ISP_SBL_END,
  96. .flags = IORESOURCE_MEM,
  97. },
  98. {
  99. .start = OMAP3430_ISP_CSI2A_BASE,
  100. .end = OMAP3430_ISP_CSI2A_END,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. {
  104. .start = OMAP3430_ISP_CSI2PHY_BASE,
  105. .end = OMAP3430_ISP_CSI2PHY_END,
  106. .flags = IORESOURCE_MEM,
  107. },
  108. {
  109. .start = INT_34XX_CAM_IRQ,
  110. .flags = IORESOURCE_IRQ,
  111. }
  112. };
  113. static struct platform_device omap3isp_device = {
  114. .name = "omap3isp",
  115. .id = -1,
  116. .num_resources = ARRAY_SIZE(omap3isp_resources),
  117. .resource = omap3isp_resources,
  118. };
  119. static inline void omap_init_camera(void)
  120. {
  121. platform_device_register(&omap3isp_device);
  122. }
  123. #else
  124. static inline void omap_init_camera(void)
  125. {
  126. }
  127. #endif
  128. #if defined(CONFIG_OMAP_MBOX_FWK) || defined(CONFIG_OMAP_MBOX_FWK_MODULE)
  129. #define MBOX_REG_SIZE 0x120
  130. #ifdef CONFIG_ARCH_OMAP2
  131. static struct resource omap2_mbox_resources[] = {
  132. {
  133. .start = OMAP24XX_MAILBOX_BASE,
  134. .end = OMAP24XX_MAILBOX_BASE + MBOX_REG_SIZE - 1,
  135. .flags = IORESOURCE_MEM,
  136. },
  137. {
  138. .start = INT_24XX_MAIL_U0_MPU,
  139. .flags = IORESOURCE_IRQ,
  140. },
  141. {
  142. .start = INT_24XX_MAIL_U3_MPU,
  143. .flags = IORESOURCE_IRQ,
  144. },
  145. };
  146. static int omap2_mbox_resources_sz = ARRAY_SIZE(omap2_mbox_resources);
  147. #else
  148. #define omap2_mbox_resources NULL
  149. #define omap2_mbox_resources_sz 0
  150. #endif
  151. #ifdef CONFIG_ARCH_OMAP3
  152. static struct resource omap3_mbox_resources[] = {
  153. {
  154. .start = OMAP34XX_MAILBOX_BASE,
  155. .end = OMAP34XX_MAILBOX_BASE + MBOX_REG_SIZE - 1,
  156. .flags = IORESOURCE_MEM,
  157. },
  158. {
  159. .start = INT_24XX_MAIL_U0_MPU,
  160. .flags = IORESOURCE_IRQ,
  161. },
  162. };
  163. static int omap3_mbox_resources_sz = ARRAY_SIZE(omap3_mbox_resources);
  164. #else
  165. #define omap3_mbox_resources NULL
  166. #define omap3_mbox_resources_sz 0
  167. #endif
  168. #ifdef CONFIG_ARCH_OMAP4
  169. #define OMAP4_MBOX_REG_SIZE 0x130
  170. static struct resource omap4_mbox_resources[] = {
  171. {
  172. .start = OMAP44XX_MAILBOX_BASE,
  173. .end = OMAP44XX_MAILBOX_BASE +
  174. OMAP4_MBOX_REG_SIZE - 1,
  175. .flags = IORESOURCE_MEM,
  176. },
  177. {
  178. .start = OMAP44XX_IRQ_MAIL_U0,
  179. .flags = IORESOURCE_IRQ,
  180. },
  181. };
  182. static int omap4_mbox_resources_sz = ARRAY_SIZE(omap4_mbox_resources);
  183. #else
  184. #define omap4_mbox_resources NULL
  185. #define omap4_mbox_resources_sz 0
  186. #endif
  187. static struct platform_device mbox_device = {
  188. .name = "omap2-mailbox",
  189. .id = -1,
  190. };
  191. static inline void omap_init_mbox(void)
  192. {
  193. if (cpu_is_omap24xx()) {
  194. mbox_device.resource = omap2_mbox_resources;
  195. mbox_device.num_resources = omap2_mbox_resources_sz;
  196. } else if (cpu_is_omap34xx()) {
  197. mbox_device.resource = omap3_mbox_resources;
  198. mbox_device.num_resources = omap3_mbox_resources_sz;
  199. } else if (cpu_is_omap44xx()) {
  200. mbox_device.resource = omap4_mbox_resources;
  201. mbox_device.num_resources = omap4_mbox_resources_sz;
  202. } else {
  203. pr_err("%s: platform not supported\n", __func__);
  204. return;
  205. }
  206. platform_device_register(&mbox_device);
  207. }
  208. #else
  209. static inline void omap_init_mbox(void) { }
  210. #endif /* CONFIG_OMAP_MBOX_FWK */
  211. #if defined(CONFIG_OMAP_STI)
  212. #if defined(CONFIG_ARCH_OMAP2)
  213. #define OMAP2_STI_BASE 0x48068000
  214. #define OMAP2_STI_CHANNEL_BASE 0x54000000
  215. #define OMAP2_STI_IRQ 4
  216. static struct resource sti_resources[] = {
  217. {
  218. .start = OMAP2_STI_BASE,
  219. .end = OMAP2_STI_BASE + 0x7ff,
  220. .flags = IORESOURCE_MEM,
  221. },
  222. {
  223. .start = OMAP2_STI_CHANNEL_BASE,
  224. .end = OMAP2_STI_CHANNEL_BASE + SZ_64K - 1,
  225. .flags = IORESOURCE_MEM,
  226. },
  227. {
  228. .start = OMAP2_STI_IRQ,
  229. .flags = IORESOURCE_IRQ,
  230. }
  231. };
  232. #elif defined(CONFIG_ARCH_OMAP3)
  233. #define OMAP3_SDTI_BASE 0x54500000
  234. #define OMAP3_SDTI_CHANNEL_BASE 0x54600000
  235. static struct resource sti_resources[] = {
  236. {
  237. .start = OMAP3_SDTI_BASE,
  238. .end = OMAP3_SDTI_BASE + 0xFFF,
  239. .flags = IORESOURCE_MEM,
  240. },
  241. {
  242. .start = OMAP3_SDTI_CHANNEL_BASE,
  243. .end = OMAP3_SDTI_CHANNEL_BASE + SZ_1M - 1,
  244. .flags = IORESOURCE_MEM,
  245. }
  246. };
  247. #endif
  248. static struct platform_device sti_device = {
  249. .name = "sti",
  250. .id = -1,
  251. .num_resources = ARRAY_SIZE(sti_resources),
  252. .resource = sti_resources,
  253. };
  254. static inline void omap_init_sti(void)
  255. {
  256. platform_device_register(&sti_device);
  257. }
  258. #else
  259. static inline void omap_init_sti(void) {}
  260. #endif
  261. #if defined(CONFIG_SPI_OMAP24XX) || defined(CONFIG_SPI_OMAP24XX_MODULE)
  262. #include <plat/mcspi.h>
  263. #define OMAP2_MCSPI1_BASE 0x48098000
  264. #define OMAP2_MCSPI2_BASE 0x4809a000
  265. #define OMAP2_MCSPI3_BASE 0x480b8000
  266. #define OMAP2_MCSPI4_BASE 0x480ba000
  267. #define OMAP4_MCSPI1_BASE 0x48098100
  268. #define OMAP4_MCSPI2_BASE 0x4809a100
  269. #define OMAP4_MCSPI3_BASE 0x480b8100
  270. #define OMAP4_MCSPI4_BASE 0x480ba100
  271. static struct omap2_mcspi_platform_config omap2_mcspi1_config = {
  272. .num_cs = 4,
  273. };
  274. static struct resource omap2_mcspi1_resources[] = {
  275. {
  276. .start = OMAP2_MCSPI1_BASE,
  277. .end = OMAP2_MCSPI1_BASE + 0xff,
  278. .flags = IORESOURCE_MEM,
  279. },
  280. };
  281. static struct platform_device omap2_mcspi1 = {
  282. .name = "omap2_mcspi",
  283. .id = 1,
  284. .num_resources = ARRAY_SIZE(omap2_mcspi1_resources),
  285. .resource = omap2_mcspi1_resources,
  286. .dev = {
  287. .platform_data = &omap2_mcspi1_config,
  288. },
  289. };
  290. static struct omap2_mcspi_platform_config omap2_mcspi2_config = {
  291. .num_cs = 2,
  292. };
  293. static struct resource omap2_mcspi2_resources[] = {
  294. {
  295. .start = OMAP2_MCSPI2_BASE,
  296. .end = OMAP2_MCSPI2_BASE + 0xff,
  297. .flags = IORESOURCE_MEM,
  298. },
  299. };
  300. static struct platform_device omap2_mcspi2 = {
  301. .name = "omap2_mcspi",
  302. .id = 2,
  303. .num_resources = ARRAY_SIZE(omap2_mcspi2_resources),
  304. .resource = omap2_mcspi2_resources,
  305. .dev = {
  306. .platform_data = &omap2_mcspi2_config,
  307. },
  308. };
  309. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3) || \
  310. defined(CONFIG_ARCH_OMAP4)
  311. static struct omap2_mcspi_platform_config omap2_mcspi3_config = {
  312. .num_cs = 2,
  313. };
  314. static struct resource omap2_mcspi3_resources[] = {
  315. {
  316. .start = OMAP2_MCSPI3_BASE,
  317. .end = OMAP2_MCSPI3_BASE + 0xff,
  318. .flags = IORESOURCE_MEM,
  319. },
  320. };
  321. static struct platform_device omap2_mcspi3 = {
  322. .name = "omap2_mcspi",
  323. .id = 3,
  324. .num_resources = ARRAY_SIZE(omap2_mcspi3_resources),
  325. .resource = omap2_mcspi3_resources,
  326. .dev = {
  327. .platform_data = &omap2_mcspi3_config,
  328. },
  329. };
  330. #endif
  331. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  332. static struct omap2_mcspi_platform_config omap2_mcspi4_config = {
  333. .num_cs = 1,
  334. };
  335. static struct resource omap2_mcspi4_resources[] = {
  336. {
  337. .start = OMAP2_MCSPI4_BASE,
  338. .end = OMAP2_MCSPI4_BASE + 0xff,
  339. .flags = IORESOURCE_MEM,
  340. },
  341. };
  342. static struct platform_device omap2_mcspi4 = {
  343. .name = "omap2_mcspi",
  344. .id = 4,
  345. .num_resources = ARRAY_SIZE(omap2_mcspi4_resources),
  346. .resource = omap2_mcspi4_resources,
  347. .dev = {
  348. .platform_data = &omap2_mcspi4_config,
  349. },
  350. };
  351. #endif
  352. #ifdef CONFIG_ARCH_OMAP4
  353. static inline void omap4_mcspi_fixup(void)
  354. {
  355. omap2_mcspi1_resources[0].start = OMAP4_MCSPI1_BASE;
  356. omap2_mcspi1_resources[0].end = OMAP4_MCSPI1_BASE + 0xff;
  357. omap2_mcspi2_resources[0].start = OMAP4_MCSPI2_BASE;
  358. omap2_mcspi2_resources[0].end = OMAP4_MCSPI2_BASE + 0xff;
  359. omap2_mcspi3_resources[0].start = OMAP4_MCSPI3_BASE;
  360. omap2_mcspi3_resources[0].end = OMAP4_MCSPI3_BASE + 0xff;
  361. omap2_mcspi4_resources[0].start = OMAP4_MCSPI4_BASE;
  362. omap2_mcspi4_resources[0].end = OMAP4_MCSPI4_BASE + 0xff;
  363. }
  364. #else
  365. static inline void omap4_mcspi_fixup(void)
  366. {
  367. }
  368. #endif
  369. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3) || \
  370. defined(CONFIG_ARCH_OMAP4)
  371. static inline void omap2_mcspi3_init(void)
  372. {
  373. platform_device_register(&omap2_mcspi3);
  374. }
  375. #else
  376. static inline void omap2_mcspi3_init(void)
  377. {
  378. }
  379. #endif
  380. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  381. static inline void omap2_mcspi4_init(void)
  382. {
  383. platform_device_register(&omap2_mcspi4);
  384. }
  385. #else
  386. static inline void omap2_mcspi4_init(void)
  387. {
  388. }
  389. #endif
  390. static void omap_init_mcspi(void)
  391. {
  392. if (cpu_is_omap44xx())
  393. omap4_mcspi_fixup();
  394. platform_device_register(&omap2_mcspi1);
  395. platform_device_register(&omap2_mcspi2);
  396. if (cpu_is_omap2430() || cpu_is_omap343x() || cpu_is_omap44xx())
  397. omap2_mcspi3_init();
  398. if (cpu_is_omap343x() || cpu_is_omap44xx())
  399. omap2_mcspi4_init();
  400. }
  401. #else
  402. static inline void omap_init_mcspi(void) {}
  403. #endif
  404. static struct resource omap2_pmu_resource = {
  405. .start = 3,
  406. .end = 3,
  407. .flags = IORESOURCE_IRQ,
  408. };
  409. static struct resource omap3_pmu_resource = {
  410. .start = INT_34XX_BENCH_MPU_EMUL,
  411. .end = INT_34XX_BENCH_MPU_EMUL,
  412. .flags = IORESOURCE_IRQ,
  413. };
  414. static struct platform_device omap_pmu_device = {
  415. .name = "arm-pmu",
  416. .id = ARM_PMU_DEVICE_CPU,
  417. .num_resources = 1,
  418. };
  419. static void omap_init_pmu(void)
  420. {
  421. if (cpu_is_omap24xx())
  422. omap_pmu_device.resource = &omap2_pmu_resource;
  423. else if (cpu_is_omap34xx())
  424. omap_pmu_device.resource = &omap3_pmu_resource;
  425. else
  426. return;
  427. platform_device_register(&omap_pmu_device);
  428. }
  429. #ifdef CONFIG_OMAP_SHA1_MD5
  430. static struct resource sha1_md5_resources[] = {
  431. {
  432. .start = OMAP24XX_SEC_SHA1MD5_BASE,
  433. .end = OMAP24XX_SEC_SHA1MD5_BASE + 0x64,
  434. .flags = IORESOURCE_MEM,
  435. },
  436. {
  437. .start = INT_24XX_SHA1MD5,
  438. .flags = IORESOURCE_IRQ,
  439. }
  440. };
  441. static struct platform_device sha1_md5_device = {
  442. .name = "OMAP SHA1/MD5",
  443. .id = -1,
  444. .num_resources = ARRAY_SIZE(sha1_md5_resources),
  445. .resource = sha1_md5_resources,
  446. };
  447. static void omap_init_sha1_md5(void)
  448. {
  449. platform_device_register(&sha1_md5_device);
  450. }
  451. #else
  452. static inline void omap_init_sha1_md5(void) { }
  453. #endif
  454. /*-------------------------------------------------------------------------*/
  455. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  456. #define MMCHS_SYSCONFIG 0x0010
  457. #define MMCHS_SYSCONFIG_SWRESET (1 << 1)
  458. #define MMCHS_SYSSTATUS 0x0014
  459. #define MMCHS_SYSSTATUS_RESETDONE (1 << 0)
  460. static struct platform_device dummy_pdev = {
  461. .dev = {
  462. .bus = &platform_bus_type,
  463. },
  464. };
  465. /**
  466. * omap_hsmmc_reset() - Full reset of each HS-MMC controller
  467. *
  468. * Ensure that each MMC controller is fully reset. Controllers
  469. * left in an unknown state (by bootloader) may prevent retention
  470. * or OFF-mode. This is especially important in cases where the
  471. * MMC driver is not enabled, _or_ built as a module.
  472. *
  473. * In order for reset to work, interface, functional and debounce
  474. * clocks must be enabled. The debounce clock comes from func_32k_clk
  475. * and is not under SW control, so we only enable i- and f-clocks.
  476. **/
  477. static void __init omap_hsmmc_reset(void)
  478. {
  479. u32 i, nr_controllers;
  480. if (cpu_is_omap242x())
  481. return;
  482. nr_controllers = cpu_is_omap44xx() ? OMAP44XX_NR_MMC :
  483. (cpu_is_omap34xx() ? OMAP34XX_NR_MMC : OMAP24XX_NR_MMC);
  484. for (i = 0; i < nr_controllers; i++) {
  485. u32 v, base = 0;
  486. struct clk *iclk, *fclk;
  487. struct device *dev = &dummy_pdev.dev;
  488. switch (i) {
  489. case 0:
  490. base = OMAP2_MMC1_BASE;
  491. break;
  492. case 1:
  493. base = OMAP2_MMC2_BASE;
  494. break;
  495. case 2:
  496. base = OMAP3_MMC3_BASE;
  497. break;
  498. case 3:
  499. if (!cpu_is_omap44xx())
  500. return;
  501. base = OMAP4_MMC4_BASE;
  502. break;
  503. case 4:
  504. if (!cpu_is_omap44xx())
  505. return;
  506. base = OMAP4_MMC5_BASE;
  507. break;
  508. }
  509. if (cpu_is_omap44xx())
  510. base += OMAP4_MMC_REG_OFFSET;
  511. dummy_pdev.id = i;
  512. dev_set_name(&dummy_pdev.dev, "mmci-omap-hs.%d", i);
  513. iclk = clk_get(dev, "ick");
  514. if (iclk && clk_enable(iclk))
  515. iclk = NULL;
  516. fclk = clk_get(dev, "fck");
  517. if (fclk && clk_enable(fclk))
  518. fclk = NULL;
  519. if (!iclk || !fclk) {
  520. printk(KERN_WARNING
  521. "%s: Unable to enable clocks for MMC%d, "
  522. "cannot reset.\n", __func__, i);
  523. break;
  524. }
  525. omap_writel(MMCHS_SYSCONFIG_SWRESET, base + MMCHS_SYSCONFIG);
  526. v = omap_readl(base + MMCHS_SYSSTATUS);
  527. while (!(omap_readl(base + MMCHS_SYSSTATUS) &
  528. MMCHS_SYSSTATUS_RESETDONE))
  529. cpu_relax();
  530. if (fclk) {
  531. clk_disable(fclk);
  532. clk_put(fclk);
  533. }
  534. if (iclk) {
  535. clk_disable(iclk);
  536. clk_put(iclk);
  537. }
  538. }
  539. }
  540. #else
  541. static inline void omap_hsmmc_reset(void) {}
  542. #endif
  543. #if defined(CONFIG_MMC_OMAP) || defined(CONFIG_MMC_OMAP_MODULE) || \
  544. defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  545. static inline void omap2_mmc_mux(struct omap_mmc_platform_data *mmc_controller,
  546. int controller_nr)
  547. {
  548. if (cpu_is_omap2420() && controller_nr == 0) {
  549. omap_cfg_reg(H18_24XX_MMC_CMD);
  550. omap_cfg_reg(H15_24XX_MMC_CLKI);
  551. omap_cfg_reg(G19_24XX_MMC_CLKO);
  552. omap_cfg_reg(F20_24XX_MMC_DAT0);
  553. omap_cfg_reg(F19_24XX_MMC_DAT_DIR0);
  554. omap_cfg_reg(G18_24XX_MMC_CMD_DIR);
  555. if (mmc_controller->slots[0].wires == 4) {
  556. omap_cfg_reg(H14_24XX_MMC_DAT1);
  557. omap_cfg_reg(E19_24XX_MMC_DAT2);
  558. omap_cfg_reg(D19_24XX_MMC_DAT3);
  559. omap_cfg_reg(E20_24XX_MMC_DAT_DIR1);
  560. omap_cfg_reg(F18_24XX_MMC_DAT_DIR2);
  561. omap_cfg_reg(E18_24XX_MMC_DAT_DIR3);
  562. }
  563. /*
  564. * Use internal loop-back in MMC/SDIO Module Input Clock
  565. * selection
  566. */
  567. if (mmc_controller->slots[0].internal_clock) {
  568. u32 v = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  569. v |= (1 << 24);
  570. omap_ctrl_writel(v, OMAP2_CONTROL_DEVCONF0);
  571. }
  572. }
  573. if (cpu_is_omap34xx()) {
  574. if (controller_nr == 0) {
  575. omap_mux_init_signal("sdmmc1_clk",
  576. OMAP_PIN_INPUT_PULLUP);
  577. omap_mux_init_signal("sdmmc1_cmd",
  578. OMAP_PIN_INPUT_PULLUP);
  579. omap_mux_init_signal("sdmmc1_dat0",
  580. OMAP_PIN_INPUT_PULLUP);
  581. if (mmc_controller->slots[0].wires == 4 ||
  582. mmc_controller->slots[0].wires == 8) {
  583. omap_mux_init_signal("sdmmc1_dat1",
  584. OMAP_PIN_INPUT_PULLUP);
  585. omap_mux_init_signal("sdmmc1_dat2",
  586. OMAP_PIN_INPUT_PULLUP);
  587. omap_mux_init_signal("sdmmc1_dat3",
  588. OMAP_PIN_INPUT_PULLUP);
  589. }
  590. if (mmc_controller->slots[0].wires == 8) {
  591. omap_mux_init_signal("sdmmc1_dat4",
  592. OMAP_PIN_INPUT_PULLUP);
  593. omap_mux_init_signal("sdmmc1_dat5",
  594. OMAP_PIN_INPUT_PULLUP);
  595. omap_mux_init_signal("sdmmc1_dat6",
  596. OMAP_PIN_INPUT_PULLUP);
  597. omap_mux_init_signal("sdmmc1_dat7",
  598. OMAP_PIN_INPUT_PULLUP);
  599. }
  600. }
  601. if (controller_nr == 1) {
  602. /* MMC2 */
  603. omap_mux_init_signal("sdmmc2_clk",
  604. OMAP_PIN_INPUT_PULLUP);
  605. omap_mux_init_signal("sdmmc2_cmd",
  606. OMAP_PIN_INPUT_PULLUP);
  607. omap_mux_init_signal("sdmmc2_dat0",
  608. OMAP_PIN_INPUT_PULLUP);
  609. /*
  610. * For 8 wire configurations, Lines DAT4, 5, 6 and 7 need to be muxed
  611. * in the board-*.c files
  612. */
  613. if (mmc_controller->slots[0].wires == 4 ||
  614. mmc_controller->slots[0].wires == 8) {
  615. omap_mux_init_signal("sdmmc2_dat1",
  616. OMAP_PIN_INPUT_PULLUP);
  617. omap_mux_init_signal("sdmmc2_dat2",
  618. OMAP_PIN_INPUT_PULLUP);
  619. omap_mux_init_signal("sdmmc2_dat3",
  620. OMAP_PIN_INPUT_PULLUP);
  621. }
  622. if (mmc_controller->slots[0].wires == 8) {
  623. omap_mux_init_signal("sdmmc2_dat4.sdmmc2_dat4",
  624. OMAP_PIN_INPUT_PULLUP);
  625. omap_mux_init_signal("sdmmc2_dat5.sdmmc2_dat5",
  626. OMAP_PIN_INPUT_PULLUP);
  627. omap_mux_init_signal("sdmmc2_dat6.sdmmc2_dat6",
  628. OMAP_PIN_INPUT_PULLUP);
  629. omap_mux_init_signal("sdmmc2_dat7.sdmmc2_dat7",
  630. OMAP_PIN_INPUT_PULLUP);
  631. }
  632. }
  633. /*
  634. * For MMC3 the pins need to be muxed in the board-*.c files
  635. */
  636. }
  637. }
  638. void __init omap2_init_mmc(struct omap_mmc_platform_data **mmc_data,
  639. int nr_controllers)
  640. {
  641. int i;
  642. char *name;
  643. for (i = 0; i < nr_controllers; i++) {
  644. unsigned long base, size;
  645. unsigned int irq = 0;
  646. if (!mmc_data[i])
  647. continue;
  648. omap2_mmc_mux(mmc_data[i], i);
  649. switch (i) {
  650. case 0:
  651. base = OMAP2_MMC1_BASE;
  652. irq = INT_24XX_MMC_IRQ;
  653. break;
  654. case 1:
  655. base = OMAP2_MMC2_BASE;
  656. irq = INT_24XX_MMC2_IRQ;
  657. break;
  658. case 2:
  659. if (!cpu_is_omap44xx() && !cpu_is_omap34xx())
  660. return;
  661. base = OMAP3_MMC3_BASE;
  662. irq = INT_34XX_MMC3_IRQ;
  663. break;
  664. case 3:
  665. if (!cpu_is_omap44xx())
  666. return;
  667. base = OMAP4_MMC4_BASE + OMAP4_MMC_REG_OFFSET;
  668. irq = OMAP44XX_IRQ_MMC4;
  669. break;
  670. case 4:
  671. if (!cpu_is_omap44xx())
  672. return;
  673. base = OMAP4_MMC5_BASE + OMAP4_MMC_REG_OFFSET;
  674. irq = OMAP44XX_IRQ_MMC4;
  675. break;
  676. default:
  677. continue;
  678. }
  679. if (cpu_is_omap2420()) {
  680. size = OMAP2420_MMC_SIZE;
  681. name = "mmci-omap";
  682. } else if (cpu_is_omap44xx()) {
  683. if (i < 3) {
  684. base += OMAP4_MMC_REG_OFFSET;
  685. irq += OMAP44XX_IRQ_GIC_START;
  686. }
  687. size = OMAP4_HSMMC_SIZE;
  688. name = "mmci-omap-hs";
  689. } else {
  690. size = OMAP3_HSMMC_SIZE;
  691. name = "mmci-omap-hs";
  692. }
  693. omap_mmc_add(name, i, base, size, irq, mmc_data[i]);
  694. };
  695. }
  696. #endif
  697. /*-------------------------------------------------------------------------*/
  698. #if defined(CONFIG_HDQ_MASTER_OMAP) || defined(CONFIG_HDQ_MASTER_OMAP_MODULE)
  699. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3430)
  700. #define OMAP_HDQ_BASE 0x480B2000
  701. #endif
  702. static struct resource omap_hdq_resources[] = {
  703. {
  704. .start = OMAP_HDQ_BASE,
  705. .end = OMAP_HDQ_BASE + 0x1C,
  706. .flags = IORESOURCE_MEM,
  707. },
  708. {
  709. .start = INT_24XX_HDQ_IRQ,
  710. .flags = IORESOURCE_IRQ,
  711. },
  712. };
  713. static struct platform_device omap_hdq_dev = {
  714. .name = "omap_hdq",
  715. .id = 0,
  716. .dev = {
  717. .platform_data = NULL,
  718. },
  719. .num_resources = ARRAY_SIZE(omap_hdq_resources),
  720. .resource = omap_hdq_resources,
  721. };
  722. static inline void omap_hdq_init(void)
  723. {
  724. (void) platform_device_register(&omap_hdq_dev);
  725. }
  726. #else
  727. static inline void omap_hdq_init(void) {}
  728. #endif
  729. /*-------------------------------------------------------------------------*/
  730. static int __init omap2_init_devices(void)
  731. {
  732. /* please keep these calls, and their implementations above,
  733. * in alphabetical order so they're easier to sort through.
  734. */
  735. omap_hsmmc_reset();
  736. omap_init_camera();
  737. omap_init_mbox();
  738. omap_init_mcspi();
  739. omap_init_pmu();
  740. omap_hdq_init();
  741. omap_init_sti();
  742. omap_init_sha1_md5();
  743. return 0;
  744. }
  745. arch_initcall(omap2_init_devices);