mlx5-abi.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_ABI_USER_H
  33. #define MLX5_ABI_USER_H
  34. #include <linux/types.h>
  35. #include <linux/if_ether.h> /* For ETH_ALEN. */
  36. enum {
  37. MLX5_QP_FLAG_SIGNATURE = 1 << 0,
  38. MLX5_QP_FLAG_SCATTER_CQE = 1 << 1,
  39. };
  40. enum {
  41. MLX5_SRQ_FLAG_SIGNATURE = 1 << 0,
  42. };
  43. enum {
  44. MLX5_WQ_FLAG_SIGNATURE = 1 << 0,
  45. };
  46. /* Increment this value if any changes that break userspace ABI
  47. * compatibility are made.
  48. */
  49. #define MLX5_IB_UVERBS_ABI_VERSION 1
  50. /* Make sure that all structs defined in this file remain laid out so
  51. * that they pack the same way on 32-bit and 64-bit architectures (to
  52. * avoid incompatibility between 32-bit userspace and 64-bit kernels).
  53. * In particular do not use pointer types -- pass pointers in __u64
  54. * instead.
  55. */
  56. struct mlx5_ib_alloc_ucontext_req {
  57. __u32 total_num_bfregs;
  58. __u32 num_low_latency_bfregs;
  59. };
  60. enum mlx5_lib_caps {
  61. MLX5_LIB_CAP_4K_UAR = (__u64)1 << 0,
  62. };
  63. struct mlx5_ib_alloc_ucontext_req_v2 {
  64. __u32 total_num_bfregs;
  65. __u32 num_low_latency_bfregs;
  66. __u32 flags;
  67. __u32 comp_mask;
  68. __u8 max_cqe_version;
  69. __u8 reserved0;
  70. __u16 reserved1;
  71. __u32 reserved2;
  72. __u64 lib_caps;
  73. };
  74. enum mlx5_ib_alloc_ucontext_resp_mask {
  75. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET = 1UL << 0,
  76. };
  77. enum mlx5_user_cmds_supp_uhw {
  78. MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE = 1 << 0,
  79. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH = 1 << 1,
  80. };
  81. /* The eth_min_inline response value is set to off-by-one vs the FW
  82. * returned value to allow user-space to deal with older kernels.
  83. */
  84. enum mlx5_user_inline_mode {
  85. MLX5_USER_INLINE_MODE_NA,
  86. MLX5_USER_INLINE_MODE_NONE,
  87. MLX5_USER_INLINE_MODE_L2,
  88. MLX5_USER_INLINE_MODE_IP,
  89. MLX5_USER_INLINE_MODE_TCP_UDP,
  90. };
  91. struct mlx5_ib_alloc_ucontext_resp {
  92. __u32 qp_tab_size;
  93. __u32 bf_reg_size;
  94. __u32 tot_bfregs;
  95. __u32 cache_line_size;
  96. __u16 max_sq_desc_sz;
  97. __u16 max_rq_desc_sz;
  98. __u32 max_send_wqebb;
  99. __u32 max_recv_wr;
  100. __u32 max_srq_recv_wr;
  101. __u16 num_ports;
  102. __u16 reserved1;
  103. __u32 comp_mask;
  104. __u32 response_length;
  105. __u8 cqe_version;
  106. __u8 cmds_supp_uhw;
  107. __u8 eth_min_inline;
  108. __u8 reserved2;
  109. __u64 hca_core_clock_offset;
  110. __u32 log_uar_size;
  111. __u32 num_uars_per_page;
  112. };
  113. struct mlx5_ib_alloc_pd_resp {
  114. __u32 pdn;
  115. };
  116. struct mlx5_ib_tso_caps {
  117. __u32 max_tso; /* Maximum tso payload size in bytes */
  118. /* Corresponding bit will be set if qp type from
  119. * 'enum ib_qp_type' is supported, e.g.
  120. * supported_qpts |= 1 << IB_QPT_UD
  121. */
  122. __u32 supported_qpts;
  123. };
  124. struct mlx5_ib_rss_caps {
  125. __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  126. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  127. __u8 reserved[7];
  128. };
  129. enum mlx5_ib_cqe_comp_res_format {
  130. MLX5_IB_CQE_RES_FORMAT_HASH = 1 << 0,
  131. MLX5_IB_CQE_RES_FORMAT_CSUM = 1 << 1,
  132. MLX5_IB_CQE_RES_RESERVED = 1 << 2,
  133. };
  134. struct mlx5_ib_cqe_comp_caps {
  135. __u32 max_num;
  136. __u32 supported_format; /* enum mlx5_ib_cqe_comp_res_format */
  137. };
  138. struct mlx5_packet_pacing_caps {
  139. __u32 qp_rate_limit_min;
  140. __u32 qp_rate_limit_max; /* In kpbs */
  141. /* Corresponding bit will be set if qp type from
  142. * 'enum ib_qp_type' is supported, e.g.
  143. * supported_qpts |= 1 << IB_QPT_RAW_PACKET
  144. */
  145. __u32 supported_qpts;
  146. __u32 reserved;
  147. };
  148. struct mlx5_ib_query_device_resp {
  149. __u32 comp_mask;
  150. __u32 response_length;
  151. struct mlx5_ib_tso_caps tso_caps;
  152. struct mlx5_ib_rss_caps rss_caps;
  153. struct mlx5_ib_cqe_comp_caps cqe_comp_caps;
  154. struct mlx5_packet_pacing_caps packet_pacing_caps;
  155. __u32 mlx5_ib_support_multi_pkt_send_wqes;
  156. __u32 reserved;
  157. };
  158. struct mlx5_ib_create_cq {
  159. __u64 buf_addr;
  160. __u64 db_addr;
  161. __u32 cqe_size;
  162. __u8 cqe_comp_en;
  163. __u8 cqe_comp_res_format;
  164. __u16 reserved; /* explicit padding (optional on i386) */
  165. };
  166. struct mlx5_ib_create_cq_resp {
  167. __u32 cqn;
  168. __u32 reserved;
  169. };
  170. struct mlx5_ib_resize_cq {
  171. __u64 buf_addr;
  172. __u16 cqe_size;
  173. __u16 reserved0;
  174. __u32 reserved1;
  175. };
  176. struct mlx5_ib_create_srq {
  177. __u64 buf_addr;
  178. __u64 db_addr;
  179. __u32 flags;
  180. __u32 reserved0; /* explicit padding (optional on i386) */
  181. __u32 uidx;
  182. __u32 reserved1;
  183. };
  184. struct mlx5_ib_create_srq_resp {
  185. __u32 srqn;
  186. __u32 reserved;
  187. };
  188. struct mlx5_ib_create_qp {
  189. __u64 buf_addr;
  190. __u64 db_addr;
  191. __u32 sq_wqe_count;
  192. __u32 rq_wqe_count;
  193. __u32 rq_wqe_shift;
  194. __u32 flags;
  195. __u32 uidx;
  196. __u32 reserved0;
  197. __u64 sq_buf_addr;
  198. };
  199. /* RX Hash function flags */
  200. enum mlx5_rx_hash_function_flags {
  201. MLX5_RX_HASH_FUNC_TOEPLITZ = 1 << 0,
  202. };
  203. /*
  204. * RX Hash flags, these flags allows to set which incoming packet's field should
  205. * participates in RX Hash. Each flag represent certain packet's field,
  206. * when the flag is set the field that is represented by the flag will
  207. * participate in RX Hash calculation.
  208. * Note: *IPV4 and *IPV6 flags can't be enabled together on the same QP
  209. * and *TCP and *UDP flags can't be enabled together on the same QP.
  210. */
  211. enum mlx5_rx_hash_fields {
  212. MLX5_RX_HASH_SRC_IPV4 = 1 << 0,
  213. MLX5_RX_HASH_DST_IPV4 = 1 << 1,
  214. MLX5_RX_HASH_SRC_IPV6 = 1 << 2,
  215. MLX5_RX_HASH_DST_IPV6 = 1 << 3,
  216. MLX5_RX_HASH_SRC_PORT_TCP = 1 << 4,
  217. MLX5_RX_HASH_DST_PORT_TCP = 1 << 5,
  218. MLX5_RX_HASH_SRC_PORT_UDP = 1 << 6,
  219. MLX5_RX_HASH_DST_PORT_UDP = 1 << 7
  220. };
  221. struct mlx5_ib_create_qp_rss {
  222. __u64 rx_hash_fields_mask; /* enum mlx5_rx_hash_fields */
  223. __u8 rx_hash_function; /* enum mlx5_rx_hash_function_flags */
  224. __u8 rx_key_len; /* valid only for Toeplitz */
  225. __u8 reserved[6];
  226. __u8 rx_hash_key[128]; /* valid only for Toeplitz */
  227. __u32 comp_mask;
  228. __u32 reserved1;
  229. };
  230. struct mlx5_ib_create_qp_resp {
  231. __u32 bfreg_index;
  232. };
  233. struct mlx5_ib_alloc_mw {
  234. __u32 comp_mask;
  235. __u8 num_klms;
  236. __u8 reserved1;
  237. __u16 reserved2;
  238. };
  239. struct mlx5_ib_create_wq {
  240. __u64 buf_addr;
  241. __u64 db_addr;
  242. __u32 rq_wqe_count;
  243. __u32 rq_wqe_shift;
  244. __u32 user_index;
  245. __u32 flags;
  246. __u32 comp_mask;
  247. __u32 reserved;
  248. };
  249. struct mlx5_ib_create_ah_resp {
  250. __u32 response_length;
  251. __u8 dmac[ETH_ALEN];
  252. __u8 reserved[6];
  253. };
  254. struct mlx5_ib_create_wq_resp {
  255. __u32 response_length;
  256. __u32 reserved;
  257. };
  258. struct mlx5_ib_create_rwq_ind_tbl_resp {
  259. __u32 response_length;
  260. __u32 reserved;
  261. };
  262. struct mlx5_ib_modify_wq {
  263. __u32 comp_mask;
  264. __u32 reserved;
  265. };
  266. #endif /* MLX5_ABI_USER_H */