moxart_ether.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /* MOXA ART Ethernet (RTL8201CP) driver.
  2. *
  3. * Copyright (C) 2013 Jonas Jensen
  4. *
  5. * Jonas Jensen <jonas.jensen@gmail.com>
  6. *
  7. * Based on code from
  8. * Moxa Technology Co., Ltd. <www.moxa.com>
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/irq.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/crc32.h>
  26. #include <linux/crc32c.h>
  27. #include "moxart_ether.h"
  28. static inline void moxart_desc_write(u32 data, u32 *desc)
  29. {
  30. *desc = cpu_to_le32(data);
  31. }
  32. static inline u32 moxart_desc_read(u32 *desc)
  33. {
  34. return le32_to_cpu(*desc);
  35. }
  36. static inline void moxart_emac_write(struct net_device *ndev,
  37. unsigned int reg, unsigned long value)
  38. {
  39. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  40. writel(value, priv->base + reg);
  41. }
  42. static void moxart_update_mac_address(struct net_device *ndev)
  43. {
  44. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS,
  45. ((ndev->dev_addr[0] << 8) | (ndev->dev_addr[1])));
  46. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS + 4,
  47. ((ndev->dev_addr[2] << 24) |
  48. (ndev->dev_addr[3] << 16) |
  49. (ndev->dev_addr[4] << 8) |
  50. (ndev->dev_addr[5])));
  51. }
  52. static int moxart_set_mac_address(struct net_device *ndev, void *addr)
  53. {
  54. struct sockaddr *address = addr;
  55. if (!is_valid_ether_addr(address->sa_data))
  56. return -EADDRNOTAVAIL;
  57. memcpy(ndev->dev_addr, address->sa_data, ndev->addr_len);
  58. moxart_update_mac_address(ndev);
  59. return 0;
  60. }
  61. static void moxart_mac_free_memory(struct net_device *ndev)
  62. {
  63. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  64. int i;
  65. for (i = 0; i < RX_DESC_NUM; i++)
  66. dma_unmap_single(&ndev->dev, priv->rx_mapping[i],
  67. priv->rx_buf_size, DMA_FROM_DEVICE);
  68. if (priv->tx_desc_base)
  69. dma_free_coherent(NULL, TX_REG_DESC_SIZE * TX_DESC_NUM,
  70. priv->tx_desc_base, priv->tx_base);
  71. if (priv->rx_desc_base)
  72. dma_free_coherent(NULL, RX_REG_DESC_SIZE * RX_DESC_NUM,
  73. priv->rx_desc_base, priv->rx_base);
  74. kfree(priv->tx_buf_base);
  75. kfree(priv->rx_buf_base);
  76. }
  77. static void moxart_mac_reset(struct net_device *ndev)
  78. {
  79. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  80. writel(SW_RST, priv->base + REG_MAC_CTRL);
  81. while (readl(priv->base + REG_MAC_CTRL) & SW_RST)
  82. mdelay(10);
  83. writel(0, priv->base + REG_INTERRUPT_MASK);
  84. priv->reg_maccr = RX_BROADPKT | FULLDUP | CRC_APD | RX_FTL;
  85. }
  86. static void moxart_mac_enable(struct net_device *ndev)
  87. {
  88. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  89. writel(0x00001010, priv->base + REG_INT_TIMER_CTRL);
  90. writel(0x00000001, priv->base + REG_APOLL_TIMER_CTRL);
  91. writel(0x00000390, priv->base + REG_DMA_BLEN_CTRL);
  92. priv->reg_imr |= (RPKT_FINISH_M | XPKT_FINISH_M);
  93. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  94. priv->reg_maccr |= (RCV_EN | XMT_EN | RDMA_EN | XDMA_EN);
  95. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  96. }
  97. static void moxart_mac_setup_desc_ring(struct net_device *ndev)
  98. {
  99. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  100. void *desc;
  101. int i;
  102. for (i = 0; i < TX_DESC_NUM; i++) {
  103. desc = priv->tx_desc_base + i * TX_REG_DESC_SIZE;
  104. memset(desc, 0, TX_REG_DESC_SIZE);
  105. priv->tx_buf[i] = priv->tx_buf_base + priv->tx_buf_size * i;
  106. }
  107. moxart_desc_write(TX_DESC1_END, desc + TX_REG_OFFSET_DESC1);
  108. priv->tx_head = 0;
  109. priv->tx_tail = 0;
  110. for (i = 0; i < RX_DESC_NUM; i++) {
  111. desc = priv->rx_desc_base + i * RX_REG_DESC_SIZE;
  112. memset(desc, 0, RX_REG_DESC_SIZE);
  113. moxart_desc_write(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  114. moxart_desc_write(RX_BUF_SIZE & RX_DESC1_BUF_SIZE_MASK,
  115. desc + RX_REG_OFFSET_DESC1);
  116. priv->rx_buf[i] = priv->rx_buf_base + priv->rx_buf_size * i;
  117. priv->rx_mapping[i] = dma_map_single(&ndev->dev,
  118. priv->rx_buf[i],
  119. priv->rx_buf_size,
  120. DMA_FROM_DEVICE);
  121. if (dma_mapping_error(&ndev->dev, priv->rx_mapping[i]))
  122. netdev_err(ndev, "DMA mapping error\n");
  123. moxart_desc_write(priv->rx_mapping[i],
  124. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_PHYS);
  125. moxart_desc_write((uintptr_t)priv->rx_buf[i],
  126. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_VIRT);
  127. }
  128. moxart_desc_write(RX_DESC1_END, desc + RX_REG_OFFSET_DESC1);
  129. priv->rx_head = 0;
  130. /* reset the MAC controller TX/RX desciptor base address */
  131. writel(priv->tx_base, priv->base + REG_TXR_BASE_ADDRESS);
  132. writel(priv->rx_base, priv->base + REG_RXR_BASE_ADDRESS);
  133. }
  134. static int moxart_mac_open(struct net_device *ndev)
  135. {
  136. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  137. if (!is_valid_ether_addr(ndev->dev_addr))
  138. return -EADDRNOTAVAIL;
  139. napi_enable(&priv->napi);
  140. moxart_mac_reset(ndev);
  141. moxart_update_mac_address(ndev);
  142. moxart_mac_setup_desc_ring(ndev);
  143. moxart_mac_enable(ndev);
  144. netif_start_queue(ndev);
  145. netdev_dbg(ndev, "%s: IMR=0x%x, MACCR=0x%x\n",
  146. __func__, readl(priv->base + REG_INTERRUPT_MASK),
  147. readl(priv->base + REG_MAC_CTRL));
  148. return 0;
  149. }
  150. static int moxart_mac_stop(struct net_device *ndev)
  151. {
  152. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  153. napi_disable(&priv->napi);
  154. netif_stop_queue(ndev);
  155. /* disable all interrupts */
  156. writel(0, priv->base + REG_INTERRUPT_MASK);
  157. /* disable all functions */
  158. writel(0, priv->base + REG_MAC_CTRL);
  159. return 0;
  160. }
  161. static int moxart_rx_poll(struct napi_struct *napi, int budget)
  162. {
  163. struct moxart_mac_priv_t *priv = container_of(napi,
  164. struct moxart_mac_priv_t,
  165. napi);
  166. struct net_device *ndev = priv->ndev;
  167. struct sk_buff *skb;
  168. void *desc;
  169. unsigned int desc0, len;
  170. int rx_head = priv->rx_head;
  171. int rx = 0;
  172. while (rx < budget) {
  173. desc = priv->rx_desc_base + (RX_REG_DESC_SIZE * rx_head);
  174. desc0 = moxart_desc_read(desc + RX_REG_OFFSET_DESC0);
  175. rmb(); /* ensure desc0 is up to date */
  176. if (desc0 & RX_DESC0_DMA_OWN)
  177. break;
  178. if (desc0 & (RX_DESC0_ERR | RX_DESC0_CRC_ERR | RX_DESC0_FTL |
  179. RX_DESC0_RUNT | RX_DESC0_ODD_NB)) {
  180. net_dbg_ratelimited("packet error\n");
  181. priv->stats.rx_dropped++;
  182. priv->stats.rx_errors++;
  183. goto rx_next;
  184. }
  185. len = desc0 & RX_DESC0_FRAME_LEN_MASK;
  186. if (len > RX_BUF_SIZE)
  187. len = RX_BUF_SIZE;
  188. dma_sync_single_for_cpu(&ndev->dev,
  189. priv->rx_mapping[rx_head],
  190. priv->rx_buf_size, DMA_FROM_DEVICE);
  191. skb = netdev_alloc_skb_ip_align(ndev, len);
  192. if (unlikely(!skb)) {
  193. net_dbg_ratelimited("netdev_alloc_skb_ip_align failed\n");
  194. priv->stats.rx_dropped++;
  195. priv->stats.rx_errors++;
  196. goto rx_next;
  197. }
  198. memcpy(skb->data, priv->rx_buf[rx_head], len);
  199. skb_put(skb, len);
  200. skb->protocol = eth_type_trans(skb, ndev);
  201. napi_gro_receive(&priv->napi, skb);
  202. rx++;
  203. priv->stats.rx_packets++;
  204. priv->stats.rx_bytes += len;
  205. if (desc0 & RX_DESC0_MULTICAST)
  206. priv->stats.multicast++;
  207. rx_next:
  208. wmb(); /* prevent setting ownership back too early */
  209. moxart_desc_write(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  210. rx_head = RX_NEXT(rx_head);
  211. priv->rx_head = rx_head;
  212. }
  213. if (rx < budget) {
  214. napi_complete(napi);
  215. }
  216. priv->reg_imr |= RPKT_FINISH_M;
  217. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  218. return rx;
  219. }
  220. static void moxart_tx_finished(struct net_device *ndev)
  221. {
  222. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  223. unsigned tx_head = priv->tx_head;
  224. unsigned tx_tail = priv->tx_tail;
  225. while (tx_tail != tx_head) {
  226. dma_unmap_single(&ndev->dev, priv->tx_mapping[tx_tail],
  227. priv->tx_len[tx_tail], DMA_TO_DEVICE);
  228. priv->stats.tx_packets++;
  229. priv->stats.tx_bytes += priv->tx_skb[tx_tail]->len;
  230. dev_kfree_skb_irq(priv->tx_skb[tx_tail]);
  231. priv->tx_skb[tx_tail] = NULL;
  232. tx_tail = TX_NEXT(tx_tail);
  233. }
  234. priv->tx_tail = tx_tail;
  235. }
  236. static irqreturn_t moxart_mac_interrupt(int irq, void *dev_id)
  237. {
  238. struct net_device *ndev = (struct net_device *) dev_id;
  239. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  240. unsigned int ists = readl(priv->base + REG_INTERRUPT_STATUS);
  241. if (ists & XPKT_OK_INT_STS)
  242. moxart_tx_finished(ndev);
  243. if (ists & RPKT_FINISH) {
  244. if (napi_schedule_prep(&priv->napi)) {
  245. priv->reg_imr &= ~RPKT_FINISH_M;
  246. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  247. __napi_schedule(&priv->napi);
  248. }
  249. }
  250. return IRQ_HANDLED;
  251. }
  252. static int moxart_mac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  253. {
  254. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  255. void *desc;
  256. unsigned int len;
  257. unsigned int tx_head = priv->tx_head;
  258. u32 txdes1;
  259. int ret = NETDEV_TX_BUSY;
  260. desc = priv->tx_desc_base + (TX_REG_DESC_SIZE * tx_head);
  261. spin_lock_irq(&priv->txlock);
  262. if (moxart_desc_read(desc + TX_REG_OFFSET_DESC0) & TX_DESC0_DMA_OWN) {
  263. net_dbg_ratelimited("no TX space for packet\n");
  264. priv->stats.tx_dropped++;
  265. goto out_unlock;
  266. }
  267. rmb(); /* ensure data is only read that had TX_DESC0_DMA_OWN cleared */
  268. len = skb->len > TX_BUF_SIZE ? TX_BUF_SIZE : skb->len;
  269. priv->tx_mapping[tx_head] = dma_map_single(&ndev->dev, skb->data,
  270. len, DMA_TO_DEVICE);
  271. if (dma_mapping_error(&ndev->dev, priv->tx_mapping[tx_head])) {
  272. netdev_err(ndev, "DMA mapping error\n");
  273. goto out_unlock;
  274. }
  275. priv->tx_len[tx_head] = len;
  276. priv->tx_skb[tx_head] = skb;
  277. moxart_desc_write(priv->tx_mapping[tx_head],
  278. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_PHYS);
  279. moxart_desc_write((uintptr_t)skb->data,
  280. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_VIRT);
  281. if (skb->len < ETH_ZLEN) {
  282. memset(&skb->data[skb->len],
  283. 0, ETH_ZLEN - skb->len);
  284. len = ETH_ZLEN;
  285. }
  286. dma_sync_single_for_device(&ndev->dev, priv->tx_mapping[tx_head],
  287. priv->tx_buf_size, DMA_TO_DEVICE);
  288. txdes1 = TX_DESC1_LTS | TX_DESC1_FTS | (len & TX_DESC1_BUF_SIZE_MASK);
  289. if (tx_head == TX_DESC_NUM_MASK)
  290. txdes1 |= TX_DESC1_END;
  291. moxart_desc_write(txdes1, desc + TX_REG_OFFSET_DESC1);
  292. wmb(); /* flush descriptor before transferring ownership */
  293. moxart_desc_write(TX_DESC0_DMA_OWN, desc + TX_REG_OFFSET_DESC0);
  294. /* start to send packet */
  295. writel(0xffffffff, priv->base + REG_TX_POLL_DEMAND);
  296. priv->tx_head = TX_NEXT(tx_head);
  297. netif_trans_update(ndev);
  298. ret = NETDEV_TX_OK;
  299. out_unlock:
  300. spin_unlock_irq(&priv->txlock);
  301. return ret;
  302. }
  303. static struct net_device_stats *moxart_mac_get_stats(struct net_device *ndev)
  304. {
  305. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  306. return &priv->stats;
  307. }
  308. static void moxart_mac_setmulticast(struct net_device *ndev)
  309. {
  310. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  311. struct netdev_hw_addr *ha;
  312. int crc_val;
  313. netdev_for_each_mc_addr(ha, ndev) {
  314. crc_val = crc32_le(~0, ha->addr, ETH_ALEN);
  315. crc_val = (crc_val >> 26) & 0x3f;
  316. if (crc_val >= 32) {
  317. writel(readl(priv->base + REG_MCAST_HASH_TABLE1) |
  318. (1UL << (crc_val - 32)),
  319. priv->base + REG_MCAST_HASH_TABLE1);
  320. } else {
  321. writel(readl(priv->base + REG_MCAST_HASH_TABLE0) |
  322. (1UL << crc_val),
  323. priv->base + REG_MCAST_HASH_TABLE0);
  324. }
  325. }
  326. }
  327. static void moxart_mac_set_rx_mode(struct net_device *ndev)
  328. {
  329. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  330. spin_lock_irq(&priv->txlock);
  331. (ndev->flags & IFF_PROMISC) ? (priv->reg_maccr |= RCV_ALL) :
  332. (priv->reg_maccr &= ~RCV_ALL);
  333. (ndev->flags & IFF_ALLMULTI) ? (priv->reg_maccr |= RX_MULTIPKT) :
  334. (priv->reg_maccr &= ~RX_MULTIPKT);
  335. if ((ndev->flags & IFF_MULTICAST) && netdev_mc_count(ndev)) {
  336. priv->reg_maccr |= HT_MULTI_EN;
  337. moxart_mac_setmulticast(ndev);
  338. } else {
  339. priv->reg_maccr &= ~HT_MULTI_EN;
  340. }
  341. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  342. spin_unlock_irq(&priv->txlock);
  343. }
  344. static struct net_device_ops moxart_netdev_ops = {
  345. .ndo_open = moxart_mac_open,
  346. .ndo_stop = moxart_mac_stop,
  347. .ndo_start_xmit = moxart_mac_start_xmit,
  348. .ndo_get_stats = moxart_mac_get_stats,
  349. .ndo_set_rx_mode = moxart_mac_set_rx_mode,
  350. .ndo_set_mac_address = moxart_set_mac_address,
  351. .ndo_validate_addr = eth_validate_addr,
  352. .ndo_change_mtu = eth_change_mtu,
  353. };
  354. static int moxart_mac_probe(struct platform_device *pdev)
  355. {
  356. struct device *p_dev = &pdev->dev;
  357. struct device_node *node = p_dev->of_node;
  358. struct net_device *ndev;
  359. struct moxart_mac_priv_t *priv;
  360. struct resource *res;
  361. unsigned int irq;
  362. int ret;
  363. ndev = alloc_etherdev(sizeof(struct moxart_mac_priv_t));
  364. if (!ndev)
  365. return -ENOMEM;
  366. irq = irq_of_parse_and_map(node, 0);
  367. if (irq <= 0) {
  368. netdev_err(ndev, "irq_of_parse_and_map failed\n");
  369. ret = -EINVAL;
  370. goto irq_map_fail;
  371. }
  372. priv = netdev_priv(ndev);
  373. priv->ndev = ndev;
  374. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  375. ndev->base_addr = res->start;
  376. priv->base = devm_ioremap_resource(p_dev, res);
  377. if (IS_ERR(priv->base)) {
  378. dev_err(p_dev, "devm_ioremap_resource failed\n");
  379. ret = PTR_ERR(priv->base);
  380. goto init_fail;
  381. }
  382. spin_lock_init(&priv->txlock);
  383. priv->tx_buf_size = TX_BUF_SIZE;
  384. priv->rx_buf_size = RX_BUF_SIZE;
  385. priv->tx_desc_base = dma_alloc_coherent(NULL, TX_REG_DESC_SIZE *
  386. TX_DESC_NUM, &priv->tx_base,
  387. GFP_DMA | GFP_KERNEL);
  388. if (priv->tx_desc_base == NULL) {
  389. ret = -ENOMEM;
  390. goto init_fail;
  391. }
  392. priv->rx_desc_base = dma_alloc_coherent(NULL, RX_REG_DESC_SIZE *
  393. RX_DESC_NUM, &priv->rx_base,
  394. GFP_DMA | GFP_KERNEL);
  395. if (priv->rx_desc_base == NULL) {
  396. ret = -ENOMEM;
  397. goto init_fail;
  398. }
  399. priv->tx_buf_base = kmalloc(priv->tx_buf_size * TX_DESC_NUM,
  400. GFP_ATOMIC);
  401. if (!priv->tx_buf_base) {
  402. ret = -ENOMEM;
  403. goto init_fail;
  404. }
  405. priv->rx_buf_base = kmalloc(priv->rx_buf_size * RX_DESC_NUM,
  406. GFP_ATOMIC);
  407. if (!priv->rx_buf_base) {
  408. ret = -ENOMEM;
  409. goto init_fail;
  410. }
  411. platform_set_drvdata(pdev, ndev);
  412. ret = devm_request_irq(p_dev, irq, moxart_mac_interrupt, 0,
  413. pdev->name, ndev);
  414. if (ret) {
  415. netdev_err(ndev, "devm_request_irq failed\n");
  416. goto init_fail;
  417. }
  418. ndev->netdev_ops = &moxart_netdev_ops;
  419. netif_napi_add(ndev, &priv->napi, moxart_rx_poll, RX_DESC_NUM);
  420. ndev->priv_flags |= IFF_UNICAST_FLT;
  421. ndev->irq = irq;
  422. SET_NETDEV_DEV(ndev, &pdev->dev);
  423. ret = register_netdev(ndev);
  424. if (ret) {
  425. free_netdev(ndev);
  426. goto init_fail;
  427. }
  428. netdev_dbg(ndev, "%s: IRQ=%d address=%pM\n",
  429. __func__, ndev->irq, ndev->dev_addr);
  430. return 0;
  431. init_fail:
  432. netdev_err(ndev, "init failed\n");
  433. moxart_mac_free_memory(ndev);
  434. irq_map_fail:
  435. free_netdev(ndev);
  436. return ret;
  437. }
  438. static int moxart_remove(struct platform_device *pdev)
  439. {
  440. struct net_device *ndev = platform_get_drvdata(pdev);
  441. unregister_netdev(ndev);
  442. free_irq(ndev->irq, ndev);
  443. moxart_mac_free_memory(ndev);
  444. free_netdev(ndev);
  445. return 0;
  446. }
  447. static const struct of_device_id moxart_mac_match[] = {
  448. { .compatible = "moxa,moxart-mac" },
  449. { }
  450. };
  451. MODULE_DEVICE_TABLE(of, moxart_mac_match);
  452. static struct platform_driver moxart_mac_driver = {
  453. .probe = moxart_mac_probe,
  454. .remove = moxart_remove,
  455. .driver = {
  456. .name = "moxart-ethernet",
  457. .of_match_table = moxart_mac_match,
  458. },
  459. };
  460. module_platform_driver(moxart_mac_driver);
  461. MODULE_DESCRIPTION("MOXART RTL8201CP Ethernet driver");
  462. MODULE_LICENSE("GPL v2");
  463. MODULE_AUTHOR("Jonas Jensen <jonas.jensen@gmail.com>");