fm10k_pci.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342
  1. /* Intel(R) Ethernet Switch Host Interface Driver
  2. * Copyright(c) 2013 - 2016 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. */
  20. #include <linux/module.h>
  21. #include <linux/aer.h>
  22. #include "fm10k.h"
  23. static const struct fm10k_info *fm10k_info_tbl[] = {
  24. [fm10k_device_pf] = &fm10k_pf_info,
  25. [fm10k_device_vf] = &fm10k_vf_info,
  26. };
  27. /**
  28. * fm10k_pci_tbl - PCI Device ID Table
  29. *
  30. * Wildcard entries (PCI_ANY_ID) should come last
  31. * Last entry must be all 0s
  32. *
  33. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  34. * Class, Class Mask, private data (not used) }
  35. */
  36. static const struct pci_device_id fm10k_pci_tbl[] = {
  37. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_PF), fm10k_device_pf },
  38. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_VF), fm10k_device_vf },
  39. /* required last entry */
  40. { 0, }
  41. };
  42. MODULE_DEVICE_TABLE(pci, fm10k_pci_tbl);
  43. u16 fm10k_read_pci_cfg_word(struct fm10k_hw *hw, u32 reg)
  44. {
  45. struct fm10k_intfc *interface = hw->back;
  46. u16 value = 0;
  47. if (FM10K_REMOVED(hw->hw_addr))
  48. return ~value;
  49. pci_read_config_word(interface->pdev, reg, &value);
  50. if (value == 0xFFFF)
  51. fm10k_write_flush(hw);
  52. return value;
  53. }
  54. u32 fm10k_read_reg(struct fm10k_hw *hw, int reg)
  55. {
  56. u32 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  57. u32 value = 0;
  58. if (FM10K_REMOVED(hw_addr))
  59. return ~value;
  60. value = readl(&hw_addr[reg]);
  61. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  62. struct fm10k_intfc *interface = hw->back;
  63. struct net_device *netdev = interface->netdev;
  64. hw->hw_addr = NULL;
  65. netif_device_detach(netdev);
  66. netdev_err(netdev, "PCIe link lost, device now detached\n");
  67. }
  68. return value;
  69. }
  70. static int fm10k_hw_ready(struct fm10k_intfc *interface)
  71. {
  72. struct fm10k_hw *hw = &interface->hw;
  73. fm10k_write_flush(hw);
  74. return FM10K_REMOVED(hw->hw_addr) ? -ENODEV : 0;
  75. }
  76. void fm10k_service_event_schedule(struct fm10k_intfc *interface)
  77. {
  78. if (!test_bit(__FM10K_SERVICE_DISABLE, &interface->state) &&
  79. !test_and_set_bit(__FM10K_SERVICE_SCHED, &interface->state))
  80. queue_work(fm10k_workqueue, &interface->service_task);
  81. }
  82. static void fm10k_service_event_complete(struct fm10k_intfc *interface)
  83. {
  84. WARN_ON(!test_bit(__FM10K_SERVICE_SCHED, &interface->state));
  85. /* flush memory to make sure state is correct before next watchog */
  86. smp_mb__before_atomic();
  87. clear_bit(__FM10K_SERVICE_SCHED, &interface->state);
  88. }
  89. /**
  90. * fm10k_service_timer - Timer Call-back
  91. * @data: pointer to interface cast into an unsigned long
  92. **/
  93. static void fm10k_service_timer(unsigned long data)
  94. {
  95. struct fm10k_intfc *interface = (struct fm10k_intfc *)data;
  96. /* Reset the timer */
  97. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  98. fm10k_service_event_schedule(interface);
  99. }
  100. static void fm10k_detach_subtask(struct fm10k_intfc *interface)
  101. {
  102. struct net_device *netdev = interface->netdev;
  103. /* do nothing if device is still present or hw_addr is set */
  104. if (netif_device_present(netdev) || interface->hw.hw_addr)
  105. return;
  106. rtnl_lock();
  107. if (netif_running(netdev))
  108. dev_close(netdev);
  109. rtnl_unlock();
  110. }
  111. static void fm10k_reinit(struct fm10k_intfc *interface)
  112. {
  113. struct net_device *netdev = interface->netdev;
  114. struct fm10k_hw *hw = &interface->hw;
  115. int err;
  116. WARN_ON(in_interrupt());
  117. /* put off any impending NetWatchDogTimeout */
  118. netif_trans_update(netdev);
  119. while (test_and_set_bit(__FM10K_RESETTING, &interface->state))
  120. usleep_range(1000, 2000);
  121. rtnl_lock();
  122. fm10k_iov_suspend(interface->pdev);
  123. if (netif_running(netdev))
  124. fm10k_close(netdev);
  125. fm10k_mbx_free_irq(interface);
  126. /* free interrupts */
  127. fm10k_clear_queueing_scheme(interface);
  128. /* delay any future reset requests */
  129. interface->last_reset = jiffies + (10 * HZ);
  130. /* reset and initialize the hardware so it is in a known state */
  131. err = hw->mac.ops.reset_hw(hw);
  132. if (err) {
  133. dev_err(&interface->pdev->dev, "reset_hw failed: %d\n", err);
  134. goto reinit_err;
  135. }
  136. err = hw->mac.ops.init_hw(hw);
  137. if (err) {
  138. dev_err(&interface->pdev->dev, "init_hw failed: %d\n", err);
  139. goto reinit_err;
  140. }
  141. err = fm10k_init_queueing_scheme(interface);
  142. if (err) {
  143. dev_err(&interface->pdev->dev,
  144. "init_queueing_scheme failed: %d\n", err);
  145. goto reinit_err;
  146. }
  147. /* reassociate interrupts */
  148. err = fm10k_mbx_request_irq(interface);
  149. if (err)
  150. goto err_mbx_irq;
  151. err = fm10k_hw_ready(interface);
  152. if (err)
  153. goto err_open;
  154. /* update hardware address for VFs if perm_addr has changed */
  155. if (hw->mac.type == fm10k_mac_vf) {
  156. if (is_valid_ether_addr(hw->mac.perm_addr)) {
  157. ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
  158. ether_addr_copy(netdev->perm_addr, hw->mac.perm_addr);
  159. ether_addr_copy(netdev->dev_addr, hw->mac.perm_addr);
  160. netdev->addr_assign_type &= ~NET_ADDR_RANDOM;
  161. }
  162. if (hw->mac.vlan_override)
  163. netdev->features &= ~NETIF_F_HW_VLAN_CTAG_RX;
  164. else
  165. netdev->features |= NETIF_F_HW_VLAN_CTAG_RX;
  166. }
  167. err = netif_running(netdev) ? fm10k_open(netdev) : 0;
  168. if (err)
  169. goto err_open;
  170. fm10k_iov_resume(interface->pdev);
  171. rtnl_unlock();
  172. clear_bit(__FM10K_RESETTING, &interface->state);
  173. return;
  174. err_open:
  175. fm10k_mbx_free_irq(interface);
  176. err_mbx_irq:
  177. fm10k_clear_queueing_scheme(interface);
  178. reinit_err:
  179. netif_device_detach(netdev);
  180. rtnl_unlock();
  181. clear_bit(__FM10K_RESETTING, &interface->state);
  182. }
  183. static void fm10k_reset_subtask(struct fm10k_intfc *interface)
  184. {
  185. if (!(interface->flags & FM10K_FLAG_RESET_REQUESTED))
  186. return;
  187. interface->flags &= ~FM10K_FLAG_RESET_REQUESTED;
  188. netdev_err(interface->netdev, "Reset interface\n");
  189. fm10k_reinit(interface);
  190. }
  191. /**
  192. * fm10k_configure_swpri_map - Configure Receive SWPRI to PC mapping
  193. * @interface: board private structure
  194. *
  195. * Configure the SWPRI to PC mapping for the port.
  196. **/
  197. static void fm10k_configure_swpri_map(struct fm10k_intfc *interface)
  198. {
  199. struct net_device *netdev = interface->netdev;
  200. struct fm10k_hw *hw = &interface->hw;
  201. int i;
  202. /* clear flag indicating update is needed */
  203. interface->flags &= ~FM10K_FLAG_SWPRI_CONFIG;
  204. /* these registers are only available on the PF */
  205. if (hw->mac.type != fm10k_mac_pf)
  206. return;
  207. /* configure SWPRI to PC map */
  208. for (i = 0; i < FM10K_SWPRI_MAX; i++)
  209. fm10k_write_reg(hw, FM10K_SWPRI_MAP(i),
  210. netdev_get_prio_tc_map(netdev, i));
  211. }
  212. /**
  213. * fm10k_watchdog_update_host_state - Update the link status based on host.
  214. * @interface: board private structure
  215. **/
  216. static void fm10k_watchdog_update_host_state(struct fm10k_intfc *interface)
  217. {
  218. struct fm10k_hw *hw = &interface->hw;
  219. s32 err;
  220. if (test_bit(__FM10K_LINK_DOWN, &interface->state)) {
  221. interface->host_ready = false;
  222. if (time_is_after_jiffies(interface->link_down_event))
  223. return;
  224. clear_bit(__FM10K_LINK_DOWN, &interface->state);
  225. }
  226. if (interface->flags & FM10K_FLAG_SWPRI_CONFIG) {
  227. if (rtnl_trylock()) {
  228. fm10k_configure_swpri_map(interface);
  229. rtnl_unlock();
  230. }
  231. }
  232. /* lock the mailbox for transmit and receive */
  233. fm10k_mbx_lock(interface);
  234. err = hw->mac.ops.get_host_state(hw, &interface->host_ready);
  235. if (err && time_is_before_jiffies(interface->last_reset))
  236. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  237. /* free the lock */
  238. fm10k_mbx_unlock(interface);
  239. }
  240. /**
  241. * fm10k_mbx_subtask - Process upstream and downstream mailboxes
  242. * @interface: board private structure
  243. *
  244. * This function will process both the upstream and downstream mailboxes.
  245. **/
  246. static void fm10k_mbx_subtask(struct fm10k_intfc *interface)
  247. {
  248. /* process upstream mailbox and update device state */
  249. fm10k_watchdog_update_host_state(interface);
  250. /* process downstream mailboxes */
  251. fm10k_iov_mbx(interface);
  252. }
  253. /**
  254. * fm10k_watchdog_host_is_ready - Update netdev status based on host ready
  255. * @interface: board private structure
  256. **/
  257. static void fm10k_watchdog_host_is_ready(struct fm10k_intfc *interface)
  258. {
  259. struct net_device *netdev = interface->netdev;
  260. /* only continue if link state is currently down */
  261. if (netif_carrier_ok(netdev))
  262. return;
  263. netif_info(interface, drv, netdev, "NIC Link is up\n");
  264. netif_carrier_on(netdev);
  265. netif_tx_wake_all_queues(netdev);
  266. }
  267. /**
  268. * fm10k_watchdog_host_not_ready - Update netdev status based on host not ready
  269. * @interface: board private structure
  270. **/
  271. static void fm10k_watchdog_host_not_ready(struct fm10k_intfc *interface)
  272. {
  273. struct net_device *netdev = interface->netdev;
  274. /* only continue if link state is currently up */
  275. if (!netif_carrier_ok(netdev))
  276. return;
  277. netif_info(interface, drv, netdev, "NIC Link is down\n");
  278. netif_carrier_off(netdev);
  279. netif_tx_stop_all_queues(netdev);
  280. }
  281. /**
  282. * fm10k_update_stats - Update the board statistics counters.
  283. * @interface: board private structure
  284. **/
  285. void fm10k_update_stats(struct fm10k_intfc *interface)
  286. {
  287. struct net_device_stats *net_stats = &interface->netdev->stats;
  288. struct fm10k_hw *hw = &interface->hw;
  289. u64 hw_csum_tx_good = 0, hw_csum_rx_good = 0, rx_length_errors = 0;
  290. u64 rx_switch_errors = 0, rx_drops = 0, rx_pp_errors = 0;
  291. u64 rx_link_errors = 0;
  292. u64 rx_errors = 0, rx_csum_errors = 0, tx_csum_errors = 0;
  293. u64 restart_queue = 0, tx_busy = 0, alloc_failed = 0;
  294. u64 rx_bytes_nic = 0, rx_pkts_nic = 0, rx_drops_nic = 0;
  295. u64 tx_bytes_nic = 0, tx_pkts_nic = 0;
  296. u64 bytes, pkts;
  297. int i;
  298. /* do not allow stats update via service task for next second */
  299. interface->next_stats_update = jiffies + HZ;
  300. /* gather some stats to the interface struct that are per queue */
  301. for (bytes = 0, pkts = 0, i = 0; i < interface->num_tx_queues; i++) {
  302. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  303. restart_queue += tx_ring->tx_stats.restart_queue;
  304. tx_busy += tx_ring->tx_stats.tx_busy;
  305. tx_csum_errors += tx_ring->tx_stats.csum_err;
  306. bytes += tx_ring->stats.bytes;
  307. pkts += tx_ring->stats.packets;
  308. hw_csum_tx_good += tx_ring->tx_stats.csum_good;
  309. }
  310. interface->restart_queue = restart_queue;
  311. interface->tx_busy = tx_busy;
  312. net_stats->tx_bytes = bytes;
  313. net_stats->tx_packets = pkts;
  314. interface->tx_csum_errors = tx_csum_errors;
  315. interface->hw_csum_tx_good = hw_csum_tx_good;
  316. /* gather some stats to the interface struct that are per queue */
  317. for (bytes = 0, pkts = 0, i = 0; i < interface->num_rx_queues; i++) {
  318. struct fm10k_ring *rx_ring = interface->rx_ring[i];
  319. bytes += rx_ring->stats.bytes;
  320. pkts += rx_ring->stats.packets;
  321. alloc_failed += rx_ring->rx_stats.alloc_failed;
  322. rx_csum_errors += rx_ring->rx_stats.csum_err;
  323. rx_errors += rx_ring->rx_stats.errors;
  324. hw_csum_rx_good += rx_ring->rx_stats.csum_good;
  325. rx_switch_errors += rx_ring->rx_stats.switch_errors;
  326. rx_drops += rx_ring->rx_stats.drops;
  327. rx_pp_errors += rx_ring->rx_stats.pp_errors;
  328. rx_link_errors += rx_ring->rx_stats.link_errors;
  329. rx_length_errors += rx_ring->rx_stats.length_errors;
  330. }
  331. net_stats->rx_bytes = bytes;
  332. net_stats->rx_packets = pkts;
  333. interface->alloc_failed = alloc_failed;
  334. interface->rx_csum_errors = rx_csum_errors;
  335. interface->hw_csum_rx_good = hw_csum_rx_good;
  336. interface->rx_switch_errors = rx_switch_errors;
  337. interface->rx_drops = rx_drops;
  338. interface->rx_pp_errors = rx_pp_errors;
  339. interface->rx_link_errors = rx_link_errors;
  340. interface->rx_length_errors = rx_length_errors;
  341. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  342. for (i = 0; i < hw->mac.max_queues; i++) {
  343. struct fm10k_hw_stats_q *q = &interface->stats.q[i];
  344. tx_bytes_nic += q->tx_bytes.count;
  345. tx_pkts_nic += q->tx_packets.count;
  346. rx_bytes_nic += q->rx_bytes.count;
  347. rx_pkts_nic += q->rx_packets.count;
  348. rx_drops_nic += q->rx_drops.count;
  349. }
  350. interface->tx_bytes_nic = tx_bytes_nic;
  351. interface->tx_packets_nic = tx_pkts_nic;
  352. interface->rx_bytes_nic = rx_bytes_nic;
  353. interface->rx_packets_nic = rx_pkts_nic;
  354. interface->rx_drops_nic = rx_drops_nic;
  355. /* Fill out the OS statistics structure */
  356. net_stats->rx_errors = rx_errors;
  357. net_stats->rx_dropped = interface->stats.nodesc_drop.count;
  358. }
  359. /**
  360. * fm10k_watchdog_flush_tx - flush queues on host not ready
  361. * @interface - pointer to the device interface structure
  362. **/
  363. static void fm10k_watchdog_flush_tx(struct fm10k_intfc *interface)
  364. {
  365. int some_tx_pending = 0;
  366. int i;
  367. /* nothing to do if carrier is up */
  368. if (netif_carrier_ok(interface->netdev))
  369. return;
  370. for (i = 0; i < interface->num_tx_queues; i++) {
  371. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  372. if (tx_ring->next_to_use != tx_ring->next_to_clean) {
  373. some_tx_pending = 1;
  374. break;
  375. }
  376. }
  377. /* We've lost link, so the controller stops DMA, but we've got
  378. * queued Tx work that's never going to get done, so reset
  379. * controller to flush Tx.
  380. */
  381. if (some_tx_pending)
  382. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  383. }
  384. /**
  385. * fm10k_watchdog_subtask - check and bring link up
  386. * @interface - pointer to the device interface structure
  387. **/
  388. static void fm10k_watchdog_subtask(struct fm10k_intfc *interface)
  389. {
  390. /* if interface is down do nothing */
  391. if (test_bit(__FM10K_DOWN, &interface->state) ||
  392. test_bit(__FM10K_RESETTING, &interface->state))
  393. return;
  394. if (interface->host_ready)
  395. fm10k_watchdog_host_is_ready(interface);
  396. else
  397. fm10k_watchdog_host_not_ready(interface);
  398. /* update stats only once every second */
  399. if (time_is_before_jiffies(interface->next_stats_update))
  400. fm10k_update_stats(interface);
  401. /* flush any uncompleted work */
  402. fm10k_watchdog_flush_tx(interface);
  403. }
  404. /**
  405. * fm10k_check_hang_subtask - check for hung queues and dropped interrupts
  406. * @interface - pointer to the device interface structure
  407. *
  408. * This function serves two purposes. First it strobes the interrupt lines
  409. * in order to make certain interrupts are occurring. Secondly it sets the
  410. * bits needed to check for TX hangs. As a result we should immediately
  411. * determine if a hang has occurred.
  412. */
  413. static void fm10k_check_hang_subtask(struct fm10k_intfc *interface)
  414. {
  415. int i;
  416. /* If we're down or resetting, just bail */
  417. if (test_bit(__FM10K_DOWN, &interface->state) ||
  418. test_bit(__FM10K_RESETTING, &interface->state))
  419. return;
  420. /* rate limit tx hang checks to only once every 2 seconds */
  421. if (time_is_after_eq_jiffies(interface->next_tx_hang_check))
  422. return;
  423. interface->next_tx_hang_check = jiffies + (2 * HZ);
  424. if (netif_carrier_ok(interface->netdev)) {
  425. /* Force detection of hung controller */
  426. for (i = 0; i < interface->num_tx_queues; i++)
  427. set_check_for_tx_hang(interface->tx_ring[i]);
  428. /* Rearm all in-use q_vectors for immediate firing */
  429. for (i = 0; i < interface->num_q_vectors; i++) {
  430. struct fm10k_q_vector *qv = interface->q_vector[i];
  431. if (!qv->tx.count && !qv->rx.count)
  432. continue;
  433. writel(FM10K_ITR_ENABLE | FM10K_ITR_PENDING2, qv->itr);
  434. }
  435. }
  436. }
  437. /**
  438. * fm10k_service_task - manages and runs subtasks
  439. * @work: pointer to work_struct containing our data
  440. **/
  441. static void fm10k_service_task(struct work_struct *work)
  442. {
  443. struct fm10k_intfc *interface;
  444. interface = container_of(work, struct fm10k_intfc, service_task);
  445. /* tasks run even when interface is down */
  446. fm10k_mbx_subtask(interface);
  447. fm10k_detach_subtask(interface);
  448. fm10k_reset_subtask(interface);
  449. /* tasks only run when interface is up */
  450. fm10k_watchdog_subtask(interface);
  451. fm10k_check_hang_subtask(interface);
  452. /* release lock on service events to allow scheduling next event */
  453. fm10k_service_event_complete(interface);
  454. }
  455. /**
  456. * fm10k_configure_tx_ring - Configure Tx ring after Reset
  457. * @interface: board private structure
  458. * @ring: structure containing ring specific data
  459. *
  460. * Configure the Tx descriptor ring after a reset.
  461. **/
  462. static void fm10k_configure_tx_ring(struct fm10k_intfc *interface,
  463. struct fm10k_ring *ring)
  464. {
  465. struct fm10k_hw *hw = &interface->hw;
  466. u64 tdba = ring->dma;
  467. u32 size = ring->count * sizeof(struct fm10k_tx_desc);
  468. u32 txint = FM10K_INT_MAP_DISABLE;
  469. u32 txdctl = BIT(FM10K_TXDCTL_MAX_TIME_SHIFT) | FM10K_TXDCTL_ENABLE;
  470. u8 reg_idx = ring->reg_idx;
  471. /* disable queue to avoid issues while updating state */
  472. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), 0);
  473. fm10k_write_flush(hw);
  474. /* possible poll here to verify ring resources have been cleaned */
  475. /* set location and size for descriptor ring */
  476. fm10k_write_reg(hw, FM10K_TDBAL(reg_idx), tdba & DMA_BIT_MASK(32));
  477. fm10k_write_reg(hw, FM10K_TDBAH(reg_idx), tdba >> 32);
  478. fm10k_write_reg(hw, FM10K_TDLEN(reg_idx), size);
  479. /* reset head and tail pointers */
  480. fm10k_write_reg(hw, FM10K_TDH(reg_idx), 0);
  481. fm10k_write_reg(hw, FM10K_TDT(reg_idx), 0);
  482. /* store tail pointer */
  483. ring->tail = &interface->uc_addr[FM10K_TDT(reg_idx)];
  484. /* reset ntu and ntc to place SW in sync with hardware */
  485. ring->next_to_clean = 0;
  486. ring->next_to_use = 0;
  487. /* Map interrupt */
  488. if (ring->q_vector) {
  489. txint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  490. txint |= FM10K_INT_MAP_TIMER0;
  491. }
  492. fm10k_write_reg(hw, FM10K_TXINT(reg_idx), txint);
  493. /* enable use of FTAG bit in Tx descriptor, register is RO for VF */
  494. fm10k_write_reg(hw, FM10K_PFVTCTL(reg_idx),
  495. FM10K_PFVTCTL_FTAG_DESC_ENABLE);
  496. /* Initialize XPS */
  497. if (!test_and_set_bit(__FM10K_TX_XPS_INIT_DONE, &ring->state) &&
  498. ring->q_vector)
  499. netif_set_xps_queue(ring->netdev,
  500. &ring->q_vector->affinity_mask,
  501. ring->queue_index);
  502. /* enable queue */
  503. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), txdctl);
  504. }
  505. /**
  506. * fm10k_enable_tx_ring - Verify Tx ring is enabled after configuration
  507. * @interface: board private structure
  508. * @ring: structure containing ring specific data
  509. *
  510. * Verify the Tx descriptor ring is ready for transmit.
  511. **/
  512. static void fm10k_enable_tx_ring(struct fm10k_intfc *interface,
  513. struct fm10k_ring *ring)
  514. {
  515. struct fm10k_hw *hw = &interface->hw;
  516. int wait_loop = 10;
  517. u32 txdctl;
  518. u8 reg_idx = ring->reg_idx;
  519. /* if we are already enabled just exit */
  520. if (fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx)) & FM10K_TXDCTL_ENABLE)
  521. return;
  522. /* poll to verify queue is enabled */
  523. do {
  524. usleep_range(1000, 2000);
  525. txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx));
  526. } while (!(txdctl & FM10K_TXDCTL_ENABLE) && --wait_loop);
  527. if (!wait_loop)
  528. netif_err(interface, drv, interface->netdev,
  529. "Could not enable Tx Queue %d\n", reg_idx);
  530. }
  531. /**
  532. * fm10k_configure_tx - Configure Transmit Unit after Reset
  533. * @interface: board private structure
  534. *
  535. * Configure the Tx unit of the MAC after a reset.
  536. **/
  537. static void fm10k_configure_tx(struct fm10k_intfc *interface)
  538. {
  539. int i;
  540. /* Setup the HW Tx Head and Tail descriptor pointers */
  541. for (i = 0; i < interface->num_tx_queues; i++)
  542. fm10k_configure_tx_ring(interface, interface->tx_ring[i]);
  543. /* poll here to verify that Tx rings are now enabled */
  544. for (i = 0; i < interface->num_tx_queues; i++)
  545. fm10k_enable_tx_ring(interface, interface->tx_ring[i]);
  546. }
  547. /**
  548. * fm10k_configure_rx_ring - Configure Rx ring after Reset
  549. * @interface: board private structure
  550. * @ring: structure containing ring specific data
  551. *
  552. * Configure the Rx descriptor ring after a reset.
  553. **/
  554. static void fm10k_configure_rx_ring(struct fm10k_intfc *interface,
  555. struct fm10k_ring *ring)
  556. {
  557. u64 rdba = ring->dma;
  558. struct fm10k_hw *hw = &interface->hw;
  559. u32 size = ring->count * sizeof(union fm10k_rx_desc);
  560. u32 rxqctl = FM10K_RXQCTL_ENABLE | FM10K_RXQCTL_PF;
  561. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  562. u32 srrctl = FM10K_SRRCTL_BUFFER_CHAINING_EN;
  563. u32 rxint = FM10K_INT_MAP_DISABLE;
  564. u8 rx_pause = interface->rx_pause;
  565. u8 reg_idx = ring->reg_idx;
  566. /* disable queue to avoid issues while updating state */
  567. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), 0);
  568. fm10k_write_flush(hw);
  569. /* possible poll here to verify ring resources have been cleaned */
  570. /* set location and size for descriptor ring */
  571. fm10k_write_reg(hw, FM10K_RDBAL(reg_idx), rdba & DMA_BIT_MASK(32));
  572. fm10k_write_reg(hw, FM10K_RDBAH(reg_idx), rdba >> 32);
  573. fm10k_write_reg(hw, FM10K_RDLEN(reg_idx), size);
  574. /* reset head and tail pointers */
  575. fm10k_write_reg(hw, FM10K_RDH(reg_idx), 0);
  576. fm10k_write_reg(hw, FM10K_RDT(reg_idx), 0);
  577. /* store tail pointer */
  578. ring->tail = &interface->uc_addr[FM10K_RDT(reg_idx)];
  579. /* reset ntu and ntc to place SW in sync with hardware */
  580. ring->next_to_clean = 0;
  581. ring->next_to_use = 0;
  582. ring->next_to_alloc = 0;
  583. /* Configure the Rx buffer size for one buff without split */
  584. srrctl |= FM10K_RX_BUFSZ >> FM10K_SRRCTL_BSIZEPKT_SHIFT;
  585. /* Configure the Rx ring to suppress loopback packets */
  586. srrctl |= FM10K_SRRCTL_LOOPBACK_SUPPRESS;
  587. fm10k_write_reg(hw, FM10K_SRRCTL(reg_idx), srrctl);
  588. /* Enable drop on empty */
  589. #ifdef CONFIG_DCB
  590. if (interface->pfc_en)
  591. rx_pause = interface->pfc_en;
  592. #endif
  593. if (!(rx_pause & BIT(ring->qos_pc)))
  594. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  595. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  596. /* assign default VLAN to queue */
  597. ring->vid = hw->mac.default_vid;
  598. /* if we have an active VLAN, disable default VLAN ID */
  599. if (test_bit(hw->mac.default_vid, interface->active_vlans))
  600. ring->vid |= FM10K_VLAN_CLEAR;
  601. /* Map interrupt */
  602. if (ring->q_vector) {
  603. rxint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  604. rxint |= FM10K_INT_MAP_TIMER1;
  605. }
  606. fm10k_write_reg(hw, FM10K_RXINT(reg_idx), rxint);
  607. /* enable queue */
  608. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
  609. /* place buffers on ring for receive data */
  610. fm10k_alloc_rx_buffers(ring, fm10k_desc_unused(ring));
  611. }
  612. /**
  613. * fm10k_update_rx_drop_en - Configures the drop enable bits for Rx rings
  614. * @interface: board private structure
  615. *
  616. * Configure the drop enable bits for the Rx rings.
  617. **/
  618. void fm10k_update_rx_drop_en(struct fm10k_intfc *interface)
  619. {
  620. struct fm10k_hw *hw = &interface->hw;
  621. u8 rx_pause = interface->rx_pause;
  622. int i;
  623. #ifdef CONFIG_DCB
  624. if (interface->pfc_en)
  625. rx_pause = interface->pfc_en;
  626. #endif
  627. for (i = 0; i < interface->num_rx_queues; i++) {
  628. struct fm10k_ring *ring = interface->rx_ring[i];
  629. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  630. u8 reg_idx = ring->reg_idx;
  631. if (!(rx_pause & BIT(ring->qos_pc)))
  632. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  633. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  634. }
  635. }
  636. /**
  637. * fm10k_configure_dglort - Configure Receive DGLORT after reset
  638. * @interface: board private structure
  639. *
  640. * Configure the DGLORT description and RSS tables.
  641. **/
  642. static void fm10k_configure_dglort(struct fm10k_intfc *interface)
  643. {
  644. struct fm10k_dglort_cfg dglort = { 0 };
  645. struct fm10k_hw *hw = &interface->hw;
  646. int i;
  647. u32 mrqc;
  648. /* Fill out hash function seeds */
  649. for (i = 0; i < FM10K_RSSRK_SIZE; i++)
  650. fm10k_write_reg(hw, FM10K_RSSRK(0, i), interface->rssrk[i]);
  651. /* Write RETA table to hardware */
  652. for (i = 0; i < FM10K_RETA_SIZE; i++)
  653. fm10k_write_reg(hw, FM10K_RETA(0, i), interface->reta[i]);
  654. /* Generate RSS hash based on packet types, TCP/UDP
  655. * port numbers and/or IPv4/v6 src and dst addresses
  656. */
  657. mrqc = FM10K_MRQC_IPV4 |
  658. FM10K_MRQC_TCP_IPV4 |
  659. FM10K_MRQC_IPV6 |
  660. FM10K_MRQC_TCP_IPV6;
  661. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV4_UDP)
  662. mrqc |= FM10K_MRQC_UDP_IPV4;
  663. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV6_UDP)
  664. mrqc |= FM10K_MRQC_UDP_IPV6;
  665. fm10k_write_reg(hw, FM10K_MRQC(0), mrqc);
  666. /* configure default DGLORT mapping for RSS/DCB */
  667. dglort.inner_rss = 1;
  668. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  669. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  670. hw->mac.ops.configure_dglort_map(hw, &dglort);
  671. /* assign GLORT per queue for queue mapped testing */
  672. if (interface->glort_count > 64) {
  673. memset(&dglort, 0, sizeof(dglort));
  674. dglort.inner_rss = 1;
  675. dglort.glort = interface->glort + 64;
  676. dglort.idx = fm10k_dglort_pf_queue;
  677. dglort.queue_l = fls(interface->num_rx_queues - 1);
  678. hw->mac.ops.configure_dglort_map(hw, &dglort);
  679. }
  680. /* assign glort value for RSS/DCB specific to this interface */
  681. memset(&dglort, 0, sizeof(dglort));
  682. dglort.inner_rss = 1;
  683. dglort.glort = interface->glort;
  684. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  685. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  686. /* configure DGLORT mapping for RSS/DCB */
  687. dglort.idx = fm10k_dglort_pf_rss;
  688. if (interface->l2_accel)
  689. dglort.shared_l = fls(interface->l2_accel->size);
  690. hw->mac.ops.configure_dglort_map(hw, &dglort);
  691. }
  692. /**
  693. * fm10k_configure_rx - Configure Receive Unit after Reset
  694. * @interface: board private structure
  695. *
  696. * Configure the Rx unit of the MAC after a reset.
  697. **/
  698. static void fm10k_configure_rx(struct fm10k_intfc *interface)
  699. {
  700. int i;
  701. /* Configure SWPRI to PC map */
  702. fm10k_configure_swpri_map(interface);
  703. /* Configure RSS and DGLORT map */
  704. fm10k_configure_dglort(interface);
  705. /* Setup the HW Rx Head and Tail descriptor pointers */
  706. for (i = 0; i < interface->num_rx_queues; i++)
  707. fm10k_configure_rx_ring(interface, interface->rx_ring[i]);
  708. /* possible poll here to verify that Rx rings are now enabled */
  709. }
  710. static void fm10k_napi_enable_all(struct fm10k_intfc *interface)
  711. {
  712. struct fm10k_q_vector *q_vector;
  713. int q_idx;
  714. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  715. q_vector = interface->q_vector[q_idx];
  716. napi_enable(&q_vector->napi);
  717. }
  718. }
  719. static irqreturn_t fm10k_msix_clean_rings(int __always_unused irq, void *data)
  720. {
  721. struct fm10k_q_vector *q_vector = data;
  722. if (q_vector->rx.count || q_vector->tx.count)
  723. napi_schedule_irqoff(&q_vector->napi);
  724. return IRQ_HANDLED;
  725. }
  726. static irqreturn_t fm10k_msix_mbx_vf(int __always_unused irq, void *data)
  727. {
  728. struct fm10k_intfc *interface = data;
  729. struct fm10k_hw *hw = &interface->hw;
  730. struct fm10k_mbx_info *mbx = &hw->mbx;
  731. /* re-enable mailbox interrupt and indicate 20us delay */
  732. fm10k_write_reg(hw, FM10K_VFITR(FM10K_MBX_VECTOR),
  733. (FM10K_MBX_INT_DELAY >> hw->mac.itr_scale) |
  734. FM10K_ITR_ENABLE);
  735. /* service upstream mailbox */
  736. if (fm10k_mbx_trylock(interface)) {
  737. mbx->ops.process(hw, mbx);
  738. fm10k_mbx_unlock(interface);
  739. }
  740. hw->mac.get_host_state = true;
  741. fm10k_service_event_schedule(interface);
  742. return IRQ_HANDLED;
  743. }
  744. #ifdef CONFIG_NET_POLL_CONTROLLER
  745. /**
  746. * fm10k_netpoll - A Polling 'interrupt' handler
  747. * @netdev: network interface device structure
  748. *
  749. * This is used by netconsole to send skbs without having to re-enable
  750. * interrupts. It's not called while the normal interrupt routine is executing.
  751. **/
  752. void fm10k_netpoll(struct net_device *netdev)
  753. {
  754. struct fm10k_intfc *interface = netdev_priv(netdev);
  755. int i;
  756. /* if interface is down do nothing */
  757. if (test_bit(__FM10K_DOWN, &interface->state))
  758. return;
  759. for (i = 0; i < interface->num_q_vectors; i++)
  760. fm10k_msix_clean_rings(0, interface->q_vector[i]);
  761. }
  762. #endif
  763. #define FM10K_ERR_MSG(type) case (type): error = #type; break
  764. static void fm10k_handle_fault(struct fm10k_intfc *interface, int type,
  765. struct fm10k_fault *fault)
  766. {
  767. struct pci_dev *pdev = interface->pdev;
  768. struct fm10k_hw *hw = &interface->hw;
  769. struct fm10k_iov_data *iov_data = interface->iov_data;
  770. char *error;
  771. switch (type) {
  772. case FM10K_PCA_FAULT:
  773. switch (fault->type) {
  774. default:
  775. error = "Unknown PCA error";
  776. break;
  777. FM10K_ERR_MSG(PCA_NO_FAULT);
  778. FM10K_ERR_MSG(PCA_UNMAPPED_ADDR);
  779. FM10K_ERR_MSG(PCA_BAD_QACCESS_PF);
  780. FM10K_ERR_MSG(PCA_BAD_QACCESS_VF);
  781. FM10K_ERR_MSG(PCA_MALICIOUS_REQ);
  782. FM10K_ERR_MSG(PCA_POISONED_TLP);
  783. FM10K_ERR_MSG(PCA_TLP_ABORT);
  784. }
  785. break;
  786. case FM10K_THI_FAULT:
  787. switch (fault->type) {
  788. default:
  789. error = "Unknown THI error";
  790. break;
  791. FM10K_ERR_MSG(THI_NO_FAULT);
  792. FM10K_ERR_MSG(THI_MAL_DIS_Q_FAULT);
  793. }
  794. break;
  795. case FM10K_FUM_FAULT:
  796. switch (fault->type) {
  797. default:
  798. error = "Unknown FUM error";
  799. break;
  800. FM10K_ERR_MSG(FUM_NO_FAULT);
  801. FM10K_ERR_MSG(FUM_UNMAPPED_ADDR);
  802. FM10K_ERR_MSG(FUM_BAD_VF_QACCESS);
  803. FM10K_ERR_MSG(FUM_ADD_DECODE_ERR);
  804. FM10K_ERR_MSG(FUM_RO_ERROR);
  805. FM10K_ERR_MSG(FUM_QPRC_CRC_ERROR);
  806. FM10K_ERR_MSG(FUM_CSR_TIMEOUT);
  807. FM10K_ERR_MSG(FUM_INVALID_TYPE);
  808. FM10K_ERR_MSG(FUM_INVALID_LENGTH);
  809. FM10K_ERR_MSG(FUM_INVALID_BE);
  810. FM10K_ERR_MSG(FUM_INVALID_ALIGN);
  811. }
  812. break;
  813. default:
  814. error = "Undocumented fault";
  815. break;
  816. }
  817. dev_warn(&pdev->dev,
  818. "%s Address: 0x%llx SpecInfo: 0x%x Func: %02x.%0x\n",
  819. error, fault->address, fault->specinfo,
  820. PCI_SLOT(fault->func), PCI_FUNC(fault->func));
  821. /* For VF faults, clear out the respective LPORT, reset the queue
  822. * resources, and then reconnect to the mailbox. This allows the
  823. * VF in question to resume behavior. For transient faults that are
  824. * the result of non-malicious behavior this will log the fault and
  825. * allow the VF to resume functionality. Obviously for malicious VFs
  826. * they will be able to attempt malicious behavior again. In this
  827. * case, the system administrator will need to step in and manually
  828. * remove or disable the VF in question.
  829. */
  830. if (fault->func && iov_data) {
  831. int vf = fault->func - 1;
  832. struct fm10k_vf_info *vf_info = &iov_data->vf_info[vf];
  833. hw->iov.ops.reset_lport(hw, vf_info);
  834. hw->iov.ops.reset_resources(hw, vf_info);
  835. /* reset_lport disables the VF, so re-enable it */
  836. hw->iov.ops.set_lport(hw, vf_info, vf,
  837. FM10K_VF_FLAG_MULTI_CAPABLE);
  838. /* reset_resources will disconnect from the mbx */
  839. vf_info->mbx.ops.connect(hw, &vf_info->mbx);
  840. }
  841. }
  842. static void fm10k_report_fault(struct fm10k_intfc *interface, u32 eicr)
  843. {
  844. struct fm10k_hw *hw = &interface->hw;
  845. struct fm10k_fault fault = { 0 };
  846. int type, err;
  847. for (eicr &= FM10K_EICR_FAULT_MASK, type = FM10K_PCA_FAULT;
  848. eicr;
  849. eicr >>= 1, type += FM10K_FAULT_SIZE) {
  850. /* only check if there is an error reported */
  851. if (!(eicr & 0x1))
  852. continue;
  853. /* retrieve fault info */
  854. err = hw->mac.ops.get_fault(hw, type, &fault);
  855. if (err) {
  856. dev_err(&interface->pdev->dev,
  857. "error reading fault\n");
  858. continue;
  859. }
  860. fm10k_handle_fault(interface, type, &fault);
  861. }
  862. }
  863. static void fm10k_reset_drop_on_empty(struct fm10k_intfc *interface, u32 eicr)
  864. {
  865. struct fm10k_hw *hw = &interface->hw;
  866. const u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  867. u32 maxholdq;
  868. int q;
  869. if (!(eicr & FM10K_EICR_MAXHOLDTIME))
  870. return;
  871. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(7));
  872. if (maxholdq)
  873. fm10k_write_reg(hw, FM10K_MAXHOLDQ(7), maxholdq);
  874. for (q = 255;;) {
  875. if (maxholdq & BIT(31)) {
  876. if (q < FM10K_MAX_QUEUES_PF) {
  877. interface->rx_overrun_pf++;
  878. fm10k_write_reg(hw, FM10K_RXDCTL(q), rxdctl);
  879. } else {
  880. interface->rx_overrun_vf++;
  881. }
  882. }
  883. maxholdq *= 2;
  884. if (!maxholdq)
  885. q &= ~(32 - 1);
  886. if (!q)
  887. break;
  888. if (q-- % 32)
  889. continue;
  890. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(q / 32));
  891. if (maxholdq)
  892. fm10k_write_reg(hw, FM10K_MAXHOLDQ(q / 32), maxholdq);
  893. }
  894. }
  895. static irqreturn_t fm10k_msix_mbx_pf(int __always_unused irq, void *data)
  896. {
  897. struct fm10k_intfc *interface = data;
  898. struct fm10k_hw *hw = &interface->hw;
  899. struct fm10k_mbx_info *mbx = &hw->mbx;
  900. u32 eicr;
  901. /* unmask any set bits related to this interrupt */
  902. eicr = fm10k_read_reg(hw, FM10K_EICR);
  903. fm10k_write_reg(hw, FM10K_EICR, eicr & (FM10K_EICR_MAILBOX |
  904. FM10K_EICR_SWITCHREADY |
  905. FM10K_EICR_SWITCHNOTREADY));
  906. /* report any faults found to the message log */
  907. fm10k_report_fault(interface, eicr);
  908. /* reset any queues disabled due to receiver overrun */
  909. fm10k_reset_drop_on_empty(interface, eicr);
  910. /* service mailboxes */
  911. if (fm10k_mbx_trylock(interface)) {
  912. mbx->ops.process(hw, mbx);
  913. /* handle VFLRE events */
  914. fm10k_iov_event(interface);
  915. fm10k_mbx_unlock(interface);
  916. }
  917. /* if switch toggled state we should reset GLORTs */
  918. if (eicr & FM10K_EICR_SWITCHNOTREADY) {
  919. /* force link down for at least 4 seconds */
  920. interface->link_down_event = jiffies + (4 * HZ);
  921. set_bit(__FM10K_LINK_DOWN, &interface->state);
  922. /* reset dglort_map back to no config */
  923. hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
  924. }
  925. /* we should validate host state after interrupt event */
  926. hw->mac.get_host_state = true;
  927. /* validate host state, and handle VF mailboxes in the service task */
  928. fm10k_service_event_schedule(interface);
  929. /* re-enable mailbox interrupt and indicate 20us delay */
  930. fm10k_write_reg(hw, FM10K_ITR(FM10K_MBX_VECTOR),
  931. (FM10K_MBX_INT_DELAY >> hw->mac.itr_scale) |
  932. FM10K_ITR_ENABLE);
  933. return IRQ_HANDLED;
  934. }
  935. void fm10k_mbx_free_irq(struct fm10k_intfc *interface)
  936. {
  937. struct fm10k_hw *hw = &interface->hw;
  938. struct msix_entry *entry;
  939. int itr_reg;
  940. /* no mailbox IRQ to free if MSI-X is not enabled */
  941. if (!interface->msix_entries)
  942. return;
  943. entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  944. /* disconnect the mailbox */
  945. hw->mbx.ops.disconnect(hw, &hw->mbx);
  946. /* disable Mailbox cause */
  947. if (hw->mac.type == fm10k_mac_pf) {
  948. fm10k_write_reg(hw, FM10K_EIMR,
  949. FM10K_EIMR_DISABLE(PCA_FAULT) |
  950. FM10K_EIMR_DISABLE(FUM_FAULT) |
  951. FM10K_EIMR_DISABLE(MAILBOX) |
  952. FM10K_EIMR_DISABLE(SWITCHREADY) |
  953. FM10K_EIMR_DISABLE(SWITCHNOTREADY) |
  954. FM10K_EIMR_DISABLE(SRAMERROR) |
  955. FM10K_EIMR_DISABLE(VFLR) |
  956. FM10K_EIMR_DISABLE(MAXHOLDTIME));
  957. itr_reg = FM10K_ITR(FM10K_MBX_VECTOR);
  958. } else {
  959. itr_reg = FM10K_VFITR(FM10K_MBX_VECTOR);
  960. }
  961. fm10k_write_reg(hw, itr_reg, FM10K_ITR_MASK_SET);
  962. free_irq(entry->vector, interface);
  963. }
  964. static s32 fm10k_mbx_mac_addr(struct fm10k_hw *hw, u32 **results,
  965. struct fm10k_mbx_info *mbx)
  966. {
  967. bool vlan_override = hw->mac.vlan_override;
  968. u16 default_vid = hw->mac.default_vid;
  969. struct fm10k_intfc *interface;
  970. s32 err;
  971. err = fm10k_msg_mac_vlan_vf(hw, results, mbx);
  972. if (err)
  973. return err;
  974. interface = container_of(hw, struct fm10k_intfc, hw);
  975. /* MAC was changed so we need reset */
  976. if (is_valid_ether_addr(hw->mac.perm_addr) &&
  977. !ether_addr_equal(hw->mac.perm_addr, hw->mac.addr))
  978. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  979. /* VLAN override was changed, or default VLAN changed */
  980. if ((vlan_override != hw->mac.vlan_override) ||
  981. (default_vid != hw->mac.default_vid))
  982. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  983. return 0;
  984. }
  985. /* generic error handler for mailbox issues */
  986. static s32 fm10k_mbx_error(struct fm10k_hw *hw, u32 **results,
  987. struct fm10k_mbx_info __always_unused *mbx)
  988. {
  989. struct fm10k_intfc *interface;
  990. struct pci_dev *pdev;
  991. interface = container_of(hw, struct fm10k_intfc, hw);
  992. pdev = interface->pdev;
  993. dev_err(&pdev->dev, "Unknown message ID %u\n",
  994. **results & FM10K_TLV_ID_MASK);
  995. return 0;
  996. }
  997. static const struct fm10k_msg_data vf_mbx_data[] = {
  998. FM10K_TLV_MSG_TEST_HANDLER(fm10k_tlv_msg_test),
  999. FM10K_VF_MSG_MAC_VLAN_HANDLER(fm10k_mbx_mac_addr),
  1000. FM10K_VF_MSG_LPORT_STATE_HANDLER(fm10k_msg_lport_state_vf),
  1001. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  1002. };
  1003. static int fm10k_mbx_request_irq_vf(struct fm10k_intfc *interface)
  1004. {
  1005. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  1006. struct net_device *dev = interface->netdev;
  1007. struct fm10k_hw *hw = &interface->hw;
  1008. int err;
  1009. /* Use timer0 for interrupt moderation on the mailbox */
  1010. u32 itr = entry->entry | FM10K_INT_MAP_TIMER0;
  1011. /* register mailbox handlers */
  1012. err = hw->mbx.ops.register_handlers(&hw->mbx, vf_mbx_data);
  1013. if (err)
  1014. return err;
  1015. /* request the IRQ */
  1016. err = request_irq(entry->vector, fm10k_msix_mbx_vf, 0,
  1017. dev->name, interface);
  1018. if (err) {
  1019. netif_err(interface, probe, dev,
  1020. "request_irq for msix_mbx failed: %d\n", err);
  1021. return err;
  1022. }
  1023. /* map all of the interrupt sources */
  1024. fm10k_write_reg(hw, FM10K_VFINT_MAP, itr);
  1025. /* enable interrupt */
  1026. fm10k_write_reg(hw, FM10K_VFITR(entry->entry), FM10K_ITR_ENABLE);
  1027. return 0;
  1028. }
  1029. static s32 fm10k_lport_map(struct fm10k_hw *hw, u32 **results,
  1030. struct fm10k_mbx_info *mbx)
  1031. {
  1032. struct fm10k_intfc *interface;
  1033. u32 dglort_map = hw->mac.dglort_map;
  1034. s32 err;
  1035. interface = container_of(hw, struct fm10k_intfc, hw);
  1036. err = fm10k_msg_err_pf(hw, results, mbx);
  1037. if (!err && hw->swapi.status) {
  1038. /* force link down for a reasonable delay */
  1039. interface->link_down_event = jiffies + (2 * HZ);
  1040. set_bit(__FM10K_LINK_DOWN, &interface->state);
  1041. /* reset dglort_map back to no config */
  1042. hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
  1043. fm10k_service_event_schedule(interface);
  1044. /* prevent overloading kernel message buffer */
  1045. if (interface->lport_map_failed)
  1046. return 0;
  1047. interface->lport_map_failed = true;
  1048. if (hw->swapi.status == FM10K_MSG_ERR_PEP_NOT_SCHEDULED)
  1049. dev_warn(&interface->pdev->dev,
  1050. "cannot obtain link because the host interface is configured for a PCIe host interface bandwidth of zero\n");
  1051. dev_warn(&interface->pdev->dev,
  1052. "request logical port map failed: %d\n",
  1053. hw->swapi.status);
  1054. return 0;
  1055. }
  1056. err = fm10k_msg_lport_map_pf(hw, results, mbx);
  1057. if (err)
  1058. return err;
  1059. interface->lport_map_failed = false;
  1060. /* we need to reset if port count was just updated */
  1061. if (dglort_map != hw->mac.dglort_map)
  1062. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1063. return 0;
  1064. }
  1065. static s32 fm10k_update_pvid(struct fm10k_hw *hw, u32 **results,
  1066. struct fm10k_mbx_info __always_unused *mbx)
  1067. {
  1068. struct fm10k_intfc *interface;
  1069. u16 glort, pvid;
  1070. u32 pvid_update;
  1071. s32 err;
  1072. err = fm10k_tlv_attr_get_u32(results[FM10K_PF_ATTR_ID_UPDATE_PVID],
  1073. &pvid_update);
  1074. if (err)
  1075. return err;
  1076. /* extract values from the pvid update */
  1077. glort = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_GLORT);
  1078. pvid = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_PVID);
  1079. /* if glort is not valid return error */
  1080. if (!fm10k_glort_valid_pf(hw, glort))
  1081. return FM10K_ERR_PARAM;
  1082. /* verify VLAN ID is valid */
  1083. if (pvid >= FM10K_VLAN_TABLE_VID_MAX)
  1084. return FM10K_ERR_PARAM;
  1085. interface = container_of(hw, struct fm10k_intfc, hw);
  1086. /* check to see if this belongs to one of the VFs */
  1087. err = fm10k_iov_update_pvid(interface, glort, pvid);
  1088. if (!err)
  1089. return 0;
  1090. /* we need to reset if default VLAN was just updated */
  1091. if (pvid != hw->mac.default_vid)
  1092. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1093. hw->mac.default_vid = pvid;
  1094. return 0;
  1095. }
  1096. static const struct fm10k_msg_data pf_mbx_data[] = {
  1097. FM10K_PF_MSG_ERR_HANDLER(XCAST_MODES, fm10k_msg_err_pf),
  1098. FM10K_PF_MSG_ERR_HANDLER(UPDATE_MAC_FWD_RULE, fm10k_msg_err_pf),
  1099. FM10K_PF_MSG_LPORT_MAP_HANDLER(fm10k_lport_map),
  1100. FM10K_PF_MSG_ERR_HANDLER(LPORT_CREATE, fm10k_msg_err_pf),
  1101. FM10K_PF_MSG_ERR_HANDLER(LPORT_DELETE, fm10k_msg_err_pf),
  1102. FM10K_PF_MSG_UPDATE_PVID_HANDLER(fm10k_update_pvid),
  1103. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  1104. };
  1105. static int fm10k_mbx_request_irq_pf(struct fm10k_intfc *interface)
  1106. {
  1107. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  1108. struct net_device *dev = interface->netdev;
  1109. struct fm10k_hw *hw = &interface->hw;
  1110. int err;
  1111. /* Use timer0 for interrupt moderation on the mailbox */
  1112. u32 mbx_itr = entry->entry | FM10K_INT_MAP_TIMER0;
  1113. u32 other_itr = entry->entry | FM10K_INT_MAP_IMMEDIATE;
  1114. /* register mailbox handlers */
  1115. err = hw->mbx.ops.register_handlers(&hw->mbx, pf_mbx_data);
  1116. if (err)
  1117. return err;
  1118. /* request the IRQ */
  1119. err = request_irq(entry->vector, fm10k_msix_mbx_pf, 0,
  1120. dev->name, interface);
  1121. if (err) {
  1122. netif_err(interface, probe, dev,
  1123. "request_irq for msix_mbx failed: %d\n", err);
  1124. return err;
  1125. }
  1126. /* Enable interrupts w/ no moderation for "other" interrupts */
  1127. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_pcie_fault), other_itr);
  1128. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_switch_up_down), other_itr);
  1129. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_sram), other_itr);
  1130. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_max_hold_time), other_itr);
  1131. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_vflr), other_itr);
  1132. /* Enable interrupts w/ moderation for mailbox */
  1133. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_mailbox), mbx_itr);
  1134. /* Enable individual interrupt causes */
  1135. fm10k_write_reg(hw, FM10K_EIMR, FM10K_EIMR_ENABLE(PCA_FAULT) |
  1136. FM10K_EIMR_ENABLE(FUM_FAULT) |
  1137. FM10K_EIMR_ENABLE(MAILBOX) |
  1138. FM10K_EIMR_ENABLE(SWITCHREADY) |
  1139. FM10K_EIMR_ENABLE(SWITCHNOTREADY) |
  1140. FM10K_EIMR_ENABLE(SRAMERROR) |
  1141. FM10K_EIMR_ENABLE(VFLR) |
  1142. FM10K_EIMR_ENABLE(MAXHOLDTIME));
  1143. /* enable interrupt */
  1144. fm10k_write_reg(hw, FM10K_ITR(entry->entry), FM10K_ITR_ENABLE);
  1145. return 0;
  1146. }
  1147. int fm10k_mbx_request_irq(struct fm10k_intfc *interface)
  1148. {
  1149. struct fm10k_hw *hw = &interface->hw;
  1150. int err;
  1151. /* enable Mailbox cause */
  1152. if (hw->mac.type == fm10k_mac_pf)
  1153. err = fm10k_mbx_request_irq_pf(interface);
  1154. else
  1155. err = fm10k_mbx_request_irq_vf(interface);
  1156. if (err)
  1157. return err;
  1158. /* connect mailbox */
  1159. err = hw->mbx.ops.connect(hw, &hw->mbx);
  1160. /* if the mailbox failed to connect, then free IRQ */
  1161. if (err)
  1162. fm10k_mbx_free_irq(interface);
  1163. return err;
  1164. }
  1165. /**
  1166. * fm10k_qv_free_irq - release interrupts associated with queue vectors
  1167. * @interface: board private structure
  1168. *
  1169. * Release all interrupts associated with this interface
  1170. **/
  1171. void fm10k_qv_free_irq(struct fm10k_intfc *interface)
  1172. {
  1173. int vector = interface->num_q_vectors;
  1174. struct fm10k_hw *hw = &interface->hw;
  1175. struct msix_entry *entry;
  1176. entry = &interface->msix_entries[NON_Q_VECTORS(hw) + vector];
  1177. while (vector) {
  1178. struct fm10k_q_vector *q_vector;
  1179. vector--;
  1180. entry--;
  1181. q_vector = interface->q_vector[vector];
  1182. if (!q_vector->tx.count && !q_vector->rx.count)
  1183. continue;
  1184. /* clear the affinity_mask in the IRQ descriptor */
  1185. irq_set_affinity_hint(entry->vector, NULL);
  1186. /* disable interrupts */
  1187. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1188. free_irq(entry->vector, q_vector);
  1189. }
  1190. }
  1191. /**
  1192. * fm10k_qv_request_irq - initialize interrupts for queue vectors
  1193. * @interface: board private structure
  1194. *
  1195. * Attempts to configure interrupts using the best available
  1196. * capabilities of the hardware and kernel.
  1197. **/
  1198. int fm10k_qv_request_irq(struct fm10k_intfc *interface)
  1199. {
  1200. struct net_device *dev = interface->netdev;
  1201. struct fm10k_hw *hw = &interface->hw;
  1202. struct msix_entry *entry;
  1203. int ri = 0, ti = 0;
  1204. int vector, err;
  1205. entry = &interface->msix_entries[NON_Q_VECTORS(hw)];
  1206. for (vector = 0; vector < interface->num_q_vectors; vector++) {
  1207. struct fm10k_q_vector *q_vector = interface->q_vector[vector];
  1208. /* name the vector */
  1209. if (q_vector->tx.count && q_vector->rx.count) {
  1210. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1211. "%s-TxRx-%d", dev->name, ri++);
  1212. ti++;
  1213. } else if (q_vector->rx.count) {
  1214. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1215. "%s-rx-%d", dev->name, ri++);
  1216. } else if (q_vector->tx.count) {
  1217. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1218. "%s-tx-%d", dev->name, ti++);
  1219. } else {
  1220. /* skip this unused q_vector */
  1221. continue;
  1222. }
  1223. /* Assign ITR register to q_vector */
  1224. q_vector->itr = (hw->mac.type == fm10k_mac_pf) ?
  1225. &interface->uc_addr[FM10K_ITR(entry->entry)] :
  1226. &interface->uc_addr[FM10K_VFITR(entry->entry)];
  1227. /* request the IRQ */
  1228. err = request_irq(entry->vector, &fm10k_msix_clean_rings, 0,
  1229. q_vector->name, q_vector);
  1230. if (err) {
  1231. netif_err(interface, probe, dev,
  1232. "request_irq failed for MSIX interrupt Error: %d\n",
  1233. err);
  1234. goto err_out;
  1235. }
  1236. /* assign the mask for this irq */
  1237. irq_set_affinity_hint(entry->vector, &q_vector->affinity_mask);
  1238. /* Enable q_vector */
  1239. writel(FM10K_ITR_ENABLE, q_vector->itr);
  1240. entry++;
  1241. }
  1242. return 0;
  1243. err_out:
  1244. /* wind through the ring freeing all entries and vectors */
  1245. while (vector) {
  1246. struct fm10k_q_vector *q_vector;
  1247. entry--;
  1248. vector--;
  1249. q_vector = interface->q_vector[vector];
  1250. if (!q_vector->tx.count && !q_vector->rx.count)
  1251. continue;
  1252. /* clear the affinity_mask in the IRQ descriptor */
  1253. irq_set_affinity_hint(entry->vector, NULL);
  1254. /* disable interrupts */
  1255. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1256. free_irq(entry->vector, q_vector);
  1257. }
  1258. return err;
  1259. }
  1260. void fm10k_up(struct fm10k_intfc *interface)
  1261. {
  1262. struct fm10k_hw *hw = &interface->hw;
  1263. /* Enable Tx/Rx DMA */
  1264. hw->mac.ops.start_hw(hw);
  1265. /* configure Tx descriptor rings */
  1266. fm10k_configure_tx(interface);
  1267. /* configure Rx descriptor rings */
  1268. fm10k_configure_rx(interface);
  1269. /* configure interrupts */
  1270. hw->mac.ops.update_int_moderator(hw);
  1271. /* clear down bit to indicate we are ready to go */
  1272. clear_bit(__FM10K_DOWN, &interface->state);
  1273. /* enable polling cleanups */
  1274. fm10k_napi_enable_all(interface);
  1275. /* re-establish Rx filters */
  1276. fm10k_restore_rx_state(interface);
  1277. /* enable transmits */
  1278. netif_tx_start_all_queues(interface->netdev);
  1279. /* kick off the service timer now */
  1280. hw->mac.get_host_state = true;
  1281. mod_timer(&interface->service_timer, jiffies);
  1282. }
  1283. static void fm10k_napi_disable_all(struct fm10k_intfc *interface)
  1284. {
  1285. struct fm10k_q_vector *q_vector;
  1286. int q_idx;
  1287. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  1288. q_vector = interface->q_vector[q_idx];
  1289. napi_disable(&q_vector->napi);
  1290. }
  1291. }
  1292. void fm10k_down(struct fm10k_intfc *interface)
  1293. {
  1294. struct net_device *netdev = interface->netdev;
  1295. struct fm10k_hw *hw = &interface->hw;
  1296. int err;
  1297. /* signal that we are down to the interrupt handler and service task */
  1298. set_bit(__FM10K_DOWN, &interface->state);
  1299. /* call carrier off first to avoid false dev_watchdog timeouts */
  1300. netif_carrier_off(netdev);
  1301. /* disable transmits */
  1302. netif_tx_stop_all_queues(netdev);
  1303. netif_tx_disable(netdev);
  1304. /* reset Rx filters */
  1305. fm10k_reset_rx_state(interface);
  1306. /* allow 10ms for device to quiesce */
  1307. usleep_range(10000, 20000);
  1308. /* disable polling routines */
  1309. fm10k_napi_disable_all(interface);
  1310. /* capture stats one last time before stopping interface */
  1311. fm10k_update_stats(interface);
  1312. /* Disable DMA engine for Tx/Rx */
  1313. err = hw->mac.ops.stop_hw(hw);
  1314. if (err)
  1315. dev_err(&interface->pdev->dev, "stop_hw failed: %d\n", err);
  1316. /* free any buffers still on the rings */
  1317. fm10k_clean_all_tx_rings(interface);
  1318. fm10k_clean_all_rx_rings(interface);
  1319. }
  1320. /**
  1321. * fm10k_sw_init - Initialize general software structures
  1322. * @interface: host interface private structure to initialize
  1323. *
  1324. * fm10k_sw_init initializes the interface private data structure.
  1325. * Fields are initialized based on PCI device information and
  1326. * OS network device settings (MTU size).
  1327. **/
  1328. static int fm10k_sw_init(struct fm10k_intfc *interface,
  1329. const struct pci_device_id *ent)
  1330. {
  1331. const struct fm10k_info *fi = fm10k_info_tbl[ent->driver_data];
  1332. struct fm10k_hw *hw = &interface->hw;
  1333. struct pci_dev *pdev = interface->pdev;
  1334. struct net_device *netdev = interface->netdev;
  1335. u32 rss_key[FM10K_RSSRK_SIZE];
  1336. unsigned int rss;
  1337. int err;
  1338. /* initialize back pointer */
  1339. hw->back = interface;
  1340. hw->hw_addr = interface->uc_addr;
  1341. /* PCI config space info */
  1342. hw->vendor_id = pdev->vendor;
  1343. hw->device_id = pdev->device;
  1344. hw->revision_id = pdev->revision;
  1345. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  1346. hw->subsystem_device_id = pdev->subsystem_device;
  1347. /* Setup hw api */
  1348. memcpy(&hw->mac.ops, fi->mac_ops, sizeof(hw->mac.ops));
  1349. hw->mac.type = fi->mac;
  1350. /* Setup IOV handlers */
  1351. if (fi->iov_ops)
  1352. memcpy(&hw->iov.ops, fi->iov_ops, sizeof(hw->iov.ops));
  1353. /* Set common capability flags and settings */
  1354. rss = min_t(int, FM10K_MAX_RSS_INDICES, num_online_cpus());
  1355. interface->ring_feature[RING_F_RSS].limit = rss;
  1356. fi->get_invariants(hw);
  1357. /* pick up the PCIe bus settings for reporting later */
  1358. if (hw->mac.ops.get_bus_info)
  1359. hw->mac.ops.get_bus_info(hw);
  1360. /* limit the usable DMA range */
  1361. if (hw->mac.ops.set_dma_mask)
  1362. hw->mac.ops.set_dma_mask(hw, dma_get_mask(&pdev->dev));
  1363. /* update netdev with DMA restrictions */
  1364. if (dma_get_mask(&pdev->dev) > DMA_BIT_MASK(32)) {
  1365. netdev->features |= NETIF_F_HIGHDMA;
  1366. netdev->vlan_features |= NETIF_F_HIGHDMA;
  1367. }
  1368. /* delay any future reset requests */
  1369. interface->last_reset = jiffies + (10 * HZ);
  1370. /* reset and initialize the hardware so it is in a known state */
  1371. err = hw->mac.ops.reset_hw(hw);
  1372. if (err) {
  1373. dev_err(&pdev->dev, "reset_hw failed: %d\n", err);
  1374. return err;
  1375. }
  1376. err = hw->mac.ops.init_hw(hw);
  1377. if (err) {
  1378. dev_err(&pdev->dev, "init_hw failed: %d\n", err);
  1379. return err;
  1380. }
  1381. /* initialize hardware statistics */
  1382. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  1383. /* Set upper limit on IOV VFs that can be allocated */
  1384. pci_sriov_set_totalvfs(pdev, hw->iov.total_vfs);
  1385. /* Start with random Ethernet address */
  1386. eth_random_addr(hw->mac.addr);
  1387. /* Initialize MAC address from hardware */
  1388. err = hw->mac.ops.read_mac_addr(hw);
  1389. if (err) {
  1390. dev_warn(&pdev->dev,
  1391. "Failed to obtain MAC address defaulting to random\n");
  1392. /* tag address assignment as random */
  1393. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  1394. }
  1395. ether_addr_copy(netdev->dev_addr, hw->mac.addr);
  1396. ether_addr_copy(netdev->perm_addr, hw->mac.addr);
  1397. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1398. dev_err(&pdev->dev, "Invalid MAC Address\n");
  1399. return -EIO;
  1400. }
  1401. /* initialize DCBNL interface */
  1402. fm10k_dcbnl_set_ops(netdev);
  1403. /* set default ring sizes */
  1404. interface->tx_ring_count = FM10K_DEFAULT_TXD;
  1405. interface->rx_ring_count = FM10K_DEFAULT_RXD;
  1406. /* set default interrupt moderation */
  1407. interface->tx_itr = FM10K_TX_ITR_DEFAULT;
  1408. interface->rx_itr = FM10K_ITR_ADAPTIVE | FM10K_RX_ITR_DEFAULT;
  1409. /* initialize vxlan_port list */
  1410. INIT_LIST_HEAD(&interface->vxlan_port);
  1411. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  1412. memcpy(interface->rssrk, rss_key, sizeof(rss_key));
  1413. /* Start off interface as being down */
  1414. set_bit(__FM10K_DOWN, &interface->state);
  1415. return 0;
  1416. }
  1417. static void fm10k_slot_warn(struct fm10k_intfc *interface)
  1418. {
  1419. enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
  1420. enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
  1421. struct fm10k_hw *hw = &interface->hw;
  1422. int max_gts = 0, expected_gts = 0;
  1423. if (pcie_get_minimum_link(interface->pdev, &speed, &width) ||
  1424. speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
  1425. dev_warn(&interface->pdev->dev,
  1426. "Unable to determine PCI Express bandwidth.\n");
  1427. return;
  1428. }
  1429. switch (speed) {
  1430. case PCIE_SPEED_2_5GT:
  1431. /* 8b/10b encoding reduces max throughput by 20% */
  1432. max_gts = 2 * width;
  1433. break;
  1434. case PCIE_SPEED_5_0GT:
  1435. /* 8b/10b encoding reduces max throughput by 20% */
  1436. max_gts = 4 * width;
  1437. break;
  1438. case PCIE_SPEED_8_0GT:
  1439. /* 128b/130b encoding has less than 2% impact on throughput */
  1440. max_gts = 8 * width;
  1441. break;
  1442. default:
  1443. dev_warn(&interface->pdev->dev,
  1444. "Unable to determine PCI Express bandwidth.\n");
  1445. return;
  1446. }
  1447. dev_info(&interface->pdev->dev,
  1448. "PCI Express bandwidth of %dGT/s available\n",
  1449. max_gts);
  1450. dev_info(&interface->pdev->dev,
  1451. "(Speed:%s, Width: x%d, Encoding Loss:%s, Payload:%s)\n",
  1452. (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
  1453. speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
  1454. speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
  1455. "Unknown"),
  1456. hw->bus.width,
  1457. (speed == PCIE_SPEED_2_5GT ? "20%" :
  1458. speed == PCIE_SPEED_5_0GT ? "20%" :
  1459. speed == PCIE_SPEED_8_0GT ? "<2%" :
  1460. "Unknown"),
  1461. (hw->bus.payload == fm10k_bus_payload_128 ? "128B" :
  1462. hw->bus.payload == fm10k_bus_payload_256 ? "256B" :
  1463. hw->bus.payload == fm10k_bus_payload_512 ? "512B" :
  1464. "Unknown"));
  1465. switch (hw->bus_caps.speed) {
  1466. case fm10k_bus_speed_2500:
  1467. /* 8b/10b encoding reduces max throughput by 20% */
  1468. expected_gts = 2 * hw->bus_caps.width;
  1469. break;
  1470. case fm10k_bus_speed_5000:
  1471. /* 8b/10b encoding reduces max throughput by 20% */
  1472. expected_gts = 4 * hw->bus_caps.width;
  1473. break;
  1474. case fm10k_bus_speed_8000:
  1475. /* 128b/130b encoding has less than 2% impact on throughput */
  1476. expected_gts = 8 * hw->bus_caps.width;
  1477. break;
  1478. default:
  1479. dev_warn(&interface->pdev->dev,
  1480. "Unable to determine expected PCI Express bandwidth.\n");
  1481. return;
  1482. }
  1483. if (max_gts >= expected_gts)
  1484. return;
  1485. dev_warn(&interface->pdev->dev,
  1486. "This device requires %dGT/s of bandwidth for optimal performance.\n",
  1487. expected_gts);
  1488. dev_warn(&interface->pdev->dev,
  1489. "A %sslot with x%d lanes is suggested.\n",
  1490. (hw->bus_caps.speed == fm10k_bus_speed_2500 ? "2.5GT/s " :
  1491. hw->bus_caps.speed == fm10k_bus_speed_5000 ? "5.0GT/s " :
  1492. hw->bus_caps.speed == fm10k_bus_speed_8000 ? "8.0GT/s " : ""),
  1493. hw->bus_caps.width);
  1494. }
  1495. /**
  1496. * fm10k_probe - Device Initialization Routine
  1497. * @pdev: PCI device information struct
  1498. * @ent: entry in fm10k_pci_tbl
  1499. *
  1500. * Returns 0 on success, negative on failure
  1501. *
  1502. * fm10k_probe initializes an interface identified by a pci_dev structure.
  1503. * The OS initialization, configuring of the interface private structure,
  1504. * and a hardware reset occur.
  1505. **/
  1506. static int fm10k_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1507. {
  1508. struct net_device *netdev;
  1509. struct fm10k_intfc *interface;
  1510. int err;
  1511. err = pci_enable_device_mem(pdev);
  1512. if (err)
  1513. return err;
  1514. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(48));
  1515. if (err)
  1516. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1517. if (err) {
  1518. dev_err(&pdev->dev,
  1519. "DMA configuration failed: %d\n", err);
  1520. goto err_dma;
  1521. }
  1522. err = pci_request_selected_regions(pdev,
  1523. pci_select_bars(pdev,
  1524. IORESOURCE_MEM),
  1525. fm10k_driver_name);
  1526. if (err) {
  1527. dev_err(&pdev->dev,
  1528. "pci_request_selected_regions failed: %d\n", err);
  1529. goto err_pci_reg;
  1530. }
  1531. pci_enable_pcie_error_reporting(pdev);
  1532. pci_set_master(pdev);
  1533. pci_save_state(pdev);
  1534. netdev = fm10k_alloc_netdev(fm10k_info_tbl[ent->driver_data]);
  1535. if (!netdev) {
  1536. err = -ENOMEM;
  1537. goto err_alloc_netdev;
  1538. }
  1539. SET_NETDEV_DEV(netdev, &pdev->dev);
  1540. interface = netdev_priv(netdev);
  1541. pci_set_drvdata(pdev, interface);
  1542. interface->netdev = netdev;
  1543. interface->pdev = pdev;
  1544. interface->uc_addr = ioremap(pci_resource_start(pdev, 0),
  1545. FM10K_UC_ADDR_SIZE);
  1546. if (!interface->uc_addr) {
  1547. err = -EIO;
  1548. goto err_ioremap;
  1549. }
  1550. err = fm10k_sw_init(interface, ent);
  1551. if (err)
  1552. goto err_sw_init;
  1553. /* enable debugfs support */
  1554. fm10k_dbg_intfc_init(interface);
  1555. err = fm10k_init_queueing_scheme(interface);
  1556. if (err)
  1557. goto err_sw_init;
  1558. /* the mbx interrupt might attempt to schedule the service task, so we
  1559. * must ensure it is disabled since we haven't yet requested the timer
  1560. * or work item.
  1561. */
  1562. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1563. err = fm10k_mbx_request_irq(interface);
  1564. if (err)
  1565. goto err_mbx_interrupt;
  1566. /* final check of hardware state before registering the interface */
  1567. err = fm10k_hw_ready(interface);
  1568. if (err)
  1569. goto err_register;
  1570. err = register_netdev(netdev);
  1571. if (err)
  1572. goto err_register;
  1573. /* carrier off reporting is important to ethtool even BEFORE open */
  1574. netif_carrier_off(netdev);
  1575. /* stop all the transmit queues from transmitting until link is up */
  1576. netif_tx_stop_all_queues(netdev);
  1577. /* Initialize service timer and service task late in order to avoid
  1578. * cleanup issues.
  1579. */
  1580. setup_timer(&interface->service_timer, &fm10k_service_timer,
  1581. (unsigned long)interface);
  1582. INIT_WORK(&interface->service_task, fm10k_service_task);
  1583. /* kick off service timer now, even when interface is down */
  1584. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  1585. /* print warning for non-optimal configurations */
  1586. fm10k_slot_warn(interface);
  1587. /* report MAC address for logging */
  1588. dev_info(&pdev->dev, "%pM\n", netdev->dev_addr);
  1589. /* enable SR-IOV after registering netdev to enforce PF/VF ordering */
  1590. fm10k_iov_configure(pdev, 0);
  1591. /* clear the service task disable bit to allow service task to start */
  1592. clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1593. return 0;
  1594. err_register:
  1595. fm10k_mbx_free_irq(interface);
  1596. err_mbx_interrupt:
  1597. fm10k_clear_queueing_scheme(interface);
  1598. err_sw_init:
  1599. if (interface->sw_addr)
  1600. iounmap(interface->sw_addr);
  1601. iounmap(interface->uc_addr);
  1602. err_ioremap:
  1603. free_netdev(netdev);
  1604. err_alloc_netdev:
  1605. pci_release_selected_regions(pdev,
  1606. pci_select_bars(pdev, IORESOURCE_MEM));
  1607. err_pci_reg:
  1608. err_dma:
  1609. pci_disable_device(pdev);
  1610. return err;
  1611. }
  1612. /**
  1613. * fm10k_remove - Device Removal Routine
  1614. * @pdev: PCI device information struct
  1615. *
  1616. * fm10k_remove is called by the PCI subsystem to alert the driver
  1617. * that it should release a PCI device. The could be caused by a
  1618. * Hot-Plug event, or because the driver is going to be removed from
  1619. * memory.
  1620. **/
  1621. static void fm10k_remove(struct pci_dev *pdev)
  1622. {
  1623. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1624. struct net_device *netdev = interface->netdev;
  1625. del_timer_sync(&interface->service_timer);
  1626. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1627. cancel_work_sync(&interface->service_task);
  1628. /* free netdev, this may bounce the interrupts due to setup_tc */
  1629. if (netdev->reg_state == NETREG_REGISTERED)
  1630. unregister_netdev(netdev);
  1631. /* release VFs */
  1632. fm10k_iov_disable(pdev);
  1633. /* disable mailbox interrupt */
  1634. fm10k_mbx_free_irq(interface);
  1635. /* free interrupts */
  1636. fm10k_clear_queueing_scheme(interface);
  1637. /* remove any debugfs interfaces */
  1638. fm10k_dbg_intfc_exit(interface);
  1639. if (interface->sw_addr)
  1640. iounmap(interface->sw_addr);
  1641. iounmap(interface->uc_addr);
  1642. free_netdev(netdev);
  1643. pci_release_selected_regions(pdev,
  1644. pci_select_bars(pdev, IORESOURCE_MEM));
  1645. pci_disable_pcie_error_reporting(pdev);
  1646. pci_disable_device(pdev);
  1647. }
  1648. #ifdef CONFIG_PM
  1649. /**
  1650. * fm10k_resume - Restore device to pre-sleep state
  1651. * @pdev: PCI device information struct
  1652. *
  1653. * fm10k_resume is called after the system has powered back up from a sleep
  1654. * state and is ready to resume operation. This function is meant to restore
  1655. * the device back to its pre-sleep state.
  1656. **/
  1657. static int fm10k_resume(struct pci_dev *pdev)
  1658. {
  1659. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1660. struct net_device *netdev = interface->netdev;
  1661. struct fm10k_hw *hw = &interface->hw;
  1662. u32 err;
  1663. pci_set_power_state(pdev, PCI_D0);
  1664. pci_restore_state(pdev);
  1665. /* pci_restore_state clears dev->state_saved so call
  1666. * pci_save_state to restore it.
  1667. */
  1668. pci_save_state(pdev);
  1669. err = pci_enable_device_mem(pdev);
  1670. if (err) {
  1671. dev_err(&pdev->dev, "Cannot enable PCI device from suspend\n");
  1672. return err;
  1673. }
  1674. pci_set_master(pdev);
  1675. pci_wake_from_d3(pdev, false);
  1676. /* refresh hw_addr in case it was dropped */
  1677. hw->hw_addr = interface->uc_addr;
  1678. /* reset hardware to known state */
  1679. err = hw->mac.ops.init_hw(&interface->hw);
  1680. if (err) {
  1681. dev_err(&pdev->dev, "init_hw failed: %d\n", err);
  1682. return err;
  1683. }
  1684. /* reset statistics starting values */
  1685. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1686. rtnl_lock();
  1687. err = fm10k_init_queueing_scheme(interface);
  1688. if (err)
  1689. goto err_queueing_scheme;
  1690. err = fm10k_mbx_request_irq(interface);
  1691. if (err)
  1692. goto err_mbx_irq;
  1693. err = fm10k_hw_ready(interface);
  1694. if (err)
  1695. goto err_open;
  1696. err = netif_running(netdev) ? fm10k_open(netdev) : 0;
  1697. if (err)
  1698. goto err_open;
  1699. rtnl_unlock();
  1700. /* assume host is not ready, to prevent race with watchdog in case we
  1701. * actually don't have connection to the switch
  1702. */
  1703. interface->host_ready = false;
  1704. fm10k_watchdog_host_not_ready(interface);
  1705. /* clear the service task disable bit to allow service task to start */
  1706. clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1707. fm10k_service_event_schedule(interface);
  1708. /* restore SR-IOV interface */
  1709. fm10k_iov_resume(pdev);
  1710. netif_device_attach(netdev);
  1711. return 0;
  1712. err_open:
  1713. fm10k_mbx_free_irq(interface);
  1714. err_mbx_irq:
  1715. fm10k_clear_queueing_scheme(interface);
  1716. err_queueing_scheme:
  1717. rtnl_unlock();
  1718. return err;
  1719. }
  1720. /**
  1721. * fm10k_suspend - Prepare the device for a system sleep state
  1722. * @pdev: PCI device information struct
  1723. *
  1724. * fm10k_suspend is meant to shutdown the device prior to the system entering
  1725. * a sleep state. The fm10k hardware does not support wake on lan so the
  1726. * driver simply needs to shut down the device so it is in a low power state.
  1727. **/
  1728. static int fm10k_suspend(struct pci_dev *pdev,
  1729. pm_message_t __always_unused state)
  1730. {
  1731. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1732. struct net_device *netdev = interface->netdev;
  1733. int err = 0;
  1734. netif_device_detach(netdev);
  1735. fm10k_iov_suspend(pdev);
  1736. /* the watchdog tasks may read registers, which will appear like a
  1737. * surprise-remove event once the PCI device is disabled. This will
  1738. * cause us to close the netdevice, so we don't retain the open/closed
  1739. * state post-resume. Prevent this by disabling the service task while
  1740. * suspended, until we actually resume.
  1741. */
  1742. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1743. cancel_work_sync(&interface->service_task);
  1744. rtnl_lock();
  1745. if (netif_running(netdev))
  1746. fm10k_close(netdev);
  1747. fm10k_mbx_free_irq(interface);
  1748. fm10k_clear_queueing_scheme(interface);
  1749. rtnl_unlock();
  1750. err = pci_save_state(pdev);
  1751. if (err)
  1752. return err;
  1753. pci_disable_device(pdev);
  1754. pci_wake_from_d3(pdev, false);
  1755. pci_set_power_state(pdev, PCI_D3hot);
  1756. return 0;
  1757. }
  1758. #endif /* CONFIG_PM */
  1759. /**
  1760. * fm10k_io_error_detected - called when PCI error is detected
  1761. * @pdev: Pointer to PCI device
  1762. * @state: The current pci connection state
  1763. *
  1764. * This function is called after a PCI bus error affecting
  1765. * this device has been detected.
  1766. */
  1767. static pci_ers_result_t fm10k_io_error_detected(struct pci_dev *pdev,
  1768. pci_channel_state_t state)
  1769. {
  1770. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1771. struct net_device *netdev = interface->netdev;
  1772. netif_device_detach(netdev);
  1773. if (state == pci_channel_io_perm_failure)
  1774. return PCI_ERS_RESULT_DISCONNECT;
  1775. rtnl_lock();
  1776. if (netif_running(netdev))
  1777. fm10k_close(netdev);
  1778. fm10k_mbx_free_irq(interface);
  1779. /* free interrupts */
  1780. fm10k_clear_queueing_scheme(interface);
  1781. rtnl_unlock();
  1782. /* Request a slot reset. */
  1783. return PCI_ERS_RESULT_NEED_RESET;
  1784. }
  1785. /**
  1786. * fm10k_io_slot_reset - called after the pci bus has been reset.
  1787. * @pdev: Pointer to PCI device
  1788. *
  1789. * Restart the card from scratch, as if from a cold-boot.
  1790. */
  1791. static pci_ers_result_t fm10k_io_slot_reset(struct pci_dev *pdev)
  1792. {
  1793. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1794. pci_ers_result_t result;
  1795. if (pci_enable_device_mem(pdev)) {
  1796. dev_err(&pdev->dev,
  1797. "Cannot re-enable PCI device after reset.\n");
  1798. result = PCI_ERS_RESULT_DISCONNECT;
  1799. } else {
  1800. pci_set_master(pdev);
  1801. pci_restore_state(pdev);
  1802. /* After second error pci->state_saved is false, this
  1803. * resets it so EEH doesn't break.
  1804. */
  1805. pci_save_state(pdev);
  1806. pci_wake_from_d3(pdev, false);
  1807. /* refresh hw_addr in case it was dropped */
  1808. interface->hw.hw_addr = interface->uc_addr;
  1809. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1810. fm10k_service_event_schedule(interface);
  1811. result = PCI_ERS_RESULT_RECOVERED;
  1812. }
  1813. pci_cleanup_aer_uncorrect_error_status(pdev);
  1814. return result;
  1815. }
  1816. /**
  1817. * fm10k_io_resume - called when traffic can start flowing again.
  1818. * @pdev: Pointer to PCI device
  1819. *
  1820. * This callback is called when the error recovery driver tells us that
  1821. * its OK to resume normal operation.
  1822. */
  1823. static void fm10k_io_resume(struct pci_dev *pdev)
  1824. {
  1825. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1826. struct net_device *netdev = interface->netdev;
  1827. struct fm10k_hw *hw = &interface->hw;
  1828. int err = 0;
  1829. /* reset hardware to known state */
  1830. err = hw->mac.ops.init_hw(&interface->hw);
  1831. if (err) {
  1832. dev_err(&pdev->dev, "init_hw failed: %d\n", err);
  1833. return;
  1834. }
  1835. /* reset statistics starting values */
  1836. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1837. rtnl_lock();
  1838. err = fm10k_init_queueing_scheme(interface);
  1839. if (err) {
  1840. dev_err(&interface->pdev->dev,
  1841. "init_queueing_scheme failed: %d\n", err);
  1842. goto unlock;
  1843. }
  1844. /* reassociate interrupts */
  1845. fm10k_mbx_request_irq(interface);
  1846. rtnl_lock();
  1847. if (netif_running(netdev))
  1848. err = fm10k_open(netdev);
  1849. rtnl_unlock();
  1850. /* final check of hardware state before registering the interface */
  1851. err = err ? : fm10k_hw_ready(interface);
  1852. if (!err)
  1853. netif_device_attach(netdev);
  1854. unlock:
  1855. rtnl_unlock();
  1856. }
  1857. static const struct pci_error_handlers fm10k_err_handler = {
  1858. .error_detected = fm10k_io_error_detected,
  1859. .slot_reset = fm10k_io_slot_reset,
  1860. .resume = fm10k_io_resume,
  1861. };
  1862. static struct pci_driver fm10k_driver = {
  1863. .name = fm10k_driver_name,
  1864. .id_table = fm10k_pci_tbl,
  1865. .probe = fm10k_probe,
  1866. .remove = fm10k_remove,
  1867. #ifdef CONFIG_PM
  1868. .suspend = fm10k_suspend,
  1869. .resume = fm10k_resume,
  1870. #endif
  1871. .sriov_configure = fm10k_iov_configure,
  1872. .err_handler = &fm10k_err_handler
  1873. };
  1874. /**
  1875. * fm10k_register_pci_driver - register driver interface
  1876. *
  1877. * This function is called on module load in order to register the driver.
  1878. **/
  1879. int fm10k_register_pci_driver(void)
  1880. {
  1881. return pci_register_driver(&fm10k_driver);
  1882. }
  1883. /**
  1884. * fm10k_unregister_pci_driver - unregister driver interface
  1885. *
  1886. * This function is called on module unload in order to remove the driver.
  1887. **/
  1888. void fm10k_unregister_pci_driver(void)
  1889. {
  1890. pci_unregister_driver(&fm10k_driver);
  1891. }