msm_drv.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __MSM_DRV_H__
  18. #define __MSM_DRV_H__
  19. #include <linux/kernel.h>
  20. #include <linux/clk.h>
  21. #include <linux/cpufreq.h>
  22. #include <linux/module.h>
  23. #include <linux/component.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/pm.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/slab.h>
  28. #include <linux/list.h>
  29. #include <linux/iommu.h>
  30. #include <linux/types.h>
  31. #include <linux/of_graph.h>
  32. #include <linux/of_device.h>
  33. #include <asm/sizes.h>
  34. #include <drm/drmP.h>
  35. #include <drm/drm_atomic.h>
  36. #include <drm/drm_atomic_helper.h>
  37. #include <drm/drm_crtc_helper.h>
  38. #include <drm/drm_plane_helper.h>
  39. #include <drm/drm_fb_helper.h>
  40. #include <drm/msm_drm.h>
  41. #include <drm/drm_gem.h>
  42. struct msm_kms;
  43. struct msm_gpu;
  44. struct msm_mmu;
  45. struct msm_mdss;
  46. struct msm_rd_state;
  47. struct msm_perf_state;
  48. struct msm_gem_submit;
  49. struct msm_fence_context;
  50. struct msm_fence_cb;
  51. struct msm_gem_address_space;
  52. struct msm_gem_vma;
  53. #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
  54. struct msm_file_private {
  55. /* currently we don't do anything useful with this.. but when
  56. * per-context address spaces are supported we'd keep track of
  57. * the context's page-tables here.
  58. */
  59. int dummy;
  60. };
  61. enum msm_mdp_plane_property {
  62. PLANE_PROP_ZPOS,
  63. PLANE_PROP_ALPHA,
  64. PLANE_PROP_PREMULTIPLIED,
  65. PLANE_PROP_MAX_NUM
  66. };
  67. struct msm_vblank_ctrl {
  68. struct work_struct work;
  69. struct list_head event_list;
  70. spinlock_t lock;
  71. };
  72. struct msm_drm_private {
  73. struct drm_device *dev;
  74. struct msm_kms *kms;
  75. /* subordinate devices, if present: */
  76. struct platform_device *gpu_pdev;
  77. /* top level MDSS wrapper device (for MDP5 only) */
  78. struct msm_mdss *mdss;
  79. /* possibly this should be in the kms component, but it is
  80. * shared by both mdp4 and mdp5..
  81. */
  82. struct hdmi *hdmi;
  83. /* eDP is for mdp5 only, but kms has not been created
  84. * when edp_bind() and edp_init() are called. Here is the only
  85. * place to keep the edp instance.
  86. */
  87. struct msm_edp *edp;
  88. /* DSI is shared by mdp4 and mdp5 */
  89. struct msm_dsi *dsi[2];
  90. /* when we have more than one 'msm_gpu' these need to be an array: */
  91. struct msm_gpu *gpu;
  92. struct msm_file_private *lastctx;
  93. struct drm_fb_helper *fbdev;
  94. struct msm_rd_state *rd;
  95. struct msm_perf_state *perf;
  96. /* list of GEM objects: */
  97. struct list_head inactive_list;
  98. struct workqueue_struct *wq;
  99. struct workqueue_struct *atomic_wq;
  100. /* crtcs pending async atomic updates: */
  101. uint32_t pending_crtcs;
  102. wait_queue_head_t pending_crtcs_event;
  103. /* Registered address spaces.. currently this is fixed per # of
  104. * iommu's. Ie. one for display block and one for gpu block.
  105. * Eventually, to do per-process gpu pagetables, we'll want one
  106. * of these per-process.
  107. */
  108. unsigned int num_aspaces;
  109. struct msm_gem_address_space *aspace[NUM_DOMAINS];
  110. unsigned int num_planes;
  111. struct drm_plane *planes[16];
  112. unsigned int num_crtcs;
  113. struct drm_crtc *crtcs[8];
  114. unsigned int num_encoders;
  115. struct drm_encoder *encoders[8];
  116. unsigned int num_bridges;
  117. struct drm_bridge *bridges[8];
  118. unsigned int num_connectors;
  119. struct drm_connector *connectors[8];
  120. /* Properties */
  121. struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
  122. /* VRAM carveout, used when no IOMMU: */
  123. struct {
  124. unsigned long size;
  125. dma_addr_t paddr;
  126. /* NOTE: mm managed at the page level, size is in # of pages
  127. * and position mm_node->start is in # of pages:
  128. */
  129. struct drm_mm mm;
  130. } vram;
  131. struct notifier_block vmap_notifier;
  132. struct shrinker shrinker;
  133. struct msm_vblank_ctrl vblank_ctrl;
  134. /* task holding struct_mutex.. currently only used in submit path
  135. * to detect and reject faults from copy_from_user() for submit
  136. * ioctl.
  137. */
  138. struct task_struct *struct_mutex_task;
  139. };
  140. struct msm_format {
  141. uint32_t pixel_format;
  142. };
  143. int msm_atomic_check(struct drm_device *dev,
  144. struct drm_atomic_state *state);
  145. int msm_atomic_commit(struct drm_device *dev,
  146. struct drm_atomic_state *state, bool nonblock);
  147. struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
  148. void msm_atomic_state_clear(struct drm_atomic_state *state);
  149. void msm_atomic_state_free(struct drm_atomic_state *state);
  150. int msm_register_address_space(struct drm_device *dev,
  151. struct msm_gem_address_space *aspace);
  152. void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
  153. struct msm_gem_vma *vma, struct sg_table *sgt);
  154. int msm_gem_map_vma(struct msm_gem_address_space *aspace,
  155. struct msm_gem_vma *vma, struct sg_table *sgt, int npages);
  156. void msm_gem_address_space_destroy(struct msm_gem_address_space *aspace);
  157. struct msm_gem_address_space *
  158. msm_gem_address_space_create(struct device *dev, struct iommu_domain *domain,
  159. const char *name);
  160. void msm_gem_submit_free(struct msm_gem_submit *submit);
  161. int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
  162. struct drm_file *file);
  163. void msm_gem_shrinker_init(struct drm_device *dev);
  164. void msm_gem_shrinker_cleanup(struct drm_device *dev);
  165. int msm_gem_mmap_obj(struct drm_gem_object *obj,
  166. struct vm_area_struct *vma);
  167. int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
  168. int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  169. uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
  170. int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
  171. uint64_t *iova);
  172. int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint64_t *iova);
  173. uint64_t msm_gem_iova(struct drm_gem_object *obj, int id);
  174. struct page **msm_gem_get_pages(struct drm_gem_object *obj);
  175. void msm_gem_put_pages(struct drm_gem_object *obj);
  176. void msm_gem_put_iova(struct drm_gem_object *obj, int id);
  177. int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  178. struct drm_mode_create_dumb *args);
  179. int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
  180. uint32_t handle, uint64_t *offset);
  181. struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
  182. void *msm_gem_prime_vmap(struct drm_gem_object *obj);
  183. void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  184. int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  185. struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
  186. struct dma_buf_attachment *attach, struct sg_table *sg);
  187. int msm_gem_prime_pin(struct drm_gem_object *obj);
  188. void msm_gem_prime_unpin(struct drm_gem_object *obj);
  189. void *msm_gem_get_vaddr_locked(struct drm_gem_object *obj);
  190. void *msm_gem_get_vaddr(struct drm_gem_object *obj);
  191. void msm_gem_put_vaddr_locked(struct drm_gem_object *obj);
  192. void msm_gem_put_vaddr(struct drm_gem_object *obj);
  193. int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
  194. void msm_gem_purge(struct drm_gem_object *obj);
  195. void msm_gem_vunmap(struct drm_gem_object *obj);
  196. int msm_gem_sync_object(struct drm_gem_object *obj,
  197. struct msm_fence_context *fctx, bool exclusive);
  198. void msm_gem_move_to_active(struct drm_gem_object *obj,
  199. struct msm_gpu *gpu, bool exclusive, struct dma_fence *fence);
  200. void msm_gem_move_to_inactive(struct drm_gem_object *obj);
  201. int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
  202. int msm_gem_cpu_fini(struct drm_gem_object *obj);
  203. void msm_gem_free_object(struct drm_gem_object *obj);
  204. int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
  205. uint32_t size, uint32_t flags, uint32_t *handle);
  206. struct drm_gem_object *msm_gem_new(struct drm_device *dev,
  207. uint32_t size, uint32_t flags);
  208. struct drm_gem_object *msm_gem_import(struct drm_device *dev,
  209. struct dma_buf *dmabuf, struct sg_table *sgt);
  210. int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
  211. void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
  212. uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
  213. struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
  214. const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
  215. struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
  216. const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
  217. struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
  218. struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
  219. struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
  220. void msm_fbdev_free(struct drm_device *dev);
  221. struct hdmi;
  222. int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
  223. struct drm_encoder *encoder);
  224. void __init msm_hdmi_register(void);
  225. void __exit msm_hdmi_unregister(void);
  226. struct msm_edp;
  227. void __init msm_edp_register(void);
  228. void __exit msm_edp_unregister(void);
  229. int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
  230. struct drm_encoder *encoder);
  231. struct msm_dsi;
  232. #ifdef CONFIG_DRM_MSM_DSI
  233. void __init msm_dsi_register(void);
  234. void __exit msm_dsi_unregister(void);
  235. int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
  236. struct drm_encoder *encoder);
  237. #else
  238. static inline void __init msm_dsi_register(void)
  239. {
  240. }
  241. static inline void __exit msm_dsi_unregister(void)
  242. {
  243. }
  244. static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
  245. struct drm_device *dev,
  246. struct drm_encoder *encoder)
  247. {
  248. return -EINVAL;
  249. }
  250. #endif
  251. void __init msm_mdp_register(void);
  252. void __exit msm_mdp_unregister(void);
  253. #ifdef CONFIG_DEBUG_FS
  254. void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
  255. void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
  256. void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
  257. int msm_debugfs_late_init(struct drm_device *dev);
  258. int msm_rd_debugfs_init(struct drm_minor *minor);
  259. void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
  260. void msm_rd_dump_submit(struct msm_gem_submit *submit);
  261. int msm_perf_debugfs_init(struct drm_minor *minor);
  262. void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
  263. #else
  264. static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
  265. static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
  266. #endif
  267. struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
  268. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  269. const char *dbgname);
  270. void msm_writel(u32 data, void __iomem *addr);
  271. u32 msm_readl(const void __iomem *addr);
  272. #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  273. #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  274. static inline int align_pitch(int width, int bpp)
  275. {
  276. int bytespp = (bpp + 7) / 8;
  277. /* adreno needs pitch aligned to 32 pixels: */
  278. return bytespp * ALIGN(width, 32);
  279. }
  280. /* for the generated headers: */
  281. #define INVALID_IDX(idx) ({BUG(); 0;})
  282. #define fui(x) ({BUG(); 0;})
  283. #define util_float_to_half(x) ({BUG(); 0;})
  284. #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
  285. /* for conditionally setting boolean flag(s): */
  286. #define COND(bool, val) ((bool) ? (val) : 0)
  287. static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
  288. {
  289. ktime_t now = ktime_get();
  290. unsigned long remaining_jiffies;
  291. if (ktime_compare(*timeout, now) < 0) {
  292. remaining_jiffies = 0;
  293. } else {
  294. ktime_t rem = ktime_sub(*timeout, now);
  295. struct timespec ts = ktime_to_timespec(rem);
  296. remaining_jiffies = timespec_to_jiffies(&ts);
  297. }
  298. return remaining_jiffies;
  299. }
  300. #endif /* __MSM_DRV_H__ */