setup.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. /*
  2. * arch/xtensa/kernel/setup.c
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1995 Linus Torvalds
  9. * Copyright (C) 2001 - 2005 Tensilica Inc.
  10. *
  11. * Chris Zankel <chris@zankel.net>
  12. * Joe Taylor <joe@tensilica.com, joetylr@yahoo.com>
  13. * Kevin Chea
  14. * Marc Gauthier<marc@tensilica.com> <marc@alumni.uwaterloo.ca>
  15. */
  16. #include <linux/errno.h>
  17. #include <linux/init.h>
  18. #include <linux/mm.h>
  19. #include <linux/proc_fs.h>
  20. #include <linux/screen_info.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/kernel.h>
  23. #include <linux/percpu.h>
  24. #include <linux/cpu.h>
  25. #include <linux/of_fdt.h>
  26. #include <linux/of_platform.h>
  27. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  28. # include <linux/console.h>
  29. #endif
  30. #ifdef CONFIG_RTC
  31. # include <linux/timex.h>
  32. #endif
  33. #ifdef CONFIG_PROC_FS
  34. # include <linux/seq_file.h>
  35. #endif
  36. #include <asm/bootparam.h>
  37. #include <asm/mmu_context.h>
  38. #include <asm/pgtable.h>
  39. #include <asm/processor.h>
  40. #include <asm/timex.h>
  41. #include <asm/platform.h>
  42. #include <asm/page.h>
  43. #include <asm/setup.h>
  44. #include <asm/param.h>
  45. #include <asm/traps.h>
  46. #include <asm/smp.h>
  47. #include <platform/hardware.h>
  48. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  49. struct screen_info screen_info = { 0, 24, 0, 0, 0, 80, 0, 0, 0, 24, 1, 16};
  50. #endif
  51. #ifdef CONFIG_BLK_DEV_FD
  52. extern struct fd_ops no_fd_ops;
  53. struct fd_ops *fd_ops;
  54. #endif
  55. extern struct rtc_ops no_rtc_ops;
  56. struct rtc_ops *rtc_ops;
  57. #ifdef CONFIG_BLK_DEV_INITRD
  58. extern unsigned long initrd_start;
  59. extern unsigned long initrd_end;
  60. int initrd_is_mapped = 0;
  61. extern int initrd_below_start_ok;
  62. #endif
  63. #ifdef CONFIG_OF
  64. extern u32 __dtb_start[];
  65. void *dtb_start = __dtb_start;
  66. #endif
  67. unsigned char aux_device_present;
  68. extern unsigned long loops_per_jiffy;
  69. /* Command line specified as configuration option. */
  70. static char __initdata command_line[COMMAND_LINE_SIZE];
  71. #ifdef CONFIG_CMDLINE_BOOL
  72. static char default_command_line[COMMAND_LINE_SIZE] __initdata = CONFIG_CMDLINE;
  73. #endif
  74. sysmem_info_t __initdata sysmem;
  75. extern int mem_reserve(unsigned long, unsigned long, int);
  76. extern void bootmem_init(void);
  77. extern void zones_init(void);
  78. /*
  79. * Boot parameter parsing.
  80. *
  81. * The Xtensa port uses a list of variable-sized tags to pass data to
  82. * the kernel. The first tag must be a BP_TAG_FIRST tag for the list
  83. * to be recognised. The list is terminated with a zero-sized
  84. * BP_TAG_LAST tag.
  85. */
  86. typedef struct tagtable {
  87. u32 tag;
  88. int (*parse)(const bp_tag_t*);
  89. } tagtable_t;
  90. #define __tagtable(tag, fn) static tagtable_t __tagtable_##fn \
  91. __attribute__((used, section(".taglist"))) = { tag, fn }
  92. /* parse current tag */
  93. static int __init add_sysmem_bank(unsigned long type, unsigned long start,
  94. unsigned long end)
  95. {
  96. if (sysmem.nr_banks >= SYSMEM_BANKS_MAX) {
  97. printk(KERN_WARNING
  98. "Ignoring memory bank 0x%08lx size %ldKB\n",
  99. start, end - start);
  100. return -EINVAL;
  101. }
  102. sysmem.bank[sysmem.nr_banks].type = type;
  103. sysmem.bank[sysmem.nr_banks].start = PAGE_ALIGN(start);
  104. sysmem.bank[sysmem.nr_banks].end = end & PAGE_MASK;
  105. sysmem.nr_banks++;
  106. return 0;
  107. }
  108. static int __init parse_tag_mem(const bp_tag_t *tag)
  109. {
  110. meminfo_t *mi = (meminfo_t *)(tag->data);
  111. if (mi->type != MEMORY_TYPE_CONVENTIONAL)
  112. return -1;
  113. return add_sysmem_bank(mi->type, mi->start, mi->end);
  114. }
  115. __tagtable(BP_TAG_MEMORY, parse_tag_mem);
  116. #ifdef CONFIG_BLK_DEV_INITRD
  117. static int __init parse_tag_initrd(const bp_tag_t* tag)
  118. {
  119. meminfo_t* mi;
  120. mi = (meminfo_t*)(tag->data);
  121. initrd_start = (unsigned long)__va(mi->start);
  122. initrd_end = (unsigned long)__va(mi->end);
  123. return 0;
  124. }
  125. __tagtable(BP_TAG_INITRD, parse_tag_initrd);
  126. #ifdef CONFIG_OF
  127. static int __init parse_tag_fdt(const bp_tag_t *tag)
  128. {
  129. dtb_start = __va(tag->data[0]);
  130. return 0;
  131. }
  132. __tagtable(BP_TAG_FDT, parse_tag_fdt);
  133. #endif /* CONFIG_OF */
  134. #endif /* CONFIG_BLK_DEV_INITRD */
  135. static int __init parse_tag_cmdline(const bp_tag_t* tag)
  136. {
  137. strlcpy(command_line, (char *)(tag->data), COMMAND_LINE_SIZE);
  138. return 0;
  139. }
  140. __tagtable(BP_TAG_COMMAND_LINE, parse_tag_cmdline);
  141. static int __init parse_bootparam(const bp_tag_t* tag)
  142. {
  143. extern tagtable_t __tagtable_begin, __tagtable_end;
  144. tagtable_t *t;
  145. /* Boot parameters must start with a BP_TAG_FIRST tag. */
  146. if (tag->id != BP_TAG_FIRST) {
  147. printk(KERN_WARNING "Invalid boot parameters!\n");
  148. return 0;
  149. }
  150. tag = (bp_tag_t*)((unsigned long)tag + sizeof(bp_tag_t) + tag->size);
  151. /* Parse all tags. */
  152. while (tag != NULL && tag->id != BP_TAG_LAST) {
  153. for (t = &__tagtable_begin; t < &__tagtable_end; t++) {
  154. if (tag->id == t->tag) {
  155. t->parse(tag);
  156. break;
  157. }
  158. }
  159. if (t == &__tagtable_end)
  160. printk(KERN_WARNING "Ignoring tag "
  161. "0x%08x\n", tag->id);
  162. tag = (bp_tag_t*)((unsigned long)(tag + 1) + tag->size);
  163. }
  164. return 0;
  165. }
  166. #ifdef CONFIG_OF
  167. bool __initdata dt_memory_scan = false;
  168. #if XCHAL_HAVE_PTP_MMU && XCHAL_HAVE_SPANNING_WAY
  169. unsigned long xtensa_kio_paddr = XCHAL_KIO_DEFAULT_PADDR;
  170. EXPORT_SYMBOL(xtensa_kio_paddr);
  171. static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
  172. int depth, void *data)
  173. {
  174. const __be32 *ranges;
  175. unsigned long len;
  176. if (depth > 1)
  177. return 0;
  178. if (!of_flat_dt_is_compatible(node, "simple-bus"))
  179. return 0;
  180. ranges = of_get_flat_dt_prop(node, "ranges", &len);
  181. if (!ranges)
  182. return 1;
  183. if (len == 0)
  184. return 1;
  185. xtensa_kio_paddr = of_read_ulong(ranges+1, 1);
  186. /* round down to nearest 256MB boundary */
  187. xtensa_kio_paddr &= 0xf0000000;
  188. return 1;
  189. }
  190. #else
  191. static int __init xtensa_dt_io_area(unsigned long node, const char *uname,
  192. int depth, void *data)
  193. {
  194. return 1;
  195. }
  196. #endif
  197. void __init early_init_dt_add_memory_arch(u64 base, u64 size)
  198. {
  199. if (!dt_memory_scan)
  200. return;
  201. size &= PAGE_MASK;
  202. add_sysmem_bank(MEMORY_TYPE_CONVENTIONAL, base, base + size);
  203. }
  204. void * __init early_init_dt_alloc_memory_arch(u64 size, u64 align)
  205. {
  206. return __alloc_bootmem(size, align, 0);
  207. }
  208. void __init early_init_devtree(void *params)
  209. {
  210. if (sysmem.nr_banks == 0)
  211. dt_memory_scan = true;
  212. early_init_dt_scan(params);
  213. of_scan_flat_dt(xtensa_dt_io_area, NULL);
  214. if (!command_line[0])
  215. strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
  216. }
  217. static int __init xtensa_device_probe(void)
  218. {
  219. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  220. return 0;
  221. }
  222. device_initcall(xtensa_device_probe);
  223. #endif /* CONFIG_OF */
  224. /*
  225. * Initialize architecture. (Early stage)
  226. */
  227. void __init init_arch(bp_tag_t *bp_start)
  228. {
  229. sysmem.nr_banks = 0;
  230. /* Parse boot parameters */
  231. if (bp_start)
  232. parse_bootparam(bp_start);
  233. #ifdef CONFIG_OF
  234. early_init_devtree(dtb_start);
  235. #endif
  236. if (sysmem.nr_banks == 0) {
  237. sysmem.nr_banks = 1;
  238. sysmem.bank[0].start = PLATFORM_DEFAULT_MEM_START;
  239. sysmem.bank[0].end = PLATFORM_DEFAULT_MEM_START
  240. + PLATFORM_DEFAULT_MEM_SIZE;
  241. }
  242. #ifdef CONFIG_CMDLINE_BOOL
  243. if (!command_line[0])
  244. strlcpy(command_line, default_command_line, COMMAND_LINE_SIZE);
  245. #endif
  246. /* Early hook for platforms */
  247. platform_init(bp_start);
  248. /* Initialize MMU. */
  249. init_mmu();
  250. }
  251. /*
  252. * Initialize system. Setup memory and reserve regions.
  253. */
  254. extern char _end;
  255. extern char _stext;
  256. extern char _WindowVectors_text_start;
  257. extern char _WindowVectors_text_end;
  258. extern char _DebugInterruptVector_literal_start;
  259. extern char _DebugInterruptVector_text_end;
  260. extern char _KernelExceptionVector_literal_start;
  261. extern char _KernelExceptionVector_text_end;
  262. extern char _UserExceptionVector_literal_start;
  263. extern char _UserExceptionVector_text_end;
  264. extern char _DoubleExceptionVector_literal_start;
  265. extern char _DoubleExceptionVector_text_end;
  266. #if XCHAL_EXCM_LEVEL >= 2
  267. extern char _Level2InterruptVector_text_start;
  268. extern char _Level2InterruptVector_text_end;
  269. #endif
  270. #if XCHAL_EXCM_LEVEL >= 3
  271. extern char _Level3InterruptVector_text_start;
  272. extern char _Level3InterruptVector_text_end;
  273. #endif
  274. #if XCHAL_EXCM_LEVEL >= 4
  275. extern char _Level4InterruptVector_text_start;
  276. extern char _Level4InterruptVector_text_end;
  277. #endif
  278. #if XCHAL_EXCM_LEVEL >= 5
  279. extern char _Level5InterruptVector_text_start;
  280. extern char _Level5InterruptVector_text_end;
  281. #endif
  282. #if XCHAL_EXCM_LEVEL >= 6
  283. extern char _Level6InterruptVector_text_start;
  284. extern char _Level6InterruptVector_text_end;
  285. #endif
  286. #ifdef CONFIG_S32C1I_SELFTEST
  287. #if XCHAL_HAVE_S32C1I
  288. static int __initdata rcw_word, rcw_probe_pc, rcw_exc;
  289. /*
  290. * Basic atomic compare-and-swap, that records PC of S32C1I for probing.
  291. *
  292. * If *v == cmp, set *v = set. Return previous *v.
  293. */
  294. static inline int probed_compare_swap(int *v, int cmp, int set)
  295. {
  296. int tmp;
  297. __asm__ __volatile__(
  298. " movi %1, 1f\n"
  299. " s32i %1, %4, 0\n"
  300. " wsr %2, scompare1\n"
  301. "1: s32c1i %0, %3, 0\n"
  302. : "=a" (set), "=&a" (tmp)
  303. : "a" (cmp), "a" (v), "a" (&rcw_probe_pc), "0" (set)
  304. : "memory"
  305. );
  306. return set;
  307. }
  308. /* Handle probed exception */
  309. static void __init do_probed_exception(struct pt_regs *regs,
  310. unsigned long exccause)
  311. {
  312. if (regs->pc == rcw_probe_pc) { /* exception on s32c1i ? */
  313. regs->pc += 3; /* skip the s32c1i instruction */
  314. rcw_exc = exccause;
  315. } else {
  316. do_unhandled(regs, exccause);
  317. }
  318. }
  319. /* Simple test of S32C1I (soc bringup assist) */
  320. static int __init check_s32c1i(void)
  321. {
  322. int n, cause1, cause2;
  323. void *handbus, *handdata, *handaddr; /* temporarily saved handlers */
  324. rcw_probe_pc = 0;
  325. handbus = trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR,
  326. do_probed_exception);
  327. handdata = trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR,
  328. do_probed_exception);
  329. handaddr = trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR,
  330. do_probed_exception);
  331. /* First try an S32C1I that does not store: */
  332. rcw_exc = 0;
  333. rcw_word = 1;
  334. n = probed_compare_swap(&rcw_word, 0, 2);
  335. cause1 = rcw_exc;
  336. /* took exception? */
  337. if (cause1 != 0) {
  338. /* unclean exception? */
  339. if (n != 2 || rcw_word != 1)
  340. panic("S32C1I exception error");
  341. } else if (rcw_word != 1 || n != 1) {
  342. panic("S32C1I compare error");
  343. }
  344. /* Then an S32C1I that stores: */
  345. rcw_exc = 0;
  346. rcw_word = 0x1234567;
  347. n = probed_compare_swap(&rcw_word, 0x1234567, 0xabcde);
  348. cause2 = rcw_exc;
  349. if (cause2 != 0) {
  350. /* unclean exception? */
  351. if (n != 0xabcde || rcw_word != 0x1234567)
  352. panic("S32C1I exception error (b)");
  353. } else if (rcw_word != 0xabcde || n != 0x1234567) {
  354. panic("S32C1I store error");
  355. }
  356. /* Verify consistency of exceptions: */
  357. if (cause1 || cause2) {
  358. pr_warn("S32C1I took exception %d, %d\n", cause1, cause2);
  359. /* If emulation of S32C1I upon bus error gets implemented,
  360. we can get rid of this panic for single core (not SMP) */
  361. panic("S32C1I exceptions not currently supported");
  362. }
  363. if (cause1 != cause2)
  364. panic("inconsistent S32C1I exceptions");
  365. trap_set_handler(EXCCAUSE_LOAD_STORE_ERROR, handbus);
  366. trap_set_handler(EXCCAUSE_LOAD_STORE_DATA_ERROR, handdata);
  367. trap_set_handler(EXCCAUSE_LOAD_STORE_ADDR_ERROR, handaddr);
  368. return 0;
  369. }
  370. #else /* XCHAL_HAVE_S32C1I */
  371. /* This condition should not occur with a commercially deployed processor.
  372. Display reminder for early engr test or demo chips / FPGA bitstreams */
  373. static int __init check_s32c1i(void)
  374. {
  375. pr_warn("Processor configuration lacks atomic compare-and-swap support!\n");
  376. return 0;
  377. }
  378. #endif /* XCHAL_HAVE_S32C1I */
  379. early_initcall(check_s32c1i);
  380. #endif /* CONFIG_S32C1I_SELFTEST */
  381. void __init setup_arch(char **cmdline_p)
  382. {
  383. strlcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
  384. *cmdline_p = command_line;
  385. /* Reserve some memory regions */
  386. #ifdef CONFIG_BLK_DEV_INITRD
  387. if (initrd_start < initrd_end) {
  388. initrd_is_mapped = mem_reserve(__pa(initrd_start),
  389. __pa(initrd_end), 0);
  390. initrd_below_start_ok = 1;
  391. } else {
  392. initrd_start = 0;
  393. }
  394. #endif
  395. mem_reserve(__pa(&_stext),__pa(&_end), 1);
  396. mem_reserve(__pa(&_WindowVectors_text_start),
  397. __pa(&_WindowVectors_text_end), 0);
  398. mem_reserve(__pa(&_DebugInterruptVector_literal_start),
  399. __pa(&_DebugInterruptVector_text_end), 0);
  400. mem_reserve(__pa(&_KernelExceptionVector_literal_start),
  401. __pa(&_KernelExceptionVector_text_end), 0);
  402. mem_reserve(__pa(&_UserExceptionVector_literal_start),
  403. __pa(&_UserExceptionVector_text_end), 0);
  404. mem_reserve(__pa(&_DoubleExceptionVector_literal_start),
  405. __pa(&_DoubleExceptionVector_text_end), 0);
  406. #if XCHAL_EXCM_LEVEL >= 2
  407. mem_reserve(__pa(&_Level2InterruptVector_text_start),
  408. __pa(&_Level2InterruptVector_text_end), 0);
  409. #endif
  410. #if XCHAL_EXCM_LEVEL >= 3
  411. mem_reserve(__pa(&_Level3InterruptVector_text_start),
  412. __pa(&_Level3InterruptVector_text_end), 0);
  413. #endif
  414. #if XCHAL_EXCM_LEVEL >= 4
  415. mem_reserve(__pa(&_Level4InterruptVector_text_start),
  416. __pa(&_Level4InterruptVector_text_end), 0);
  417. #endif
  418. #if XCHAL_EXCM_LEVEL >= 5
  419. mem_reserve(__pa(&_Level5InterruptVector_text_start),
  420. __pa(&_Level5InterruptVector_text_end), 0);
  421. #endif
  422. #if XCHAL_EXCM_LEVEL >= 6
  423. mem_reserve(__pa(&_Level6InterruptVector_text_start),
  424. __pa(&_Level6InterruptVector_text_end), 0);
  425. #endif
  426. bootmem_init();
  427. unflatten_and_copy_device_tree();
  428. platform_setup(cmdline_p);
  429. #ifdef CONFIG_SMP
  430. smp_init_cpus();
  431. #endif
  432. paging_init();
  433. zones_init();
  434. #ifdef CONFIG_VT
  435. # if defined(CONFIG_VGA_CONSOLE)
  436. conswitchp = &vga_con;
  437. # elif defined(CONFIG_DUMMY_CONSOLE)
  438. conswitchp = &dummy_con;
  439. # endif
  440. #endif
  441. #ifdef CONFIG_PCI
  442. platform_pcibios_init();
  443. #endif
  444. }
  445. static DEFINE_PER_CPU(struct cpu, cpu_data);
  446. static int __init topology_init(void)
  447. {
  448. int i;
  449. for_each_possible_cpu(i) {
  450. struct cpu *cpu = &per_cpu(cpu_data, i);
  451. cpu->hotpluggable = !!i;
  452. register_cpu(cpu, i);
  453. }
  454. return 0;
  455. }
  456. subsys_initcall(topology_init);
  457. void machine_restart(char * cmd)
  458. {
  459. platform_restart();
  460. }
  461. void machine_halt(void)
  462. {
  463. platform_halt();
  464. while (1);
  465. }
  466. void machine_power_off(void)
  467. {
  468. platform_power_off();
  469. while (1);
  470. }
  471. #ifdef CONFIG_PROC_FS
  472. /*
  473. * Display some core information through /proc/cpuinfo.
  474. */
  475. static int
  476. c_show(struct seq_file *f, void *slot)
  477. {
  478. char buf[NR_CPUS * 5];
  479. cpulist_scnprintf(buf, sizeof(buf), cpu_online_mask);
  480. /* high-level stuff */
  481. seq_printf(f, "CPU count\t: %u\n"
  482. "CPU list\t: %s\n"
  483. "vendor_id\t: Tensilica\n"
  484. "model\t\t: Xtensa " XCHAL_HW_VERSION_NAME "\n"
  485. "core ID\t\t: " XCHAL_CORE_ID "\n"
  486. "build ID\t: 0x%x\n"
  487. "byte order\t: %s\n"
  488. "cpu MHz\t\t: %lu.%02lu\n"
  489. "bogomips\t: %lu.%02lu\n",
  490. num_online_cpus(),
  491. buf,
  492. XCHAL_BUILD_UNIQUE_ID,
  493. XCHAL_HAVE_BE ? "big" : "little",
  494. ccount_freq/1000000,
  495. (ccount_freq/10000) % 100,
  496. loops_per_jiffy/(500000/HZ),
  497. (loops_per_jiffy/(5000/HZ)) % 100);
  498. seq_printf(f,"flags\t\t: "
  499. #if XCHAL_HAVE_NMI
  500. "nmi "
  501. #endif
  502. #if XCHAL_HAVE_DEBUG
  503. "debug "
  504. # if XCHAL_HAVE_OCD
  505. "ocd "
  506. # endif
  507. #endif
  508. #if XCHAL_HAVE_DENSITY
  509. "density "
  510. #endif
  511. #if XCHAL_HAVE_BOOLEANS
  512. "boolean "
  513. #endif
  514. #if XCHAL_HAVE_LOOPS
  515. "loop "
  516. #endif
  517. #if XCHAL_HAVE_NSA
  518. "nsa "
  519. #endif
  520. #if XCHAL_HAVE_MINMAX
  521. "minmax "
  522. #endif
  523. #if XCHAL_HAVE_SEXT
  524. "sext "
  525. #endif
  526. #if XCHAL_HAVE_CLAMPS
  527. "clamps "
  528. #endif
  529. #if XCHAL_HAVE_MAC16
  530. "mac16 "
  531. #endif
  532. #if XCHAL_HAVE_MUL16
  533. "mul16 "
  534. #endif
  535. #if XCHAL_HAVE_MUL32
  536. "mul32 "
  537. #endif
  538. #if XCHAL_HAVE_MUL32_HIGH
  539. "mul32h "
  540. #endif
  541. #if XCHAL_HAVE_FP
  542. "fpu "
  543. #endif
  544. #if XCHAL_HAVE_S32C1I
  545. "s32c1i "
  546. #endif
  547. "\n");
  548. /* Registers. */
  549. seq_printf(f,"physical aregs\t: %d\n"
  550. "misc regs\t: %d\n"
  551. "ibreak\t\t: %d\n"
  552. "dbreak\t\t: %d\n",
  553. XCHAL_NUM_AREGS,
  554. XCHAL_NUM_MISC_REGS,
  555. XCHAL_NUM_IBREAK,
  556. XCHAL_NUM_DBREAK);
  557. /* Interrupt. */
  558. seq_printf(f,"num ints\t: %d\n"
  559. "ext ints\t: %d\n"
  560. "int levels\t: %d\n"
  561. "timers\t\t: %d\n"
  562. "debug level\t: %d\n",
  563. XCHAL_NUM_INTERRUPTS,
  564. XCHAL_NUM_EXTINTERRUPTS,
  565. XCHAL_NUM_INTLEVELS,
  566. XCHAL_NUM_TIMERS,
  567. XCHAL_DEBUGLEVEL);
  568. /* Cache */
  569. seq_printf(f,"icache line size: %d\n"
  570. "icache ways\t: %d\n"
  571. "icache size\t: %d\n"
  572. "icache flags\t: "
  573. #if XCHAL_ICACHE_LINE_LOCKABLE
  574. "lock "
  575. #endif
  576. "\n"
  577. "dcache line size: %d\n"
  578. "dcache ways\t: %d\n"
  579. "dcache size\t: %d\n"
  580. "dcache flags\t: "
  581. #if XCHAL_DCACHE_IS_WRITEBACK
  582. "writeback "
  583. #endif
  584. #if XCHAL_DCACHE_LINE_LOCKABLE
  585. "lock "
  586. #endif
  587. "\n",
  588. XCHAL_ICACHE_LINESIZE,
  589. XCHAL_ICACHE_WAYS,
  590. XCHAL_ICACHE_SIZE,
  591. XCHAL_DCACHE_LINESIZE,
  592. XCHAL_DCACHE_WAYS,
  593. XCHAL_DCACHE_SIZE);
  594. return 0;
  595. }
  596. /*
  597. * We show only CPU #0 info.
  598. */
  599. static void *
  600. c_start(struct seq_file *f, loff_t *pos)
  601. {
  602. return (*pos == 0) ? (void *)1 : NULL;
  603. }
  604. static void *
  605. c_next(struct seq_file *f, void *v, loff_t *pos)
  606. {
  607. return NULL;
  608. }
  609. static void
  610. c_stop(struct seq_file *f, void *v)
  611. {
  612. }
  613. const struct seq_operations cpuinfo_op =
  614. {
  615. .start = c_start,
  616. .next = c_next,
  617. .stop = c_stop,
  618. .show = c_show,
  619. };
  620. #endif /* CONFIG_PROC_FS */