si_dpm.c 253 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_dpm.h"
  27. #include "amdgpu_atombios.h"
  28. #include "si/sid.h"
  29. #include "r600_dpm.h"
  30. #include "si_dpm.h"
  31. #include "atom.h"
  32. #include "../include/pptable.h"
  33. #include <linux/math64.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/firmware.h>
  36. #define MC_CG_ARB_FREQ_F0 0x0a
  37. #define MC_CG_ARB_FREQ_F1 0x0b
  38. #define MC_CG_ARB_FREQ_F2 0x0c
  39. #define MC_CG_ARB_FREQ_F3 0x0d
  40. #define SMC_RAM_END 0x20000
  41. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  42. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  43. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  44. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  45. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  46. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  47. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  48. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  49. #define BIOS_SCRATCH_4 0x5cd
  50. MODULE_FIRMWARE("radeon/tahiti_smc.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
  52. MODULE_FIRMWARE("radeon/verde_smc.bin");
  53. MODULE_FIRMWARE("radeon/oland_smc.bin");
  54. MODULE_FIRMWARE("radeon/hainan_smc.bin");
  55. union power_info {
  56. struct _ATOM_POWERPLAY_INFO info;
  57. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  58. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  59. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  60. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  61. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  62. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  63. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  64. };
  65. union fan_info {
  66. struct _ATOM_PPLIB_FANTABLE fan;
  67. struct _ATOM_PPLIB_FANTABLE2 fan2;
  68. struct _ATOM_PPLIB_FANTABLE3 fan3;
  69. };
  70. union pplib_clock_info {
  71. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  72. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  73. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  74. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  75. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  76. };
  77. const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  78. {
  79. R600_UTC_DFLT_00,
  80. R600_UTC_DFLT_01,
  81. R600_UTC_DFLT_02,
  82. R600_UTC_DFLT_03,
  83. R600_UTC_DFLT_04,
  84. R600_UTC_DFLT_05,
  85. R600_UTC_DFLT_06,
  86. R600_UTC_DFLT_07,
  87. R600_UTC_DFLT_08,
  88. R600_UTC_DFLT_09,
  89. R600_UTC_DFLT_10,
  90. R600_UTC_DFLT_11,
  91. R600_UTC_DFLT_12,
  92. R600_UTC_DFLT_13,
  93. R600_UTC_DFLT_14,
  94. };
  95. const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  96. {
  97. R600_DTC_DFLT_00,
  98. R600_DTC_DFLT_01,
  99. R600_DTC_DFLT_02,
  100. R600_DTC_DFLT_03,
  101. R600_DTC_DFLT_04,
  102. R600_DTC_DFLT_05,
  103. R600_DTC_DFLT_06,
  104. R600_DTC_DFLT_07,
  105. R600_DTC_DFLT_08,
  106. R600_DTC_DFLT_09,
  107. R600_DTC_DFLT_10,
  108. R600_DTC_DFLT_11,
  109. R600_DTC_DFLT_12,
  110. R600_DTC_DFLT_13,
  111. R600_DTC_DFLT_14,
  112. };
  113. static const struct si_cac_config_reg cac_weights_tahiti[] =
  114. {
  115. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  116. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  117. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  118. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  119. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  120. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  121. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  122. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  123. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  124. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  125. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  126. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  127. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  128. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  129. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  130. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  131. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  132. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  133. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  134. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  135. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  136. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  137. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  138. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  139. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  140. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  141. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  142. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  143. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  144. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  145. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  146. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  147. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  148. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  149. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  150. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  151. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  152. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  153. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  154. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  155. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  156. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  157. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  158. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  159. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  160. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  161. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  162. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  163. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  164. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  165. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  166. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  167. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  168. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  169. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  170. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  171. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  172. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  173. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  174. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  175. { 0xFFFFFFFF }
  176. };
  177. static const struct si_cac_config_reg lcac_tahiti[] =
  178. {
  179. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  180. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  181. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  182. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  183. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  184. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  185. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  186. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  187. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  188. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  189. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  190. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  191. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  192. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  193. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  194. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  195. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  196. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  197. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  198. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  199. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  200. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  201. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  202. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  203. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  204. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  205. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  206. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  207. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  208. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  209. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  210. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  211. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  212. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  213. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  214. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  215. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  216. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  217. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  218. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  219. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  220. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  221. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  222. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  223. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  224. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  225. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  226. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  227. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  228. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  229. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  230. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  231. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  232. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  233. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  234. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  235. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  236. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  237. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  238. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  239. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  240. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  241. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  242. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  243. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  244. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  245. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  246. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  247. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  248. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  249. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  250. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  251. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  252. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  253. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  254. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  255. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  256. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  257. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  258. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  259. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  260. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  261. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  262. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  263. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  264. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  265. { 0xFFFFFFFF }
  266. };
  267. static const struct si_cac_config_reg cac_override_tahiti[] =
  268. {
  269. { 0xFFFFFFFF }
  270. };
  271. static const struct si_powertune_data powertune_data_tahiti =
  272. {
  273. ((1 << 16) | 27027),
  274. 6,
  275. 0,
  276. 4,
  277. 95,
  278. {
  279. 0UL,
  280. 0UL,
  281. 4521550UL,
  282. 309631529UL,
  283. -1270850L,
  284. 4513710L,
  285. 40
  286. },
  287. 595000000UL,
  288. 12,
  289. {
  290. 0,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. 0,
  296. 0,
  297. 0
  298. },
  299. true
  300. };
  301. static const struct si_dte_data dte_data_tahiti =
  302. {
  303. { 1159409, 0, 0, 0, 0 },
  304. { 777, 0, 0, 0, 0 },
  305. 2,
  306. 54000,
  307. 127000,
  308. 25,
  309. 2,
  310. 10,
  311. 13,
  312. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  313. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  314. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  315. 85,
  316. false
  317. };
  318. static const struct si_dte_data dte_data_tahiti_le =
  319. {
  320. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  321. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  322. 0x5,
  323. 0xAFC8,
  324. 0x64,
  325. 0x32,
  326. 1,
  327. 0,
  328. 0x10,
  329. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  330. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  331. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  332. 85,
  333. true
  334. };
  335. static const struct si_dte_data dte_data_tahiti_pro =
  336. {
  337. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  338. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  339. 5,
  340. 45000,
  341. 100,
  342. 0xA,
  343. 1,
  344. 0,
  345. 0x10,
  346. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  347. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  348. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  349. 90,
  350. true
  351. };
  352. static const struct si_dte_data dte_data_new_zealand =
  353. {
  354. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  355. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  356. 0x5,
  357. 0xAFC8,
  358. 0x69,
  359. 0x32,
  360. 1,
  361. 0,
  362. 0x10,
  363. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  364. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  365. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  366. 85,
  367. true
  368. };
  369. static const struct si_dte_data dte_data_aruba_pro =
  370. {
  371. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  372. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  373. 5,
  374. 45000,
  375. 100,
  376. 0xA,
  377. 1,
  378. 0,
  379. 0x10,
  380. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  381. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  382. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  383. 90,
  384. true
  385. };
  386. static const struct si_dte_data dte_data_malta =
  387. {
  388. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  389. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  390. 5,
  391. 45000,
  392. 100,
  393. 0xA,
  394. 1,
  395. 0,
  396. 0x10,
  397. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  398. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  399. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  400. 90,
  401. true
  402. };
  403. struct si_cac_config_reg cac_weights_pitcairn[] =
  404. {
  405. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  406. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  407. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  408. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  409. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  410. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  411. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  412. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  413. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  414. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  415. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  416. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  417. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  418. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  419. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  420. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  421. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  422. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  423. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  424. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  425. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  426. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  427. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  428. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  429. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  430. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  431. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  432. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  433. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  434. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  435. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  436. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  437. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  438. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  439. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  440. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  441. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  442. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  443. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  444. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  445. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  446. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  447. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  448. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  449. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  450. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  451. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  452. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  453. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  454. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  455. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  456. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  457. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  458. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  459. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  460. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  461. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  462. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  463. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  464. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  465. { 0xFFFFFFFF }
  466. };
  467. static const struct si_cac_config_reg lcac_pitcairn[] =
  468. {
  469. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  470. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  471. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  472. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  473. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  474. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  475. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  476. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  477. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  478. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  479. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  480. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  481. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  482. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  483. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  484. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  485. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  486. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  487. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  488. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  489. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  490. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  491. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  492. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  493. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  494. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  495. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  496. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  497. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  498. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  499. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  500. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  501. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  502. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  503. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  504. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  505. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  506. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  507. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  508. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  509. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  510. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  511. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  512. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  513. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  514. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  515. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  516. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  517. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  518. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  519. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  520. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  521. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  522. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  523. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  524. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  525. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  526. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  527. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  528. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  529. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  530. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  531. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  532. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  533. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  534. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  535. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  536. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  537. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  538. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  539. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  540. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  541. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  542. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  543. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  544. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  545. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  546. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  547. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  548. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  549. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  550. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  551. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  552. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  553. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  554. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  555. { 0xFFFFFFFF }
  556. };
  557. static const struct si_cac_config_reg cac_override_pitcairn[] =
  558. {
  559. { 0xFFFFFFFF }
  560. };
  561. static const struct si_powertune_data powertune_data_pitcairn =
  562. {
  563. ((1 << 16) | 27027),
  564. 5,
  565. 0,
  566. 6,
  567. 100,
  568. {
  569. 51600000UL,
  570. 1800000UL,
  571. 7194395UL,
  572. 309631529UL,
  573. -1270850L,
  574. 4513710L,
  575. 100
  576. },
  577. 117830498UL,
  578. 12,
  579. {
  580. 0,
  581. 0,
  582. 0,
  583. 0,
  584. 0,
  585. 0,
  586. 0,
  587. 0
  588. },
  589. true
  590. };
  591. static const struct si_dte_data dte_data_pitcairn =
  592. {
  593. { 0, 0, 0, 0, 0 },
  594. { 0, 0, 0, 0, 0 },
  595. 0,
  596. 0,
  597. 0,
  598. 0,
  599. 0,
  600. 0,
  601. 0,
  602. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  603. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  604. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  605. 0,
  606. false
  607. };
  608. static const struct si_dte_data dte_data_curacao_xt =
  609. {
  610. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  611. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  612. 5,
  613. 45000,
  614. 100,
  615. 0xA,
  616. 1,
  617. 0,
  618. 0x10,
  619. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  620. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  621. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  622. 90,
  623. true
  624. };
  625. static const struct si_dte_data dte_data_curacao_pro =
  626. {
  627. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  628. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  629. 5,
  630. 45000,
  631. 100,
  632. 0xA,
  633. 1,
  634. 0,
  635. 0x10,
  636. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  637. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  638. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  639. 90,
  640. true
  641. };
  642. static const struct si_dte_data dte_data_neptune_xt =
  643. {
  644. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  645. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  646. 5,
  647. 45000,
  648. 100,
  649. 0xA,
  650. 1,
  651. 0,
  652. 0x10,
  653. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  654. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  655. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  656. 90,
  657. true
  658. };
  659. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  660. {
  661. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  662. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  663. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  664. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  665. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  666. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  667. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  668. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  669. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  670. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  671. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  672. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  673. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  674. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  675. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  676. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  677. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  678. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  679. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  680. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  681. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  682. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  683. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  684. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  685. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  686. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  687. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  688. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  689. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  690. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  691. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  692. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  693. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  694. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  695. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  696. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  697. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  698. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  699. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  700. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  701. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  702. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  703. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  704. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  705. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  706. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  707. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  708. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  709. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  710. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  711. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  712. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  713. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  714. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  715. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  717. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  719. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  720. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  721. { 0xFFFFFFFF }
  722. };
  723. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  724. {
  725. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  726. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  727. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  728. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  729. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  730. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  731. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  732. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  733. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  734. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  735. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  736. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  737. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  738. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  739. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  740. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  741. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  742. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  743. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  744. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  745. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  746. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  747. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  748. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  749. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  750. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  751. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  752. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  753. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  754. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  755. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  756. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  757. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  758. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  759. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  760. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  761. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  762. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  763. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  764. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  765. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  766. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  767. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  768. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  769. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  770. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  771. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  772. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  773. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  774. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  775. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  776. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  777. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  778. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  779. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  781. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  783. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  784. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  785. { 0xFFFFFFFF }
  786. };
  787. static const struct si_cac_config_reg cac_weights_heathrow[] =
  788. {
  789. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  790. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  791. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  792. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  793. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  794. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  795. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  796. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  797. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  798. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  799. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  800. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  801. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  802. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  803. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  804. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  805. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  806. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  807. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  808. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  809. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  810. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  811. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  812. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  813. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  814. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  815. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  816. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  817. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  818. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  819. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  820. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  821. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  822. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  823. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  824. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  825. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  826. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  827. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  828. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  829. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  830. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  831. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  832. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  833. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  834. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  835. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  836. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  837. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  838. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  839. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  840. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  841. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  842. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  843. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  845. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  847. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  848. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  849. { 0xFFFFFFFF }
  850. };
  851. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  852. {
  853. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  854. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  855. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  856. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  857. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  858. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  859. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  860. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  861. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  862. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  863. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  864. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  865. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  866. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  867. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  868. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  869. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  870. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  871. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  872. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  873. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  874. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  875. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  876. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  877. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  878. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  879. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  880. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  881. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  882. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  883. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  884. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  885. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  886. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  887. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  888. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  889. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  890. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  891. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  892. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  893. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  894. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  895. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  896. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  897. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  898. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  899. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  900. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  901. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  902. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  903. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  904. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  905. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  906. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  907. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  908. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  909. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  910. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  911. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  912. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  913. { 0xFFFFFFFF }
  914. };
  915. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  916. {
  917. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  918. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  919. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  920. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  921. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  922. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  923. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  924. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  925. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  926. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  927. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  928. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  929. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  930. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  931. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  932. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  933. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  934. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  935. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  936. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  937. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  938. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  939. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  940. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  941. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  942. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  943. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  944. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  945. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  946. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  947. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  948. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  949. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  950. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  951. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  952. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  953. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  954. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  955. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  956. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  957. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  958. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  959. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  960. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  961. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  962. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  963. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  964. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  965. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  966. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  967. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  968. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  969. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  970. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  971. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  972. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  973. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  974. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  975. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  976. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  977. { 0xFFFFFFFF }
  978. };
  979. static const struct si_cac_config_reg lcac_cape_verde[] =
  980. {
  981. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  982. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  983. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  984. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  985. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  986. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  987. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  988. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  989. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  990. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  991. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  992. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  993. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  994. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  995. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  996. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  997. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  998. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  999. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1000. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1001. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1002. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1003. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1004. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1005. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1006. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1007. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1008. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1009. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1010. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1011. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1012. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1013. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1014. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1015. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1016. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1017. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1018. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1019. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1020. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1021. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1022. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1023. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1024. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1025. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1026. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1027. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1028. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1029. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1030. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1031. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1032. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1033. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1034. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1035. { 0xFFFFFFFF }
  1036. };
  1037. static const struct si_cac_config_reg cac_override_cape_verde[] =
  1038. {
  1039. { 0xFFFFFFFF }
  1040. };
  1041. static const struct si_powertune_data powertune_data_cape_verde =
  1042. {
  1043. ((1 << 16) | 0x6993),
  1044. 5,
  1045. 0,
  1046. 7,
  1047. 105,
  1048. {
  1049. 0UL,
  1050. 0UL,
  1051. 7194395UL,
  1052. 309631529UL,
  1053. -1270850L,
  1054. 4513710L,
  1055. 100
  1056. },
  1057. 117830498UL,
  1058. 12,
  1059. {
  1060. 0,
  1061. 0,
  1062. 0,
  1063. 0,
  1064. 0,
  1065. 0,
  1066. 0,
  1067. 0
  1068. },
  1069. true
  1070. };
  1071. static const struct si_dte_data dte_data_cape_verde =
  1072. {
  1073. { 0, 0, 0, 0, 0 },
  1074. { 0, 0, 0, 0, 0 },
  1075. 0,
  1076. 0,
  1077. 0,
  1078. 0,
  1079. 0,
  1080. 0,
  1081. 0,
  1082. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1083. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1084. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1085. 0,
  1086. false
  1087. };
  1088. static const struct si_dte_data dte_data_venus_xtx =
  1089. {
  1090. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1091. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1092. 5,
  1093. 55000,
  1094. 0x69,
  1095. 0xA,
  1096. 1,
  1097. 0,
  1098. 0x3,
  1099. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1100. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1101. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1102. 90,
  1103. true
  1104. };
  1105. static const struct si_dte_data dte_data_venus_xt =
  1106. {
  1107. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1108. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1109. 5,
  1110. 55000,
  1111. 0x69,
  1112. 0xA,
  1113. 1,
  1114. 0,
  1115. 0x3,
  1116. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1117. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1118. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1119. 90,
  1120. true
  1121. };
  1122. static const struct si_dte_data dte_data_venus_pro =
  1123. {
  1124. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1125. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1126. 5,
  1127. 55000,
  1128. 0x69,
  1129. 0xA,
  1130. 1,
  1131. 0,
  1132. 0x3,
  1133. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1134. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1135. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1136. 90,
  1137. true
  1138. };
  1139. struct si_cac_config_reg cac_weights_oland[] =
  1140. {
  1141. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1142. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1143. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1144. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1145. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1146. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1147. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1148. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1149. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1150. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1160. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1161. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1162. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1163. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1164. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1165. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1166. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1167. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1168. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1169. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1170. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1171. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1172. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1173. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1174. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1175. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1176. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1201. { 0xFFFFFFFF }
  1202. };
  1203. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1204. {
  1205. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1206. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1207. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1208. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1209. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1210. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1211. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1212. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1213. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1214. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1224. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1225. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1226. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1227. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1228. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1229. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1230. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1231. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1232. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1233. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1234. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1235. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1236. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1237. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1238. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1239. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1240. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1265. { 0xFFFFFFFF }
  1266. };
  1267. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1268. {
  1269. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1270. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1271. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1272. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1273. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1274. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1275. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1276. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1277. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1278. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1288. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1289. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1290. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1291. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1292. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1293. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1294. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1295. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1296. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1297. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1298. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1299. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1300. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1301. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1302. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1303. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1304. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1329. { 0xFFFFFFFF }
  1330. };
  1331. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1332. {
  1333. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1334. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1335. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1336. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1337. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1338. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1339. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1340. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1341. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1342. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1352. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1353. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1354. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1355. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1356. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1357. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1358. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1359. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1360. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1361. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1362. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1363. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1364. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1365. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1366. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1367. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1368. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1393. { 0xFFFFFFFF }
  1394. };
  1395. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1396. {
  1397. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1400. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1401. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1402. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1403. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1404. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1405. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1416. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1417. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1418. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1419. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1420. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1421. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1422. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1423. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1424. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1425. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1426. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1427. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1428. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1429. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1430. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1431. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1432. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1457. { 0xFFFFFFFF }
  1458. };
  1459. static const struct si_cac_config_reg lcac_oland[] =
  1460. {
  1461. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1462. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1463. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1464. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1465. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1466. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1467. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1468. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1469. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1470. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1473. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1474. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1475. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1476. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1477. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1478. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1479. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1480. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1481. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1482. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1483. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1484. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1485. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1486. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1487. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1488. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1489. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1490. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1491. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1492. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1493. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1494. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1495. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1496. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1497. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1498. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1499. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1500. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1501. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1502. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1503. { 0xFFFFFFFF }
  1504. };
  1505. static const struct si_cac_config_reg lcac_mars_pro[] =
  1506. {
  1507. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1508. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1509. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1510. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1511. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1512. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1513. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1514. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1515. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1516. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1517. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1518. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1519. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1520. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1521. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1522. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1523. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1524. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1525. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1526. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1527. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1528. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1529. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1530. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1531. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1532. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1533. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1534. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1535. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1536. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1537. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1538. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1539. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1540. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1541. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1542. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1543. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1544. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1545. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1546. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1547. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1548. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1549. { 0xFFFFFFFF }
  1550. };
  1551. static const struct si_cac_config_reg cac_override_oland[] =
  1552. {
  1553. { 0xFFFFFFFF }
  1554. };
  1555. static const struct si_powertune_data powertune_data_oland =
  1556. {
  1557. ((1 << 16) | 0x6993),
  1558. 5,
  1559. 0,
  1560. 7,
  1561. 105,
  1562. {
  1563. 0UL,
  1564. 0UL,
  1565. 7194395UL,
  1566. 309631529UL,
  1567. -1270850L,
  1568. 4513710L,
  1569. 100
  1570. },
  1571. 117830498UL,
  1572. 12,
  1573. {
  1574. 0,
  1575. 0,
  1576. 0,
  1577. 0,
  1578. 0,
  1579. 0,
  1580. 0,
  1581. 0
  1582. },
  1583. true
  1584. };
  1585. static const struct si_powertune_data powertune_data_mars_pro =
  1586. {
  1587. ((1 << 16) | 0x6993),
  1588. 5,
  1589. 0,
  1590. 7,
  1591. 105,
  1592. {
  1593. 0UL,
  1594. 0UL,
  1595. 7194395UL,
  1596. 309631529UL,
  1597. -1270850L,
  1598. 4513710L,
  1599. 100
  1600. },
  1601. 117830498UL,
  1602. 12,
  1603. {
  1604. 0,
  1605. 0,
  1606. 0,
  1607. 0,
  1608. 0,
  1609. 0,
  1610. 0,
  1611. 0
  1612. },
  1613. true
  1614. };
  1615. static const struct si_dte_data dte_data_oland =
  1616. {
  1617. { 0, 0, 0, 0, 0 },
  1618. { 0, 0, 0, 0, 0 },
  1619. 0,
  1620. 0,
  1621. 0,
  1622. 0,
  1623. 0,
  1624. 0,
  1625. 0,
  1626. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1627. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1628. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1629. 0,
  1630. false
  1631. };
  1632. static const struct si_dte_data dte_data_mars_pro =
  1633. {
  1634. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1635. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1636. 5,
  1637. 55000,
  1638. 105,
  1639. 0xA,
  1640. 1,
  1641. 0,
  1642. 0x10,
  1643. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1644. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1645. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1646. 90,
  1647. true
  1648. };
  1649. static const struct si_dte_data dte_data_sun_xt =
  1650. {
  1651. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1652. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1653. 5,
  1654. 55000,
  1655. 105,
  1656. 0xA,
  1657. 1,
  1658. 0,
  1659. 0x10,
  1660. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1661. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1662. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1663. 90,
  1664. true
  1665. };
  1666. static const struct si_cac_config_reg cac_weights_hainan[] =
  1667. {
  1668. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1669. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1670. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1671. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1672. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1673. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1674. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1675. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1676. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1677. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1678. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1679. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1680. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1681. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1682. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1683. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1684. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1685. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1686. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1687. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1688. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1689. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1690. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1691. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1692. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1693. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1694. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1695. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1696. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1697. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1698. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1699. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1700. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1701. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1702. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1703. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1704. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1705. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1706. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1707. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1708. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1709. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1710. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1711. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1712. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1713. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1714. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1715. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1716. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1717. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1718. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1719. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1720. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1721. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1722. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1723. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1724. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1725. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1726. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1727. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1728. { 0xFFFFFFFF }
  1729. };
  1730. static const struct si_powertune_data powertune_data_hainan =
  1731. {
  1732. ((1 << 16) | 0x6993),
  1733. 5,
  1734. 0,
  1735. 9,
  1736. 105,
  1737. {
  1738. 0UL,
  1739. 0UL,
  1740. 7194395UL,
  1741. 309631529UL,
  1742. -1270850L,
  1743. 4513710L,
  1744. 100
  1745. },
  1746. 117830498UL,
  1747. 12,
  1748. {
  1749. 0,
  1750. 0,
  1751. 0,
  1752. 0,
  1753. 0,
  1754. 0,
  1755. 0,
  1756. 0
  1757. },
  1758. true
  1759. };
  1760. struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
  1761. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
  1762. struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
  1763. struct si_ps *si_get_ps(struct amdgpu_ps *rps);
  1764. static int si_populate_voltage_value(struct amdgpu_device *adev,
  1765. const struct atom_voltage_table *table,
  1766. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1767. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  1768. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1769. u16 *std_voltage);
  1770. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  1771. u16 reg_offset, u32 value);
  1772. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  1773. struct rv7xx_pl *pl,
  1774. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1775. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  1776. u32 engine_clock,
  1777. SISLANDS_SMC_SCLK_VALUE *sclk);
  1778. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  1779. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  1780. static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev);
  1781. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
  1782. extern u32 si_pciep_rreg(struct amdgpu_device *adev, u32 reg);
  1783. static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
  1784. {
  1785. struct si_power_info *pi = adev->pm.dpm.priv;
  1786. return pi;
  1787. }
  1788. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1789. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1790. {
  1791. s64 kt, kv, leakage_w, i_leakage, vddc;
  1792. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1793. s64 tmp;
  1794. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1795. vddc = div64_s64(drm_int2fixp(v), 1000);
  1796. temperature = div64_s64(drm_int2fixp(t), 1000);
  1797. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1798. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1799. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1800. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1801. t_ref = drm_int2fixp(coeff->t_ref);
  1802. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1803. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1804. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1805. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1806. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1807. *leakage = drm_fixp2int(leakage_w * 1000);
  1808. }
  1809. static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
  1810. const struct ni_leakage_coeffients *coeff,
  1811. u16 v,
  1812. s32 t,
  1813. u32 i_leakage,
  1814. u32 *leakage)
  1815. {
  1816. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1817. }
  1818. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1819. const u32 fixed_kt, u16 v,
  1820. u32 ileakage, u32 *leakage)
  1821. {
  1822. s64 kt, kv, leakage_w, i_leakage, vddc;
  1823. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1824. vddc = div64_s64(drm_int2fixp(v), 1000);
  1825. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1826. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1827. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1828. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1829. *leakage = drm_fixp2int(leakage_w * 1000);
  1830. }
  1831. static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
  1832. const struct ni_leakage_coeffients *coeff,
  1833. const u32 fixed_kt,
  1834. u16 v,
  1835. u32 i_leakage,
  1836. u32 *leakage)
  1837. {
  1838. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1839. }
  1840. static void si_update_dte_from_pl2(struct amdgpu_device *adev,
  1841. struct si_dte_data *dte_data)
  1842. {
  1843. u32 p_limit1 = adev->pm.dpm.tdp_limit;
  1844. u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
  1845. u32 k = dte_data->k;
  1846. u32 t_max = dte_data->max_t;
  1847. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1848. u32 t_0 = dte_data->t0;
  1849. u32 i;
  1850. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1851. dte_data->tdep_count = 3;
  1852. for (i = 0; i < k; i++) {
  1853. dte_data->r[i] =
  1854. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1855. (p_limit2 * (u32)100);
  1856. }
  1857. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1858. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1859. dte_data->tdep_r[i] = dte_data->r[4];
  1860. }
  1861. } else {
  1862. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1863. }
  1864. }
  1865. struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
  1866. {
  1867. struct rv7xx_power_info *pi = adev->pm.dpm.priv;
  1868. return pi;
  1869. }
  1870. struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
  1871. {
  1872. struct ni_power_info *pi = adev->pm.dpm.priv;
  1873. return pi;
  1874. }
  1875. struct si_ps *si_get_ps(struct amdgpu_ps *aps)
  1876. {
  1877. struct si_ps *ps = aps->ps_priv;
  1878. return ps;
  1879. }
  1880. static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
  1881. {
  1882. struct ni_power_info *ni_pi = ni_get_pi(adev);
  1883. struct si_power_info *si_pi = si_get_pi(adev);
  1884. bool update_dte_from_pl2 = false;
  1885. if (adev->asic_type == CHIP_TAHITI) {
  1886. si_pi->cac_weights = cac_weights_tahiti;
  1887. si_pi->lcac_config = lcac_tahiti;
  1888. si_pi->cac_override = cac_override_tahiti;
  1889. si_pi->powertune_data = &powertune_data_tahiti;
  1890. si_pi->dte_data = dte_data_tahiti;
  1891. switch (adev->pdev->device) {
  1892. case 0x6798:
  1893. si_pi->dte_data.enable_dte_by_default = true;
  1894. break;
  1895. case 0x6799:
  1896. si_pi->dte_data = dte_data_new_zealand;
  1897. break;
  1898. case 0x6790:
  1899. case 0x6791:
  1900. case 0x6792:
  1901. case 0x679E:
  1902. si_pi->dte_data = dte_data_aruba_pro;
  1903. update_dte_from_pl2 = true;
  1904. break;
  1905. case 0x679B:
  1906. si_pi->dte_data = dte_data_malta;
  1907. update_dte_from_pl2 = true;
  1908. break;
  1909. case 0x679A:
  1910. si_pi->dte_data = dte_data_tahiti_pro;
  1911. update_dte_from_pl2 = true;
  1912. break;
  1913. default:
  1914. if (si_pi->dte_data.enable_dte_by_default == true)
  1915. DRM_ERROR("DTE is not enabled!\n");
  1916. break;
  1917. }
  1918. } else if (adev->asic_type == CHIP_PITCAIRN) {
  1919. switch (adev->pdev->device) {
  1920. case 0x6810:
  1921. case 0x6818:
  1922. si_pi->cac_weights = cac_weights_pitcairn;
  1923. si_pi->lcac_config = lcac_pitcairn;
  1924. si_pi->cac_override = cac_override_pitcairn;
  1925. si_pi->powertune_data = &powertune_data_pitcairn;
  1926. si_pi->dte_data = dte_data_curacao_xt;
  1927. update_dte_from_pl2 = true;
  1928. break;
  1929. case 0x6819:
  1930. case 0x6811:
  1931. si_pi->cac_weights = cac_weights_pitcairn;
  1932. si_pi->lcac_config = lcac_pitcairn;
  1933. si_pi->cac_override = cac_override_pitcairn;
  1934. si_pi->powertune_data = &powertune_data_pitcairn;
  1935. si_pi->dte_data = dte_data_curacao_pro;
  1936. update_dte_from_pl2 = true;
  1937. break;
  1938. case 0x6800:
  1939. case 0x6806:
  1940. si_pi->cac_weights = cac_weights_pitcairn;
  1941. si_pi->lcac_config = lcac_pitcairn;
  1942. si_pi->cac_override = cac_override_pitcairn;
  1943. si_pi->powertune_data = &powertune_data_pitcairn;
  1944. si_pi->dte_data = dte_data_neptune_xt;
  1945. update_dte_from_pl2 = true;
  1946. break;
  1947. default:
  1948. si_pi->cac_weights = cac_weights_pitcairn;
  1949. si_pi->lcac_config = lcac_pitcairn;
  1950. si_pi->cac_override = cac_override_pitcairn;
  1951. si_pi->powertune_data = &powertune_data_pitcairn;
  1952. si_pi->dte_data = dte_data_pitcairn;
  1953. break;
  1954. }
  1955. } else if (adev->asic_type == CHIP_VERDE) {
  1956. si_pi->lcac_config = lcac_cape_verde;
  1957. si_pi->cac_override = cac_override_cape_verde;
  1958. si_pi->powertune_data = &powertune_data_cape_verde;
  1959. switch (adev->pdev->device) {
  1960. case 0x683B:
  1961. case 0x683F:
  1962. case 0x6829:
  1963. case 0x6835:
  1964. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1965. si_pi->dte_data = dte_data_cape_verde;
  1966. break;
  1967. case 0x682C:
  1968. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1969. si_pi->dte_data = dte_data_sun_xt;
  1970. break;
  1971. case 0x6825:
  1972. case 0x6827:
  1973. si_pi->cac_weights = cac_weights_heathrow;
  1974. si_pi->dte_data = dte_data_cape_verde;
  1975. break;
  1976. case 0x6824:
  1977. case 0x682D:
  1978. si_pi->cac_weights = cac_weights_chelsea_xt;
  1979. si_pi->dte_data = dte_data_cape_verde;
  1980. break;
  1981. case 0x682F:
  1982. si_pi->cac_weights = cac_weights_chelsea_pro;
  1983. si_pi->dte_data = dte_data_cape_verde;
  1984. break;
  1985. case 0x6820:
  1986. si_pi->cac_weights = cac_weights_heathrow;
  1987. si_pi->dte_data = dte_data_venus_xtx;
  1988. break;
  1989. case 0x6821:
  1990. si_pi->cac_weights = cac_weights_heathrow;
  1991. si_pi->dte_data = dte_data_venus_xt;
  1992. break;
  1993. case 0x6823:
  1994. case 0x682B:
  1995. case 0x6822:
  1996. case 0x682A:
  1997. si_pi->cac_weights = cac_weights_chelsea_pro;
  1998. si_pi->dte_data = dte_data_venus_pro;
  1999. break;
  2000. default:
  2001. si_pi->cac_weights = cac_weights_cape_verde;
  2002. si_pi->dte_data = dte_data_cape_verde;
  2003. break;
  2004. }
  2005. } else if (adev->asic_type == CHIP_OLAND) {
  2006. switch (adev->pdev->device) {
  2007. case 0x6601:
  2008. case 0x6621:
  2009. case 0x6603:
  2010. case 0x6605:
  2011. si_pi->cac_weights = cac_weights_mars_pro;
  2012. si_pi->lcac_config = lcac_mars_pro;
  2013. si_pi->cac_override = cac_override_oland;
  2014. si_pi->powertune_data = &powertune_data_mars_pro;
  2015. si_pi->dte_data = dte_data_mars_pro;
  2016. update_dte_from_pl2 = true;
  2017. break;
  2018. case 0x6600:
  2019. case 0x6606:
  2020. case 0x6620:
  2021. case 0x6604:
  2022. si_pi->cac_weights = cac_weights_mars_xt;
  2023. si_pi->lcac_config = lcac_mars_pro;
  2024. si_pi->cac_override = cac_override_oland;
  2025. si_pi->powertune_data = &powertune_data_mars_pro;
  2026. si_pi->dte_data = dte_data_mars_pro;
  2027. update_dte_from_pl2 = true;
  2028. break;
  2029. case 0x6611:
  2030. case 0x6613:
  2031. case 0x6608:
  2032. si_pi->cac_weights = cac_weights_oland_pro;
  2033. si_pi->lcac_config = lcac_mars_pro;
  2034. si_pi->cac_override = cac_override_oland;
  2035. si_pi->powertune_data = &powertune_data_mars_pro;
  2036. si_pi->dte_data = dte_data_mars_pro;
  2037. update_dte_from_pl2 = true;
  2038. break;
  2039. case 0x6610:
  2040. si_pi->cac_weights = cac_weights_oland_xt;
  2041. si_pi->lcac_config = lcac_mars_pro;
  2042. si_pi->cac_override = cac_override_oland;
  2043. si_pi->powertune_data = &powertune_data_mars_pro;
  2044. si_pi->dte_data = dte_data_mars_pro;
  2045. update_dte_from_pl2 = true;
  2046. break;
  2047. default:
  2048. si_pi->cac_weights = cac_weights_oland;
  2049. si_pi->lcac_config = lcac_oland;
  2050. si_pi->cac_override = cac_override_oland;
  2051. si_pi->powertune_data = &powertune_data_oland;
  2052. si_pi->dte_data = dte_data_oland;
  2053. break;
  2054. }
  2055. } else if (adev->asic_type == CHIP_HAINAN) {
  2056. si_pi->cac_weights = cac_weights_hainan;
  2057. si_pi->lcac_config = lcac_oland;
  2058. si_pi->cac_override = cac_override_oland;
  2059. si_pi->powertune_data = &powertune_data_hainan;
  2060. si_pi->dte_data = dte_data_sun_xt;
  2061. update_dte_from_pl2 = true;
  2062. } else {
  2063. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  2064. return;
  2065. }
  2066. ni_pi->enable_power_containment = false;
  2067. ni_pi->enable_cac = false;
  2068. ni_pi->enable_sq_ramping = false;
  2069. si_pi->enable_dte = false;
  2070. if (si_pi->powertune_data->enable_powertune_by_default) {
  2071. ni_pi->enable_power_containment= true;
  2072. ni_pi->enable_cac = true;
  2073. if (si_pi->dte_data.enable_dte_by_default) {
  2074. si_pi->enable_dte = true;
  2075. if (update_dte_from_pl2)
  2076. si_update_dte_from_pl2(adev, &si_pi->dte_data);
  2077. }
  2078. ni_pi->enable_sq_ramping = true;
  2079. }
  2080. ni_pi->driver_calculate_cac_leakage = true;
  2081. ni_pi->cac_configuration_required = true;
  2082. if (ni_pi->cac_configuration_required) {
  2083. ni_pi->support_cac_long_term_average = true;
  2084. si_pi->dyn_powertune_data.l2_lta_window_size =
  2085. si_pi->powertune_data->l2_lta_window_size_default;
  2086. si_pi->dyn_powertune_data.lts_truncate =
  2087. si_pi->powertune_data->lts_truncate_default;
  2088. } else {
  2089. ni_pi->support_cac_long_term_average = false;
  2090. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  2091. si_pi->dyn_powertune_data.lts_truncate = 0;
  2092. }
  2093. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  2094. }
  2095. static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
  2096. {
  2097. return 1;
  2098. }
  2099. static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
  2100. {
  2101. u32 xclk;
  2102. u32 wintime;
  2103. u32 cac_window;
  2104. u32 cac_window_size;
  2105. xclk = amdgpu_asic_get_xclk(adev);
  2106. if (xclk == 0)
  2107. return 0;
  2108. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2109. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2110. wintime = (cac_window_size * 100) / xclk;
  2111. return wintime;
  2112. }
  2113. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2114. {
  2115. return power_in_watts;
  2116. }
  2117. static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
  2118. bool adjust_polarity,
  2119. u32 tdp_adjustment,
  2120. u32 *tdp_limit,
  2121. u32 *near_tdp_limit)
  2122. {
  2123. u32 adjustment_delta, max_tdp_limit;
  2124. if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
  2125. return -EINVAL;
  2126. max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
  2127. if (adjust_polarity) {
  2128. *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2129. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
  2130. } else {
  2131. *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2132. adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
  2133. if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
  2134. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2135. else
  2136. *near_tdp_limit = 0;
  2137. }
  2138. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2139. return -EINVAL;
  2140. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2141. return -EINVAL;
  2142. return 0;
  2143. }
  2144. static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
  2145. struct amdgpu_ps *amdgpu_state)
  2146. {
  2147. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2148. struct si_power_info *si_pi = si_get_pi(adev);
  2149. if (ni_pi->enable_power_containment) {
  2150. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2151. PP_SIslands_PAPMParameters *papm_parm;
  2152. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  2153. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2154. u32 tdp_limit;
  2155. u32 near_tdp_limit;
  2156. int ret;
  2157. if (scaling_factor == 0)
  2158. return -EINVAL;
  2159. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2160. ret = si_calculate_adjusted_tdp_limits(adev,
  2161. false, /* ??? */
  2162. adev->pm.dpm.tdp_adjustment,
  2163. &tdp_limit,
  2164. &near_tdp_limit);
  2165. if (ret)
  2166. return ret;
  2167. smc_table->dpm2Params.TDPLimit =
  2168. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2169. smc_table->dpm2Params.NearTDPLimit =
  2170. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2171. smc_table->dpm2Params.SafePowerLimit =
  2172. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2173. ret = si_copy_bytes_to_smc(adev,
  2174. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2175. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2176. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2177. sizeof(u32) * 3,
  2178. si_pi->sram_end);
  2179. if (ret)
  2180. return ret;
  2181. if (si_pi->enable_ppm) {
  2182. papm_parm = &si_pi->papm_parm;
  2183. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2184. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2185. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2186. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2187. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2188. papm_parm->PlatformPowerLimit = 0xffffffff;
  2189. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2190. ret = si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
  2191. (u8 *)papm_parm,
  2192. sizeof(PP_SIslands_PAPMParameters),
  2193. si_pi->sram_end);
  2194. if (ret)
  2195. return ret;
  2196. }
  2197. }
  2198. return 0;
  2199. }
  2200. static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
  2201. struct amdgpu_ps *amdgpu_state)
  2202. {
  2203. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2204. struct si_power_info *si_pi = si_get_pi(adev);
  2205. if (ni_pi->enable_power_containment) {
  2206. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2207. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2208. int ret;
  2209. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2210. smc_table->dpm2Params.NearTDPLimit =
  2211. cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2212. smc_table->dpm2Params.SafePowerLimit =
  2213. cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2214. ret = si_copy_bytes_to_smc(adev,
  2215. (si_pi->state_table_start +
  2216. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2217. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2218. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2219. sizeof(u32) * 2,
  2220. si_pi->sram_end);
  2221. if (ret)
  2222. return ret;
  2223. }
  2224. return 0;
  2225. }
  2226. static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
  2227. const u16 prev_std_vddc,
  2228. const u16 curr_std_vddc)
  2229. {
  2230. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2231. u64 prev_vddc = (u64)prev_std_vddc;
  2232. u64 curr_vddc = (u64)curr_std_vddc;
  2233. u64 pwr_efficiency_ratio, n, d;
  2234. if ((prev_vddc == 0) || (curr_vddc == 0))
  2235. return 0;
  2236. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2237. d = prev_vddc * prev_vddc;
  2238. pwr_efficiency_ratio = div64_u64(n, d);
  2239. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2240. return 0;
  2241. return (u16)pwr_efficiency_ratio;
  2242. }
  2243. static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
  2244. struct amdgpu_ps *amdgpu_state)
  2245. {
  2246. struct si_power_info *si_pi = si_get_pi(adev);
  2247. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2248. amdgpu_state->vclk && amdgpu_state->dclk)
  2249. return true;
  2250. return false;
  2251. }
  2252. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
  2253. {
  2254. struct evergreen_power_info *pi = adev->pm.dpm.priv;
  2255. return pi;
  2256. }
  2257. static int si_populate_power_containment_values(struct amdgpu_device *adev,
  2258. struct amdgpu_ps *amdgpu_state,
  2259. SISLANDS_SMC_SWSTATE *smc_state)
  2260. {
  2261. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2262. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2263. struct si_ps *state = si_get_ps(amdgpu_state);
  2264. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2265. u32 prev_sclk;
  2266. u32 max_sclk;
  2267. u32 min_sclk;
  2268. u16 prev_std_vddc;
  2269. u16 curr_std_vddc;
  2270. int i;
  2271. u16 pwr_efficiency_ratio;
  2272. u8 max_ps_percent;
  2273. bool disable_uvd_power_tune;
  2274. int ret;
  2275. if (ni_pi->enable_power_containment == false)
  2276. return 0;
  2277. if (state->performance_level_count == 0)
  2278. return -EINVAL;
  2279. if (smc_state->levelCount != state->performance_level_count)
  2280. return -EINVAL;
  2281. disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
  2282. smc_state->levels[0].dpm2.MaxPS = 0;
  2283. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2284. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2285. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2286. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2287. for (i = 1; i < state->performance_level_count; i++) {
  2288. prev_sclk = state->performance_levels[i-1].sclk;
  2289. max_sclk = state->performance_levels[i].sclk;
  2290. if (i == 1)
  2291. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2292. else
  2293. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2294. if (prev_sclk > max_sclk)
  2295. return -EINVAL;
  2296. if ((max_ps_percent == 0) ||
  2297. (prev_sclk == max_sclk) ||
  2298. disable_uvd_power_tune) {
  2299. min_sclk = max_sclk;
  2300. } else if (i == 1) {
  2301. min_sclk = prev_sclk;
  2302. } else {
  2303. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2304. }
  2305. if (min_sclk < state->performance_levels[0].sclk)
  2306. min_sclk = state->performance_levels[0].sclk;
  2307. if (min_sclk == 0)
  2308. return -EINVAL;
  2309. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2310. state->performance_levels[i-1].vddc, &vddc);
  2311. if (ret)
  2312. return ret;
  2313. ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
  2314. if (ret)
  2315. return ret;
  2316. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2317. state->performance_levels[i].vddc, &vddc);
  2318. if (ret)
  2319. return ret;
  2320. ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
  2321. if (ret)
  2322. return ret;
  2323. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
  2324. prev_std_vddc, curr_std_vddc);
  2325. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2326. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2327. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2328. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2329. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2330. }
  2331. return 0;
  2332. }
  2333. static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
  2334. struct amdgpu_ps *amdgpu_state,
  2335. SISLANDS_SMC_SWSTATE *smc_state)
  2336. {
  2337. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2338. struct si_ps *state = si_get_ps(amdgpu_state);
  2339. u32 sq_power_throttle, sq_power_throttle2;
  2340. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2341. int i;
  2342. if (state->performance_level_count == 0)
  2343. return -EINVAL;
  2344. if (smc_state->levelCount != state->performance_level_count)
  2345. return -EINVAL;
  2346. if (adev->pm.dpm.sq_ramping_threshold == 0)
  2347. return -EINVAL;
  2348. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2349. enable_sq_ramping = false;
  2350. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2351. enable_sq_ramping = false;
  2352. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2353. enable_sq_ramping = false;
  2354. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2355. enable_sq_ramping = false;
  2356. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2357. enable_sq_ramping = false;
  2358. for (i = 0; i < state->performance_level_count; i++) {
  2359. sq_power_throttle = 0;
  2360. sq_power_throttle2 = 0;
  2361. if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
  2362. enable_sq_ramping) {
  2363. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2364. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2365. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2366. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2367. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2368. } else {
  2369. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2370. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2371. }
  2372. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2373. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2374. }
  2375. return 0;
  2376. }
  2377. static int si_enable_power_containment(struct amdgpu_device *adev,
  2378. struct amdgpu_ps *amdgpu_new_state,
  2379. bool enable)
  2380. {
  2381. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2382. PPSMC_Result smc_result;
  2383. int ret = 0;
  2384. if (ni_pi->enable_power_containment) {
  2385. if (enable) {
  2386. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2387. smc_result = si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
  2388. if (smc_result != PPSMC_Result_OK) {
  2389. ret = -EINVAL;
  2390. ni_pi->pc_enabled = false;
  2391. } else {
  2392. ni_pi->pc_enabled = true;
  2393. }
  2394. }
  2395. } else {
  2396. smc_result = si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
  2397. if (smc_result != PPSMC_Result_OK)
  2398. ret = -EINVAL;
  2399. ni_pi->pc_enabled = false;
  2400. }
  2401. }
  2402. return ret;
  2403. }
  2404. static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
  2405. {
  2406. struct si_power_info *si_pi = si_get_pi(adev);
  2407. int ret = 0;
  2408. struct si_dte_data *dte_data = &si_pi->dte_data;
  2409. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2410. u32 table_size;
  2411. u8 tdep_count;
  2412. u32 i;
  2413. if (dte_data == NULL)
  2414. si_pi->enable_dte = false;
  2415. if (si_pi->enable_dte == false)
  2416. return 0;
  2417. if (dte_data->k <= 0)
  2418. return -EINVAL;
  2419. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2420. if (dte_tables == NULL) {
  2421. si_pi->enable_dte = false;
  2422. return -ENOMEM;
  2423. }
  2424. table_size = dte_data->k;
  2425. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2426. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2427. tdep_count = dte_data->tdep_count;
  2428. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2429. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2430. dte_tables->K = cpu_to_be32(table_size);
  2431. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2432. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2433. dte_tables->WindowSize = dte_data->window_size;
  2434. dte_tables->temp_select = dte_data->temp_select;
  2435. dte_tables->DTE_mode = dte_data->dte_mode;
  2436. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2437. if (tdep_count > 0)
  2438. table_size--;
  2439. for (i = 0; i < table_size; i++) {
  2440. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2441. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2442. }
  2443. dte_tables->Tdep_count = tdep_count;
  2444. for (i = 0; i < (u32)tdep_count; i++) {
  2445. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2446. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2447. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2448. }
  2449. ret = si_copy_bytes_to_smc(adev, si_pi->dte_table_start, (u8 *)dte_tables,
  2450. sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
  2451. kfree(dte_tables);
  2452. return ret;
  2453. }
  2454. static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
  2455. u16 *max, u16 *min)
  2456. {
  2457. struct si_power_info *si_pi = si_get_pi(adev);
  2458. struct amdgpu_cac_leakage_table *table =
  2459. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2460. u32 i;
  2461. u32 v0_loadline;
  2462. if (table == NULL)
  2463. return -EINVAL;
  2464. *max = 0;
  2465. *min = 0xFFFF;
  2466. for (i = 0; i < table->count; i++) {
  2467. if (table->entries[i].vddc > *max)
  2468. *max = table->entries[i].vddc;
  2469. if (table->entries[i].vddc < *min)
  2470. *min = table->entries[i].vddc;
  2471. }
  2472. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2473. return -EINVAL;
  2474. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2475. if (v0_loadline > 0xFFFFUL)
  2476. return -EINVAL;
  2477. *min = (u16)v0_loadline;
  2478. if ((*min > *max) || (*max == 0) || (*min == 0))
  2479. return -EINVAL;
  2480. return 0;
  2481. }
  2482. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2483. {
  2484. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2485. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2486. }
  2487. static int si_init_dte_leakage_table(struct amdgpu_device *adev,
  2488. PP_SIslands_CacConfig *cac_tables,
  2489. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2490. u16 t0, u16 t_step)
  2491. {
  2492. struct si_power_info *si_pi = si_get_pi(adev);
  2493. u32 leakage;
  2494. unsigned int i, j;
  2495. s32 t;
  2496. u32 smc_leakage;
  2497. u32 scaling_factor;
  2498. u16 voltage;
  2499. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2500. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2501. t = (1000 * (i * t_step + t0));
  2502. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2503. voltage = vddc_max - (vddc_step * j);
  2504. si_calculate_leakage_for_v_and_t(adev,
  2505. &si_pi->powertune_data->leakage_coefficients,
  2506. voltage,
  2507. t,
  2508. si_pi->dyn_powertune_data.cac_leakage,
  2509. &leakage);
  2510. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2511. if (smc_leakage > 0xFFFF)
  2512. smc_leakage = 0xFFFF;
  2513. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2514. cpu_to_be16((u16)smc_leakage);
  2515. }
  2516. }
  2517. return 0;
  2518. }
  2519. static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
  2520. PP_SIslands_CacConfig *cac_tables,
  2521. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2522. {
  2523. struct si_power_info *si_pi = si_get_pi(adev);
  2524. u32 leakage;
  2525. unsigned int i, j;
  2526. u32 smc_leakage;
  2527. u32 scaling_factor;
  2528. u16 voltage;
  2529. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2530. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2531. voltage = vddc_max - (vddc_step * j);
  2532. si_calculate_leakage_for_v(adev,
  2533. &si_pi->powertune_data->leakage_coefficients,
  2534. si_pi->powertune_data->fixed_kt,
  2535. voltage,
  2536. si_pi->dyn_powertune_data.cac_leakage,
  2537. &leakage);
  2538. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2539. if (smc_leakage > 0xFFFF)
  2540. smc_leakage = 0xFFFF;
  2541. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2542. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2543. cpu_to_be16((u16)smc_leakage);
  2544. }
  2545. return 0;
  2546. }
  2547. static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
  2548. {
  2549. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2550. struct si_power_info *si_pi = si_get_pi(adev);
  2551. PP_SIslands_CacConfig *cac_tables = NULL;
  2552. u16 vddc_max, vddc_min, vddc_step;
  2553. u16 t0, t_step;
  2554. u32 load_line_slope, reg;
  2555. int ret = 0;
  2556. u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
  2557. if (ni_pi->enable_cac == false)
  2558. return 0;
  2559. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2560. if (!cac_tables)
  2561. return -ENOMEM;
  2562. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2563. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2564. WREG32(CG_CAC_CTRL, reg);
  2565. si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
  2566. si_pi->dyn_powertune_data.dc_pwr_value =
  2567. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2568. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
  2569. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2570. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2571. ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
  2572. if (ret)
  2573. goto done_free;
  2574. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2575. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2576. t_step = 4;
  2577. t0 = 60;
  2578. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2579. ret = si_init_dte_leakage_table(adev, cac_tables,
  2580. vddc_max, vddc_min, vddc_step,
  2581. t0, t_step);
  2582. else
  2583. ret = si_init_simplified_leakage_table(adev, cac_tables,
  2584. vddc_max, vddc_min, vddc_step);
  2585. if (ret)
  2586. goto done_free;
  2587. load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2588. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2589. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2590. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2591. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2592. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2593. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2594. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2595. cac_tables->calculation_repeats = cpu_to_be32(2);
  2596. cac_tables->dc_cac = cpu_to_be32(0);
  2597. cac_tables->log2_PG_LKG_SCALE = 12;
  2598. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2599. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2600. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2601. ret = si_copy_bytes_to_smc(adev, si_pi->cac_table_start, (u8 *)cac_tables,
  2602. sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
  2603. if (ret)
  2604. goto done_free;
  2605. ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2606. done_free:
  2607. if (ret) {
  2608. ni_pi->enable_cac = false;
  2609. ni_pi->enable_power_containment = false;
  2610. }
  2611. kfree(cac_tables);
  2612. return 0;
  2613. }
  2614. static int si_program_cac_config_registers(struct amdgpu_device *adev,
  2615. const struct si_cac_config_reg *cac_config_regs)
  2616. {
  2617. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2618. u32 data = 0, offset;
  2619. if (!config_regs)
  2620. return -EINVAL;
  2621. while (config_regs->offset != 0xFFFFFFFF) {
  2622. switch (config_regs->type) {
  2623. case SISLANDS_CACCONFIG_CGIND:
  2624. offset = SMC_CG_IND_START + config_regs->offset;
  2625. if (offset < SMC_CG_IND_END)
  2626. data = RREG32_SMC(offset);
  2627. break;
  2628. default:
  2629. data = RREG32(config_regs->offset);
  2630. break;
  2631. }
  2632. data &= ~config_regs->mask;
  2633. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2634. switch (config_regs->type) {
  2635. case SISLANDS_CACCONFIG_CGIND:
  2636. offset = SMC_CG_IND_START + config_regs->offset;
  2637. if (offset < SMC_CG_IND_END)
  2638. WREG32_SMC(offset, data);
  2639. break;
  2640. default:
  2641. WREG32(config_regs->offset, data);
  2642. break;
  2643. }
  2644. config_regs++;
  2645. }
  2646. return 0;
  2647. }
  2648. static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
  2649. {
  2650. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2651. struct si_power_info *si_pi = si_get_pi(adev);
  2652. int ret;
  2653. if ((ni_pi->enable_cac == false) ||
  2654. (ni_pi->cac_configuration_required == false))
  2655. return 0;
  2656. ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
  2657. if (ret)
  2658. return ret;
  2659. ret = si_program_cac_config_registers(adev, si_pi->cac_override);
  2660. if (ret)
  2661. return ret;
  2662. ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
  2663. if (ret)
  2664. return ret;
  2665. return 0;
  2666. }
  2667. static int si_enable_smc_cac(struct amdgpu_device *adev,
  2668. struct amdgpu_ps *amdgpu_new_state,
  2669. bool enable)
  2670. {
  2671. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2672. struct si_power_info *si_pi = si_get_pi(adev);
  2673. PPSMC_Result smc_result;
  2674. int ret = 0;
  2675. if (ni_pi->enable_cac) {
  2676. if (enable) {
  2677. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2678. if (ni_pi->support_cac_long_term_average) {
  2679. smc_result = si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
  2680. if (smc_result != PPSMC_Result_OK)
  2681. ni_pi->support_cac_long_term_average = false;
  2682. }
  2683. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  2684. if (smc_result != PPSMC_Result_OK) {
  2685. ret = -EINVAL;
  2686. ni_pi->cac_enabled = false;
  2687. } else {
  2688. ni_pi->cac_enabled = true;
  2689. }
  2690. if (si_pi->enable_dte) {
  2691. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  2692. if (smc_result != PPSMC_Result_OK)
  2693. ret = -EINVAL;
  2694. }
  2695. }
  2696. } else if (ni_pi->cac_enabled) {
  2697. if (si_pi->enable_dte)
  2698. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  2699. smc_result = si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  2700. ni_pi->cac_enabled = false;
  2701. if (ni_pi->support_cac_long_term_average)
  2702. smc_result = si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
  2703. }
  2704. }
  2705. return ret;
  2706. }
  2707. static int si_init_smc_spll_table(struct amdgpu_device *adev)
  2708. {
  2709. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2710. struct si_power_info *si_pi = si_get_pi(adev);
  2711. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2712. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2713. u32 fb_div, p_div;
  2714. u32 clk_s, clk_v;
  2715. u32 sclk = 0;
  2716. int ret = 0;
  2717. u32 tmp;
  2718. int i;
  2719. if (si_pi->spll_table_start == 0)
  2720. return -EINVAL;
  2721. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2722. if (spll_table == NULL)
  2723. return -ENOMEM;
  2724. for (i = 0; i < 256; i++) {
  2725. ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
  2726. if (ret)
  2727. break;
  2728. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2729. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2730. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2731. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2732. fb_div &= ~0x00001FFF;
  2733. fb_div >>= 1;
  2734. clk_v >>= 6;
  2735. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2736. ret = -EINVAL;
  2737. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2738. ret = -EINVAL;
  2739. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2740. ret = -EINVAL;
  2741. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2742. ret = -EINVAL;
  2743. if (ret)
  2744. break;
  2745. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2746. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2747. spll_table->freq[i] = cpu_to_be32(tmp);
  2748. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2749. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2750. spll_table->ss[i] = cpu_to_be32(tmp);
  2751. sclk += 512;
  2752. }
  2753. if (!ret)
  2754. ret = si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
  2755. (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2756. si_pi->sram_end);
  2757. if (ret)
  2758. ni_pi->enable_power_containment = false;
  2759. kfree(spll_table);
  2760. return ret;
  2761. }
  2762. struct si_dpm_quirk {
  2763. u32 chip_vendor;
  2764. u32 chip_device;
  2765. u32 subsys_vendor;
  2766. u32 subsys_device;
  2767. u32 max_sclk;
  2768. u32 max_mclk;
  2769. };
  2770. /* cards with dpm stability problems */
  2771. static struct si_dpm_quirk si_dpm_quirk_list[] = {
  2772. /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
  2773. { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
  2774. { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
  2775. { PCI_VENDOR_ID_ATI, 0x6810, 0x174b, 0xe271, 85000, 90000 },
  2776. { PCI_VENDOR_ID_ATI, 0x6811, 0x1462, 0x2015, 0, 120000 },
  2777. { PCI_VENDOR_ID_ATI, 0x6811, 0x1043, 0x2015, 0, 120000 },
  2778. { 0, 0, 0, 0 },
  2779. };
  2780. static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
  2781. u16 vce_voltage)
  2782. {
  2783. u16 highest_leakage = 0;
  2784. struct si_power_info *si_pi = si_get_pi(adev);
  2785. int i;
  2786. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2787. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2788. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2789. }
  2790. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2791. return highest_leakage;
  2792. return vce_voltage;
  2793. }
  2794. static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
  2795. u32 evclk, u32 ecclk, u16 *voltage)
  2796. {
  2797. u32 i;
  2798. int ret = -EINVAL;
  2799. struct amdgpu_vce_clock_voltage_dependency_table *table =
  2800. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2801. if (((evclk == 0) && (ecclk == 0)) ||
  2802. (table && (table->count == 0))) {
  2803. *voltage = 0;
  2804. return 0;
  2805. }
  2806. for (i = 0; i < table->count; i++) {
  2807. if ((evclk <= table->entries[i].evclk) &&
  2808. (ecclk <= table->entries[i].ecclk)) {
  2809. *voltage = table->entries[i].v;
  2810. ret = 0;
  2811. break;
  2812. }
  2813. }
  2814. /* if no match return the highest voltage */
  2815. if (ret)
  2816. *voltage = table->entries[table->count - 1].v;
  2817. *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
  2818. return ret;
  2819. }
  2820. static bool si_dpm_vblank_too_short(struct amdgpu_device *adev)
  2821. {
  2822. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  2823. /* we never hit the non-gddr5 limit so disable it */
  2824. u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
  2825. if (vblank_time < switch_limit)
  2826. return true;
  2827. else
  2828. return false;
  2829. }
  2830. static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  2831. u32 arb_freq_src, u32 arb_freq_dest)
  2832. {
  2833. u32 mc_arb_dram_timing;
  2834. u32 mc_arb_dram_timing2;
  2835. u32 burst_time;
  2836. u32 mc_cg_config;
  2837. switch (arb_freq_src) {
  2838. case MC_CG_ARB_FREQ_F0:
  2839. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2840. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2841. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  2842. break;
  2843. case MC_CG_ARB_FREQ_F1:
  2844. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  2845. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  2846. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  2847. break;
  2848. case MC_CG_ARB_FREQ_F2:
  2849. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  2850. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  2851. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  2852. break;
  2853. case MC_CG_ARB_FREQ_F3:
  2854. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  2855. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  2856. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  2857. break;
  2858. default:
  2859. return -EINVAL;
  2860. }
  2861. switch (arb_freq_dest) {
  2862. case MC_CG_ARB_FREQ_F0:
  2863. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  2864. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  2865. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  2866. break;
  2867. case MC_CG_ARB_FREQ_F1:
  2868. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  2869. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  2870. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  2871. break;
  2872. case MC_CG_ARB_FREQ_F2:
  2873. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  2874. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  2875. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  2876. break;
  2877. case MC_CG_ARB_FREQ_F3:
  2878. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  2879. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  2880. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  2881. break;
  2882. default:
  2883. return -EINVAL;
  2884. }
  2885. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  2886. WREG32(MC_CG_CONFIG, mc_cg_config);
  2887. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  2888. return 0;
  2889. }
  2890. static void ni_update_current_ps(struct amdgpu_device *adev,
  2891. struct amdgpu_ps *rps)
  2892. {
  2893. struct si_ps *new_ps = si_get_ps(rps);
  2894. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2895. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2896. eg_pi->current_rps = *rps;
  2897. ni_pi->current_ps = *new_ps;
  2898. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2899. }
  2900. static void ni_update_requested_ps(struct amdgpu_device *adev,
  2901. struct amdgpu_ps *rps)
  2902. {
  2903. struct si_ps *new_ps = si_get_ps(rps);
  2904. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2905. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2906. eg_pi->requested_rps = *rps;
  2907. ni_pi->requested_ps = *new_ps;
  2908. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2909. }
  2910. static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
  2911. struct amdgpu_ps *new_ps,
  2912. struct amdgpu_ps *old_ps)
  2913. {
  2914. struct si_ps *new_state = si_get_ps(new_ps);
  2915. struct si_ps *current_state = si_get_ps(old_ps);
  2916. if ((new_ps->vclk == old_ps->vclk) &&
  2917. (new_ps->dclk == old_ps->dclk))
  2918. return;
  2919. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2920. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2921. return;
  2922. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2923. }
  2924. static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
  2925. struct amdgpu_ps *new_ps,
  2926. struct amdgpu_ps *old_ps)
  2927. {
  2928. struct si_ps *new_state = si_get_ps(new_ps);
  2929. struct si_ps *current_state = si_get_ps(old_ps);
  2930. if ((new_ps->vclk == old_ps->vclk) &&
  2931. (new_ps->dclk == old_ps->dclk))
  2932. return;
  2933. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  2934. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2935. return;
  2936. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2937. }
  2938. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  2939. {
  2940. unsigned int i;
  2941. for (i = 0; i < table->count; i++) {
  2942. if (voltage <= table->entries[i].value)
  2943. return table->entries[i].value;
  2944. }
  2945. return table->entries[table->count - 1].value;
  2946. }
  2947. static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
  2948. u32 max_clock, u32 requested_clock)
  2949. {
  2950. unsigned int i;
  2951. if ((clocks == NULL) || (clocks->count == 0))
  2952. return (requested_clock < max_clock) ? requested_clock : max_clock;
  2953. for (i = 0; i < clocks->count; i++) {
  2954. if (clocks->values[i] >= requested_clock)
  2955. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  2956. }
  2957. return (clocks->values[clocks->count - 1] < max_clock) ?
  2958. clocks->values[clocks->count - 1] : max_clock;
  2959. }
  2960. static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
  2961. u32 max_mclk, u32 requested_mclk)
  2962. {
  2963. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
  2964. max_mclk, requested_mclk);
  2965. }
  2966. static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
  2967. u32 max_sclk, u32 requested_sclk)
  2968. {
  2969. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
  2970. max_sclk, requested_sclk);
  2971. }
  2972. void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
  2973. u32 *max_clock)
  2974. {
  2975. u32 i, clock = 0;
  2976. if ((table == NULL) || (table->count == 0)) {
  2977. *max_clock = clock;
  2978. return;
  2979. }
  2980. for (i = 0; i < table->count; i++) {
  2981. if (clock < table->entries[i].clk)
  2982. clock = table->entries[i].clk;
  2983. }
  2984. *max_clock = clock;
  2985. }
  2986. static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
  2987. u32 clock, u16 max_voltage, u16 *voltage)
  2988. {
  2989. u32 i;
  2990. if ((table == NULL) || (table->count == 0))
  2991. return;
  2992. for (i= 0; i < table->count; i++) {
  2993. if (clock <= table->entries[i].clk) {
  2994. if (*voltage < table->entries[i].v)
  2995. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  2996. table->entries[i].v : max_voltage);
  2997. return;
  2998. }
  2999. }
  3000. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  3001. }
  3002. static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
  3003. const struct amdgpu_clock_and_voltage_limits *max_limits,
  3004. struct rv7xx_pl *pl)
  3005. {
  3006. if ((pl->mclk == 0) || (pl->sclk == 0))
  3007. return;
  3008. if (pl->mclk == pl->sclk)
  3009. return;
  3010. if (pl->mclk > pl->sclk) {
  3011. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
  3012. pl->sclk = btc_get_valid_sclk(adev,
  3013. max_limits->sclk,
  3014. (pl->mclk +
  3015. (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  3016. adev->pm.dpm.dyn_state.mclk_sclk_ratio);
  3017. } else {
  3018. if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
  3019. pl->mclk = btc_get_valid_mclk(adev,
  3020. max_limits->mclk,
  3021. pl->sclk -
  3022. adev->pm.dpm.dyn_state.sclk_mclk_delta);
  3023. }
  3024. }
  3025. static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
  3026. u16 max_vddc, u16 max_vddci,
  3027. u16 *vddc, u16 *vddci)
  3028. {
  3029. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3030. u16 new_voltage;
  3031. if ((0 == *vddc) || (0 == *vddci))
  3032. return;
  3033. if (*vddc > *vddci) {
  3034. if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3035. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  3036. (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3037. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  3038. }
  3039. } else {
  3040. if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3041. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  3042. (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3043. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  3044. }
  3045. }
  3046. }
  3047. static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
  3048. u32 sys_mask,
  3049. enum amdgpu_pcie_gen asic_gen,
  3050. enum amdgpu_pcie_gen default_gen)
  3051. {
  3052. switch (asic_gen) {
  3053. case AMDGPU_PCIE_GEN1:
  3054. return AMDGPU_PCIE_GEN1;
  3055. case AMDGPU_PCIE_GEN2:
  3056. return AMDGPU_PCIE_GEN2;
  3057. case AMDGPU_PCIE_GEN3:
  3058. return AMDGPU_PCIE_GEN3;
  3059. default:
  3060. if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
  3061. return AMDGPU_PCIE_GEN3;
  3062. else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
  3063. return AMDGPU_PCIE_GEN2;
  3064. else
  3065. return AMDGPU_PCIE_GEN1;
  3066. }
  3067. return AMDGPU_PCIE_GEN1;
  3068. }
  3069. static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  3070. u32 *p, u32 *u)
  3071. {
  3072. u32 b_c = 0;
  3073. u32 i_c;
  3074. u32 tmp;
  3075. i_c = (i * r_c) / 100;
  3076. tmp = i_c >> p_b;
  3077. while (tmp) {
  3078. b_c++;
  3079. tmp >>= 1;
  3080. }
  3081. *u = (b_c + 1) / 2;
  3082. *p = i_c / (1 << (2 * (*u)));
  3083. }
  3084. static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  3085. {
  3086. u32 k, a, ah, al;
  3087. u32 t1;
  3088. if ((fl == 0) || (fh == 0) || (fl > fh))
  3089. return -EINVAL;
  3090. k = (100 * fh) / fl;
  3091. t1 = (t * (k - 100));
  3092. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  3093. a = (a + 5) / 10;
  3094. ah = ((a * t) + 5000) / 10000;
  3095. al = a - ah;
  3096. *th = t - ah;
  3097. *tl = t + al;
  3098. return 0;
  3099. }
  3100. static bool r600_is_uvd_state(u32 class, u32 class2)
  3101. {
  3102. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3103. return true;
  3104. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  3105. return true;
  3106. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  3107. return true;
  3108. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  3109. return true;
  3110. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  3111. return true;
  3112. return false;
  3113. }
  3114. static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
  3115. {
  3116. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  3117. }
  3118. static void rv770_get_max_vddc(struct amdgpu_device *adev)
  3119. {
  3120. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3121. u16 vddc;
  3122. if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
  3123. pi->max_vddc = 0;
  3124. else
  3125. pi->max_vddc = vddc;
  3126. }
  3127. static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
  3128. {
  3129. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3130. struct amdgpu_atom_ss ss;
  3131. pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3132. ASIC_INTERNAL_ENGINE_SS, 0);
  3133. pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3134. ASIC_INTERNAL_MEMORY_SS, 0);
  3135. if (pi->sclk_ss || pi->mclk_ss)
  3136. pi->dynamic_ss = true;
  3137. else
  3138. pi->dynamic_ss = false;
  3139. }
  3140. static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
  3141. struct amdgpu_ps *rps)
  3142. {
  3143. struct si_ps *ps = si_get_ps(rps);
  3144. struct amdgpu_clock_and_voltage_limits *max_limits;
  3145. bool disable_mclk_switching = false;
  3146. bool disable_sclk_switching = false;
  3147. u32 mclk, sclk;
  3148. u16 vddc, vddci, min_vce_voltage = 0;
  3149. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  3150. u32 max_sclk = 0, max_mclk = 0;
  3151. int i;
  3152. struct si_dpm_quirk *p = si_dpm_quirk_list;
  3153. /* Apply dpm quirks */
  3154. while (p && p->chip_device != 0) {
  3155. if (adev->pdev->vendor == p->chip_vendor &&
  3156. adev->pdev->device == p->chip_device &&
  3157. adev->pdev->subsystem_vendor == p->subsys_vendor &&
  3158. adev->pdev->subsystem_device == p->subsys_device) {
  3159. max_sclk = p->max_sclk;
  3160. max_mclk = p->max_mclk;
  3161. break;
  3162. }
  3163. ++p;
  3164. }
  3165. if (rps->vce_active) {
  3166. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  3167. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  3168. si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
  3169. &min_vce_voltage);
  3170. } else {
  3171. rps->evclk = 0;
  3172. rps->ecclk = 0;
  3173. }
  3174. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  3175. si_dpm_vblank_too_short(adev))
  3176. disable_mclk_switching = true;
  3177. if (rps->vclk || rps->dclk) {
  3178. disable_mclk_switching = true;
  3179. disable_sclk_switching = true;
  3180. }
  3181. if (adev->pm.dpm.ac_power)
  3182. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3183. else
  3184. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3185. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  3186. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  3187. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  3188. }
  3189. if (adev->pm.dpm.ac_power == false) {
  3190. for (i = 0; i < ps->performance_level_count; i++) {
  3191. if (ps->performance_levels[i].mclk > max_limits->mclk)
  3192. ps->performance_levels[i].mclk = max_limits->mclk;
  3193. if (ps->performance_levels[i].sclk > max_limits->sclk)
  3194. ps->performance_levels[i].sclk = max_limits->sclk;
  3195. if (ps->performance_levels[i].vddc > max_limits->vddc)
  3196. ps->performance_levels[i].vddc = max_limits->vddc;
  3197. if (ps->performance_levels[i].vddci > max_limits->vddci)
  3198. ps->performance_levels[i].vddci = max_limits->vddci;
  3199. }
  3200. }
  3201. /* limit clocks to max supported clocks based on voltage dependency tables */
  3202. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3203. &max_sclk_vddc);
  3204. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3205. &max_mclk_vddci);
  3206. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3207. &max_mclk_vddc);
  3208. for (i = 0; i < ps->performance_level_count; i++) {
  3209. if (max_sclk_vddc) {
  3210. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  3211. ps->performance_levels[i].sclk = max_sclk_vddc;
  3212. }
  3213. if (max_mclk_vddci) {
  3214. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  3215. ps->performance_levels[i].mclk = max_mclk_vddci;
  3216. }
  3217. if (max_mclk_vddc) {
  3218. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  3219. ps->performance_levels[i].mclk = max_mclk_vddc;
  3220. }
  3221. if (max_mclk) {
  3222. if (ps->performance_levels[i].mclk > max_mclk)
  3223. ps->performance_levels[i].mclk = max_mclk;
  3224. }
  3225. if (max_sclk) {
  3226. if (ps->performance_levels[i].sclk > max_sclk)
  3227. ps->performance_levels[i].sclk = max_sclk;
  3228. }
  3229. }
  3230. /* XXX validate the min clocks required for display */
  3231. if (disable_mclk_switching) {
  3232. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  3233. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  3234. } else {
  3235. mclk = ps->performance_levels[0].mclk;
  3236. vddci = ps->performance_levels[0].vddci;
  3237. }
  3238. if (disable_sclk_switching) {
  3239. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  3240. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  3241. } else {
  3242. sclk = ps->performance_levels[0].sclk;
  3243. vddc = ps->performance_levels[0].vddc;
  3244. }
  3245. if (rps->vce_active) {
  3246. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  3247. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  3248. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  3249. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  3250. }
  3251. /* adjusted low state */
  3252. ps->performance_levels[0].sclk = sclk;
  3253. ps->performance_levels[0].mclk = mclk;
  3254. ps->performance_levels[0].vddc = vddc;
  3255. ps->performance_levels[0].vddci = vddci;
  3256. if (disable_sclk_switching) {
  3257. sclk = ps->performance_levels[0].sclk;
  3258. for (i = 1; i < ps->performance_level_count; i++) {
  3259. if (sclk < ps->performance_levels[i].sclk)
  3260. sclk = ps->performance_levels[i].sclk;
  3261. }
  3262. for (i = 0; i < ps->performance_level_count; i++) {
  3263. ps->performance_levels[i].sclk = sclk;
  3264. ps->performance_levels[i].vddc = vddc;
  3265. }
  3266. } else {
  3267. for (i = 1; i < ps->performance_level_count; i++) {
  3268. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  3269. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  3270. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  3271. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  3272. }
  3273. }
  3274. if (disable_mclk_switching) {
  3275. mclk = ps->performance_levels[0].mclk;
  3276. for (i = 1; i < ps->performance_level_count; i++) {
  3277. if (mclk < ps->performance_levels[i].mclk)
  3278. mclk = ps->performance_levels[i].mclk;
  3279. }
  3280. for (i = 0; i < ps->performance_level_count; i++) {
  3281. ps->performance_levels[i].mclk = mclk;
  3282. ps->performance_levels[i].vddci = vddci;
  3283. }
  3284. } else {
  3285. for (i = 1; i < ps->performance_level_count; i++) {
  3286. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  3287. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  3288. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  3289. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  3290. }
  3291. }
  3292. for (i = 0; i < ps->performance_level_count; i++)
  3293. btc_adjust_clock_combinations(adev, max_limits,
  3294. &ps->performance_levels[i]);
  3295. for (i = 0; i < ps->performance_level_count; i++) {
  3296. if (ps->performance_levels[i].vddc < min_vce_voltage)
  3297. ps->performance_levels[i].vddc = min_vce_voltage;
  3298. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3299. ps->performance_levels[i].sclk,
  3300. max_limits->vddc, &ps->performance_levels[i].vddc);
  3301. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3302. ps->performance_levels[i].mclk,
  3303. max_limits->vddci, &ps->performance_levels[i].vddci);
  3304. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3305. ps->performance_levels[i].mclk,
  3306. max_limits->vddc, &ps->performance_levels[i].vddc);
  3307. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  3308. adev->clock.current_dispclk,
  3309. max_limits->vddc, &ps->performance_levels[i].vddc);
  3310. }
  3311. for (i = 0; i < ps->performance_level_count; i++) {
  3312. btc_apply_voltage_delta_rules(adev,
  3313. max_limits->vddc, max_limits->vddci,
  3314. &ps->performance_levels[i].vddc,
  3315. &ps->performance_levels[i].vddci);
  3316. }
  3317. ps->dc_compatible = true;
  3318. for (i = 0; i < ps->performance_level_count; i++) {
  3319. if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  3320. ps->dc_compatible = false;
  3321. }
  3322. }
  3323. #if 0
  3324. static int si_read_smc_soft_register(struct amdgpu_device *adev,
  3325. u16 reg_offset, u32 *value)
  3326. {
  3327. struct si_power_info *si_pi = si_get_pi(adev);
  3328. return si_read_smc_sram_dword(adev,
  3329. si_pi->soft_regs_start + reg_offset, value,
  3330. si_pi->sram_end);
  3331. }
  3332. #endif
  3333. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  3334. u16 reg_offset, u32 value)
  3335. {
  3336. struct si_power_info *si_pi = si_get_pi(adev);
  3337. return si_write_smc_sram_dword(adev,
  3338. si_pi->soft_regs_start + reg_offset,
  3339. value, si_pi->sram_end);
  3340. }
  3341. static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
  3342. {
  3343. bool ret = false;
  3344. u32 tmp, width, row, column, bank, density;
  3345. bool is_memory_gddr5, is_special;
  3346. tmp = RREG32(MC_SEQ_MISC0);
  3347. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  3348. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  3349. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  3350. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  3351. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  3352. tmp = RREG32(MC_ARB_RAMCFG);
  3353. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  3354. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  3355. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  3356. density = (1 << (row + column - 20 + bank)) * width;
  3357. if ((adev->pdev->device == 0x6819) &&
  3358. is_memory_gddr5 && is_special && (density == 0x400))
  3359. ret = true;
  3360. return ret;
  3361. }
  3362. static void si_get_leakage_vddc(struct amdgpu_device *adev)
  3363. {
  3364. struct si_power_info *si_pi = si_get_pi(adev);
  3365. u16 vddc, count = 0;
  3366. int i, ret;
  3367. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  3368. ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  3369. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  3370. si_pi->leakage_voltage.entries[count].voltage = vddc;
  3371. si_pi->leakage_voltage.entries[count].leakage_index =
  3372. SISLANDS_LEAKAGE_INDEX0 + i;
  3373. count++;
  3374. }
  3375. }
  3376. si_pi->leakage_voltage.count = count;
  3377. }
  3378. static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
  3379. u32 index, u16 *leakage_voltage)
  3380. {
  3381. struct si_power_info *si_pi = si_get_pi(adev);
  3382. int i;
  3383. if (leakage_voltage == NULL)
  3384. return -EINVAL;
  3385. if ((index & 0xff00) != 0xff00)
  3386. return -EINVAL;
  3387. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  3388. return -EINVAL;
  3389. if (index < SISLANDS_LEAKAGE_INDEX0)
  3390. return -EINVAL;
  3391. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  3392. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  3393. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  3394. return 0;
  3395. }
  3396. }
  3397. return -EAGAIN;
  3398. }
  3399. static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  3400. {
  3401. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3402. bool want_thermal_protection;
  3403. enum amdgpu_dpm_event_src dpm_event_src;
  3404. switch (sources) {
  3405. case 0:
  3406. default:
  3407. want_thermal_protection = false;
  3408. break;
  3409. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  3410. want_thermal_protection = true;
  3411. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  3412. break;
  3413. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  3414. want_thermal_protection = true;
  3415. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  3416. break;
  3417. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  3418. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  3419. want_thermal_protection = true;
  3420. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  3421. break;
  3422. }
  3423. if (want_thermal_protection) {
  3424. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  3425. if (pi->thermal_protection)
  3426. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3427. } else {
  3428. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3429. }
  3430. }
  3431. static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
  3432. enum amdgpu_dpm_auto_throttle_src source,
  3433. bool enable)
  3434. {
  3435. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3436. if (enable) {
  3437. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3438. pi->active_auto_throttle_sources |= 1 << source;
  3439. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3440. }
  3441. } else {
  3442. if (pi->active_auto_throttle_sources & (1 << source)) {
  3443. pi->active_auto_throttle_sources &= ~(1 << source);
  3444. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3445. }
  3446. }
  3447. }
  3448. static void si_start_dpm(struct amdgpu_device *adev)
  3449. {
  3450. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3451. }
  3452. static void si_stop_dpm(struct amdgpu_device *adev)
  3453. {
  3454. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3455. }
  3456. static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  3457. {
  3458. if (enable)
  3459. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3460. else
  3461. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3462. }
  3463. #if 0
  3464. static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
  3465. u32 thermal_level)
  3466. {
  3467. PPSMC_Result ret;
  3468. if (thermal_level == 0) {
  3469. ret = si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  3470. if (ret == PPSMC_Result_OK)
  3471. return 0;
  3472. else
  3473. return -EINVAL;
  3474. }
  3475. return 0;
  3476. }
  3477. static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
  3478. {
  3479. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3480. }
  3481. #endif
  3482. #if 0
  3483. static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
  3484. {
  3485. if (ac_power)
  3486. return (si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3487. 0 : -EINVAL;
  3488. return 0;
  3489. }
  3490. #endif
  3491. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  3492. PPSMC_Msg msg, u32 parameter)
  3493. {
  3494. WREG32(SMC_SCRATCH0, parameter);
  3495. return si_send_msg_to_smc(adev, msg);
  3496. }
  3497. static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
  3498. {
  3499. if (si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3500. return -EINVAL;
  3501. return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3502. 0 : -EINVAL;
  3503. }
  3504. static int si_dpm_force_performance_level(struct amdgpu_device *adev,
  3505. enum amdgpu_dpm_forced_level level)
  3506. {
  3507. struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
  3508. struct si_ps *ps = si_get_ps(rps);
  3509. u32 levels = ps->performance_level_count;
  3510. if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
  3511. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3512. return -EINVAL;
  3513. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3514. return -EINVAL;
  3515. } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
  3516. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3517. return -EINVAL;
  3518. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3519. return -EINVAL;
  3520. } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
  3521. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3522. return -EINVAL;
  3523. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3524. return -EINVAL;
  3525. }
  3526. adev->pm.dpm.forced_level = level;
  3527. return 0;
  3528. }
  3529. #if 0
  3530. static int si_set_boot_state(struct amdgpu_device *adev)
  3531. {
  3532. return (si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3533. 0 : -EINVAL;
  3534. }
  3535. #endif
  3536. static int si_set_sw_state(struct amdgpu_device *adev)
  3537. {
  3538. return (si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3539. 0 : -EINVAL;
  3540. }
  3541. static int si_halt_smc(struct amdgpu_device *adev)
  3542. {
  3543. if (si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3544. return -EINVAL;
  3545. return (si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
  3546. 0 : -EINVAL;
  3547. }
  3548. static int si_resume_smc(struct amdgpu_device *adev)
  3549. {
  3550. if (si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3551. return -EINVAL;
  3552. return (si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3553. 0 : -EINVAL;
  3554. }
  3555. static void si_dpm_start_smc(struct amdgpu_device *adev)
  3556. {
  3557. si_program_jump_on_start(adev);
  3558. si_start_smc(adev);
  3559. si_start_smc_clock(adev);
  3560. }
  3561. static void si_dpm_stop_smc(struct amdgpu_device *adev)
  3562. {
  3563. si_reset_smc(adev);
  3564. si_stop_smc_clock(adev);
  3565. }
  3566. static int si_process_firmware_header(struct amdgpu_device *adev)
  3567. {
  3568. struct si_power_info *si_pi = si_get_pi(adev);
  3569. u32 tmp;
  3570. int ret;
  3571. ret = si_read_smc_sram_dword(adev,
  3572. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3573. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3574. &tmp, si_pi->sram_end);
  3575. if (ret)
  3576. return ret;
  3577. si_pi->state_table_start = tmp;
  3578. ret = si_read_smc_sram_dword(adev,
  3579. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3580. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3581. &tmp, si_pi->sram_end);
  3582. if (ret)
  3583. return ret;
  3584. si_pi->soft_regs_start = tmp;
  3585. ret = si_read_smc_sram_dword(adev,
  3586. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3587. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3588. &tmp, si_pi->sram_end);
  3589. if (ret)
  3590. return ret;
  3591. si_pi->mc_reg_table_start = tmp;
  3592. ret = si_read_smc_sram_dword(adev,
  3593. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3594. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3595. &tmp, si_pi->sram_end);
  3596. if (ret)
  3597. return ret;
  3598. si_pi->fan_table_start = tmp;
  3599. ret = si_read_smc_sram_dword(adev,
  3600. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3601. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3602. &tmp, si_pi->sram_end);
  3603. if (ret)
  3604. return ret;
  3605. si_pi->arb_table_start = tmp;
  3606. ret = si_read_smc_sram_dword(adev,
  3607. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3608. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3609. &tmp, si_pi->sram_end);
  3610. if (ret)
  3611. return ret;
  3612. si_pi->cac_table_start = tmp;
  3613. ret = si_read_smc_sram_dword(adev,
  3614. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3615. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3616. &tmp, si_pi->sram_end);
  3617. if (ret)
  3618. return ret;
  3619. si_pi->dte_table_start = tmp;
  3620. ret = si_read_smc_sram_dword(adev,
  3621. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3622. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3623. &tmp, si_pi->sram_end);
  3624. if (ret)
  3625. return ret;
  3626. si_pi->spll_table_start = tmp;
  3627. ret = si_read_smc_sram_dword(adev,
  3628. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3629. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3630. &tmp, si_pi->sram_end);
  3631. if (ret)
  3632. return ret;
  3633. si_pi->papm_cfg_table_start = tmp;
  3634. return ret;
  3635. }
  3636. static void si_read_clock_registers(struct amdgpu_device *adev)
  3637. {
  3638. struct si_power_info *si_pi = si_get_pi(adev);
  3639. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3640. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3641. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3642. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3643. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3644. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3645. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3646. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3647. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3648. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3649. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3650. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3651. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3652. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3653. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3654. }
  3655. static void si_enable_thermal_protection(struct amdgpu_device *adev,
  3656. bool enable)
  3657. {
  3658. if (enable)
  3659. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3660. else
  3661. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3662. }
  3663. static void si_enable_acpi_power_management(struct amdgpu_device *adev)
  3664. {
  3665. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3666. }
  3667. #if 0
  3668. static int si_enter_ulp_state(struct amdgpu_device *adev)
  3669. {
  3670. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3671. udelay(25000);
  3672. return 0;
  3673. }
  3674. static int si_exit_ulp_state(struct amdgpu_device *adev)
  3675. {
  3676. int i;
  3677. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3678. udelay(7000);
  3679. for (i = 0; i < adev->usec_timeout; i++) {
  3680. if (RREG32(SMC_RESP_0) == 1)
  3681. break;
  3682. udelay(1000);
  3683. }
  3684. return 0;
  3685. }
  3686. #endif
  3687. static int si_notify_smc_display_change(struct amdgpu_device *adev,
  3688. bool has_display)
  3689. {
  3690. PPSMC_Msg msg = has_display ?
  3691. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3692. return (si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
  3693. 0 : -EINVAL;
  3694. }
  3695. static void si_program_response_times(struct amdgpu_device *adev)
  3696. {
  3697. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3698. u32 vddc_dly, acpi_dly, vbi_dly;
  3699. u32 reference_clock;
  3700. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3701. voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
  3702. backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
  3703. if (voltage_response_time == 0)
  3704. voltage_response_time = 1000;
  3705. acpi_delay_time = 15000;
  3706. vbi_time_out = 100000;
  3707. reference_clock = amdgpu_asic_get_xclk(adev);
  3708. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3709. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3710. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3711. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3712. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3713. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3714. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3715. }
  3716. static void si_program_ds_registers(struct amdgpu_device *adev)
  3717. {
  3718. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3719. u32 tmp;
  3720. /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
  3721. if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
  3722. tmp = 0x10;
  3723. else
  3724. tmp = 0x1;
  3725. if (eg_pi->sclk_deep_sleep) {
  3726. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3727. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3728. ~AUTOSCALE_ON_SS_CLEAR);
  3729. }
  3730. }
  3731. static void si_program_display_gap(struct amdgpu_device *adev)
  3732. {
  3733. u32 tmp, pipe;
  3734. int i;
  3735. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3736. if (adev->pm.dpm.new_active_crtc_count > 0)
  3737. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3738. else
  3739. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3740. if (adev->pm.dpm.new_active_crtc_count > 1)
  3741. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3742. else
  3743. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3744. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3745. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3746. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3747. if ((adev->pm.dpm.new_active_crtc_count > 0) &&
  3748. (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3749. /* find the first active crtc */
  3750. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  3751. if (adev->pm.dpm.new_active_crtcs & (1 << i))
  3752. break;
  3753. }
  3754. if (i == adev->mode_info.num_crtc)
  3755. pipe = 0;
  3756. else
  3757. pipe = i;
  3758. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3759. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3760. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3761. }
  3762. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3763. * This can be a problem on PowerXpress systems or if you want to use the card
  3764. * for offscreen rendering or compute if there are no crtcs enabled.
  3765. */
  3766. si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
  3767. }
  3768. static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  3769. {
  3770. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3771. if (enable) {
  3772. if (pi->sclk_ss)
  3773. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3774. } else {
  3775. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3776. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3777. }
  3778. }
  3779. static void si_setup_bsp(struct amdgpu_device *adev)
  3780. {
  3781. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3782. u32 xclk = amdgpu_asic_get_xclk(adev);
  3783. r600_calculate_u_and_p(pi->asi,
  3784. xclk,
  3785. 16,
  3786. &pi->bsp,
  3787. &pi->bsu);
  3788. r600_calculate_u_and_p(pi->pasi,
  3789. xclk,
  3790. 16,
  3791. &pi->pbsp,
  3792. &pi->pbsu);
  3793. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3794. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3795. WREG32(CG_BSP, pi->dsp);
  3796. }
  3797. static void si_program_git(struct amdgpu_device *adev)
  3798. {
  3799. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3800. }
  3801. static void si_program_tp(struct amdgpu_device *adev)
  3802. {
  3803. int i;
  3804. enum r600_td td = R600_TD_DFLT;
  3805. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3806. WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3807. if (td == R600_TD_AUTO)
  3808. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3809. else
  3810. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3811. if (td == R600_TD_UP)
  3812. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3813. if (td == R600_TD_DOWN)
  3814. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3815. }
  3816. static void si_program_tpp(struct amdgpu_device *adev)
  3817. {
  3818. WREG32(CG_TPC, R600_TPC_DFLT);
  3819. }
  3820. static void si_program_sstp(struct amdgpu_device *adev)
  3821. {
  3822. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3823. }
  3824. static void si_enable_display_gap(struct amdgpu_device *adev)
  3825. {
  3826. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3827. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3828. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3829. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3830. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3831. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3832. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3833. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3834. }
  3835. static void si_program_vc(struct amdgpu_device *adev)
  3836. {
  3837. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3838. WREG32(CG_FTV, pi->vrc);
  3839. }
  3840. static void si_clear_vc(struct amdgpu_device *adev)
  3841. {
  3842. WREG32(CG_FTV, 0);
  3843. }
  3844. u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3845. {
  3846. u8 mc_para_index;
  3847. if (memory_clock < 10000)
  3848. mc_para_index = 0;
  3849. else if (memory_clock >= 80000)
  3850. mc_para_index = 0x0f;
  3851. else
  3852. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3853. return mc_para_index;
  3854. }
  3855. u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3856. {
  3857. u8 mc_para_index;
  3858. if (strobe_mode) {
  3859. if (memory_clock < 12500)
  3860. mc_para_index = 0x00;
  3861. else if (memory_clock > 47500)
  3862. mc_para_index = 0x0f;
  3863. else
  3864. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3865. } else {
  3866. if (memory_clock < 65000)
  3867. mc_para_index = 0x00;
  3868. else if (memory_clock > 135000)
  3869. mc_para_index = 0x0f;
  3870. else
  3871. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3872. }
  3873. return mc_para_index;
  3874. }
  3875. static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
  3876. {
  3877. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3878. bool strobe_mode = false;
  3879. u8 result = 0;
  3880. if (mclk <= pi->mclk_strobe_mode_threshold)
  3881. strobe_mode = true;
  3882. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3883. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3884. else
  3885. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3886. if (strobe_mode)
  3887. result |= SISLANDS_SMC_STROBE_ENABLE;
  3888. return result;
  3889. }
  3890. static int si_upload_firmware(struct amdgpu_device *adev)
  3891. {
  3892. struct si_power_info *si_pi = si_get_pi(adev);
  3893. int ret;
  3894. si_reset_smc(adev);
  3895. si_stop_smc_clock(adev);
  3896. ret = si_load_smc_ucode(adev, si_pi->sram_end);
  3897. return ret;
  3898. }
  3899. static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
  3900. const struct atom_voltage_table *table,
  3901. const struct amdgpu_phase_shedding_limits_table *limits)
  3902. {
  3903. u32 data, num_bits, num_levels;
  3904. if ((table == NULL) || (limits == NULL))
  3905. return false;
  3906. data = table->mask_low;
  3907. num_bits = hweight32(data);
  3908. if (num_bits == 0)
  3909. return false;
  3910. num_levels = (1 << num_bits);
  3911. if (table->count != num_levels)
  3912. return false;
  3913. if (limits->count != (num_levels - 1))
  3914. return false;
  3915. return true;
  3916. }
  3917. static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  3918. u32 max_voltage_steps,
  3919. struct atom_voltage_table *voltage_table)
  3920. {
  3921. unsigned int i, diff;
  3922. if (voltage_table->count <= max_voltage_steps)
  3923. return;
  3924. diff = voltage_table->count - max_voltage_steps;
  3925. for (i= 0; i < max_voltage_steps; i++)
  3926. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3927. voltage_table->count = max_voltage_steps;
  3928. }
  3929. static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
  3930. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  3931. struct atom_voltage_table *voltage_table)
  3932. {
  3933. u32 i;
  3934. if (voltage_dependency_table == NULL)
  3935. return -EINVAL;
  3936. voltage_table->mask_low = 0;
  3937. voltage_table->phase_delay = 0;
  3938. voltage_table->count = voltage_dependency_table->count;
  3939. for (i = 0; i < voltage_table->count; i++) {
  3940. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3941. voltage_table->entries[i].smio_low = 0;
  3942. }
  3943. return 0;
  3944. }
  3945. static int si_construct_voltage_tables(struct amdgpu_device *adev)
  3946. {
  3947. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3948. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3949. struct si_power_info *si_pi = si_get_pi(adev);
  3950. int ret;
  3951. if (pi->voltage_control) {
  3952. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3953. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3954. if (ret)
  3955. return ret;
  3956. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3957. si_trim_voltage_table_to_fit_state_table(adev,
  3958. SISLANDS_MAX_NO_VREG_STEPS,
  3959. &eg_pi->vddc_voltage_table);
  3960. } else if (si_pi->voltage_control_svi2) {
  3961. ret = si_get_svi2_voltage_table(adev,
  3962. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3963. &eg_pi->vddc_voltage_table);
  3964. if (ret)
  3965. return ret;
  3966. } else {
  3967. return -EINVAL;
  3968. }
  3969. if (eg_pi->vddci_control) {
  3970. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  3971. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3972. if (ret)
  3973. return ret;
  3974. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3975. si_trim_voltage_table_to_fit_state_table(adev,
  3976. SISLANDS_MAX_NO_VREG_STEPS,
  3977. &eg_pi->vddci_voltage_table);
  3978. }
  3979. if (si_pi->vddci_control_svi2) {
  3980. ret = si_get_svi2_voltage_table(adev,
  3981. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3982. &eg_pi->vddci_voltage_table);
  3983. if (ret)
  3984. return ret;
  3985. }
  3986. if (pi->mvdd_control) {
  3987. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  3988. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3989. if (ret) {
  3990. pi->mvdd_control = false;
  3991. return ret;
  3992. }
  3993. if (si_pi->mvdd_voltage_table.count == 0) {
  3994. pi->mvdd_control = false;
  3995. return -EINVAL;
  3996. }
  3997. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3998. si_trim_voltage_table_to_fit_state_table(adev,
  3999. SISLANDS_MAX_NO_VREG_STEPS,
  4000. &si_pi->mvdd_voltage_table);
  4001. }
  4002. if (si_pi->vddc_phase_shed_control) {
  4003. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  4004. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  4005. if (ret)
  4006. si_pi->vddc_phase_shed_control = false;
  4007. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  4008. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  4009. si_pi->vddc_phase_shed_control = false;
  4010. }
  4011. return 0;
  4012. }
  4013. static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
  4014. const struct atom_voltage_table *voltage_table,
  4015. SISLANDS_SMC_STATETABLE *table)
  4016. {
  4017. unsigned int i;
  4018. for (i = 0; i < voltage_table->count; i++)
  4019. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  4020. }
  4021. static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
  4022. SISLANDS_SMC_STATETABLE *table)
  4023. {
  4024. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4025. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4026. struct si_power_info *si_pi = si_get_pi(adev);
  4027. u8 i;
  4028. if (si_pi->voltage_control_svi2) {
  4029. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  4030. si_pi->svc_gpio_id);
  4031. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  4032. si_pi->svd_gpio_id);
  4033. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  4034. 2);
  4035. } else {
  4036. if (eg_pi->vddc_voltage_table.count) {
  4037. si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
  4038. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4039. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  4040. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  4041. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  4042. table->maxVDDCIndexInPPTable = i;
  4043. break;
  4044. }
  4045. }
  4046. }
  4047. if (eg_pi->vddci_voltage_table.count) {
  4048. si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
  4049. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  4050. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  4051. }
  4052. if (si_pi->mvdd_voltage_table.count) {
  4053. si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
  4054. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  4055. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  4056. }
  4057. if (si_pi->vddc_phase_shed_control) {
  4058. if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
  4059. &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  4060. si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
  4061. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4062. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  4063. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  4064. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  4065. } else {
  4066. si_pi->vddc_phase_shed_control = false;
  4067. }
  4068. }
  4069. }
  4070. return 0;
  4071. }
  4072. static int si_populate_voltage_value(struct amdgpu_device *adev,
  4073. const struct atom_voltage_table *table,
  4074. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4075. {
  4076. unsigned int i;
  4077. for (i = 0; i < table->count; i++) {
  4078. if (value <= table->entries[i].value) {
  4079. voltage->index = (u8)i;
  4080. voltage->value = cpu_to_be16(table->entries[i].value);
  4081. break;
  4082. }
  4083. }
  4084. if (i >= table->count)
  4085. return -EINVAL;
  4086. return 0;
  4087. }
  4088. static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  4089. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4090. {
  4091. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4092. struct si_power_info *si_pi = si_get_pi(adev);
  4093. if (pi->mvdd_control) {
  4094. if (mclk <= pi->mvdd_split_frequency)
  4095. voltage->index = 0;
  4096. else
  4097. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  4098. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  4099. }
  4100. return 0;
  4101. }
  4102. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  4103. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  4104. u16 *std_voltage)
  4105. {
  4106. u16 v_index;
  4107. bool voltage_found = false;
  4108. *std_voltage = be16_to_cpu(voltage->value);
  4109. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  4110. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  4111. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  4112. return -EINVAL;
  4113. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4114. if (be16_to_cpu(voltage->value) ==
  4115. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4116. voltage_found = true;
  4117. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4118. *std_voltage =
  4119. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4120. else
  4121. *std_voltage =
  4122. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4123. break;
  4124. }
  4125. }
  4126. if (!voltage_found) {
  4127. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4128. if (be16_to_cpu(voltage->value) <=
  4129. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4130. voltage_found = true;
  4131. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4132. *std_voltage =
  4133. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4134. else
  4135. *std_voltage =
  4136. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4137. break;
  4138. }
  4139. }
  4140. }
  4141. } else {
  4142. if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4143. *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  4144. }
  4145. }
  4146. return 0;
  4147. }
  4148. static int si_populate_std_voltage_value(struct amdgpu_device *adev,
  4149. u16 value, u8 index,
  4150. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4151. {
  4152. voltage->index = index;
  4153. voltage->value = cpu_to_be16(value);
  4154. return 0;
  4155. }
  4156. static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
  4157. const struct amdgpu_phase_shedding_limits_table *limits,
  4158. u16 voltage, u32 sclk, u32 mclk,
  4159. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  4160. {
  4161. unsigned int i;
  4162. for (i = 0; i < limits->count; i++) {
  4163. if ((voltage <= limits->entries[i].voltage) &&
  4164. (sclk <= limits->entries[i].sclk) &&
  4165. (mclk <= limits->entries[i].mclk))
  4166. break;
  4167. }
  4168. smc_voltage->phase_settings = (u8)i;
  4169. return 0;
  4170. }
  4171. static int si_init_arb_table_index(struct amdgpu_device *adev)
  4172. {
  4173. struct si_power_info *si_pi = si_get_pi(adev);
  4174. u32 tmp;
  4175. int ret;
  4176. ret = si_read_smc_sram_dword(adev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
  4177. if (ret)
  4178. return ret;
  4179. tmp &= 0x00FFFFFF;
  4180. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  4181. return si_write_smc_sram_dword(adev, si_pi->arb_table_start, tmp, si_pi->sram_end);
  4182. }
  4183. static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  4184. {
  4185. return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  4186. }
  4187. static int si_reset_to_default(struct amdgpu_device *adev)
  4188. {
  4189. return (si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  4190. 0 : -EINVAL;
  4191. }
  4192. static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
  4193. {
  4194. struct si_power_info *si_pi = si_get_pi(adev);
  4195. u32 tmp;
  4196. int ret;
  4197. ret = si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4198. &tmp, si_pi->sram_end);
  4199. if (ret)
  4200. return ret;
  4201. tmp = (tmp >> 24) & 0xff;
  4202. if (tmp == MC_CG_ARB_FREQ_F0)
  4203. return 0;
  4204. return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  4205. }
  4206. static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
  4207. u32 engine_clock)
  4208. {
  4209. u32 dram_rows;
  4210. u32 dram_refresh_rate;
  4211. u32 mc_arb_rfsh_rate;
  4212. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  4213. if (tmp >= 4)
  4214. dram_rows = 16384;
  4215. else
  4216. dram_rows = 1 << (tmp + 10);
  4217. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  4218. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  4219. return mc_arb_rfsh_rate;
  4220. }
  4221. static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
  4222. struct rv7xx_pl *pl,
  4223. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  4224. {
  4225. u32 dram_timing;
  4226. u32 dram_timing2;
  4227. u32 burst_time;
  4228. arb_regs->mc_arb_rfsh_rate =
  4229. (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
  4230. amdgpu_atombios_set_engine_dram_timings(adev,
  4231. pl->sclk,
  4232. pl->mclk);
  4233. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  4234. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  4235. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  4236. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  4237. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  4238. arb_regs->mc_arb_burst_time = (u8)burst_time;
  4239. return 0;
  4240. }
  4241. static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
  4242. struct amdgpu_ps *amdgpu_state,
  4243. unsigned int first_arb_set)
  4244. {
  4245. struct si_power_info *si_pi = si_get_pi(adev);
  4246. struct si_ps *state = si_get_ps(amdgpu_state);
  4247. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4248. int i, ret = 0;
  4249. for (i = 0; i < state->performance_level_count; i++) {
  4250. ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
  4251. if (ret)
  4252. break;
  4253. ret = si_copy_bytes_to_smc(adev,
  4254. si_pi->arb_table_start +
  4255. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4256. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  4257. (u8 *)&arb_regs,
  4258. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4259. si_pi->sram_end);
  4260. if (ret)
  4261. break;
  4262. }
  4263. return ret;
  4264. }
  4265. static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
  4266. struct amdgpu_ps *amdgpu_new_state)
  4267. {
  4268. return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
  4269. SISLANDS_DRIVER_STATE_ARB_INDEX);
  4270. }
  4271. static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
  4272. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4273. {
  4274. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4275. struct si_power_info *si_pi = si_get_pi(adev);
  4276. if (pi->mvdd_control)
  4277. return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
  4278. si_pi->mvdd_bootup_value, voltage);
  4279. return 0;
  4280. }
  4281. static int si_populate_smc_initial_state(struct amdgpu_device *adev,
  4282. struct amdgpu_ps *amdgpu_initial_state,
  4283. SISLANDS_SMC_STATETABLE *table)
  4284. {
  4285. struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
  4286. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4287. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4288. struct si_power_info *si_pi = si_get_pi(adev);
  4289. u32 reg;
  4290. int ret;
  4291. table->initialState.levels[0].mclk.vDLL_CNTL =
  4292. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  4293. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4294. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  4295. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4296. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  4297. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4298. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  4299. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4300. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  4301. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4302. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  4303. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4304. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  4305. table->initialState.levels[0].mclk.vMPLL_SS =
  4306. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4307. table->initialState.levels[0].mclk.vMPLL_SS2 =
  4308. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4309. table->initialState.levels[0].mclk.mclk_value =
  4310. cpu_to_be32(initial_state->performance_levels[0].mclk);
  4311. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4312. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  4313. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4314. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  4315. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4316. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  4317. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4318. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  4319. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  4320. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  4321. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  4322. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  4323. table->initialState.levels[0].sclk.sclk_value =
  4324. cpu_to_be32(initial_state->performance_levels[0].sclk);
  4325. table->initialState.levels[0].arbRefreshState =
  4326. SISLANDS_INITIAL_STATE_ARB_INDEX;
  4327. table->initialState.levels[0].ACIndex = 0;
  4328. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4329. initial_state->performance_levels[0].vddc,
  4330. &table->initialState.levels[0].vddc);
  4331. if (!ret) {
  4332. u16 std_vddc;
  4333. ret = si_get_std_voltage_value(adev,
  4334. &table->initialState.levels[0].vddc,
  4335. &std_vddc);
  4336. if (!ret)
  4337. si_populate_std_voltage_value(adev, std_vddc,
  4338. table->initialState.levels[0].vddc.index,
  4339. &table->initialState.levels[0].std_vddc);
  4340. }
  4341. if (eg_pi->vddci_control)
  4342. si_populate_voltage_value(adev,
  4343. &eg_pi->vddci_voltage_table,
  4344. initial_state->performance_levels[0].vddci,
  4345. &table->initialState.levels[0].vddci);
  4346. if (si_pi->vddc_phase_shed_control)
  4347. si_populate_phase_shedding_value(adev,
  4348. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4349. initial_state->performance_levels[0].vddc,
  4350. initial_state->performance_levels[0].sclk,
  4351. initial_state->performance_levels[0].mclk,
  4352. &table->initialState.levels[0].vddc);
  4353. si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
  4354. reg = CG_R(0xffff) | CG_L(0);
  4355. table->initialState.levels[0].aT = cpu_to_be32(reg);
  4356. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  4357. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  4358. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4359. table->initialState.levels[0].strobeMode =
  4360. si_get_strobe_mode_settings(adev,
  4361. initial_state->performance_levels[0].mclk);
  4362. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  4363. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  4364. else
  4365. table->initialState.levels[0].mcFlags = 0;
  4366. }
  4367. table->initialState.levelCount = 1;
  4368. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  4369. table->initialState.levels[0].dpm2.MaxPS = 0;
  4370. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  4371. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  4372. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  4373. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4374. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4375. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4376. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4377. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4378. return 0;
  4379. }
  4380. static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
  4381. SISLANDS_SMC_STATETABLE *table)
  4382. {
  4383. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4384. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4385. struct si_power_info *si_pi = si_get_pi(adev);
  4386. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4387. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4388. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4389. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4390. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4391. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4392. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4393. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4394. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4395. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4396. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4397. u32 reg;
  4398. int ret;
  4399. table->ACPIState = table->initialState;
  4400. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  4401. if (pi->acpi_vddc) {
  4402. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4403. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  4404. if (!ret) {
  4405. u16 std_vddc;
  4406. ret = si_get_std_voltage_value(adev,
  4407. &table->ACPIState.levels[0].vddc, &std_vddc);
  4408. if (!ret)
  4409. si_populate_std_voltage_value(adev, std_vddc,
  4410. table->ACPIState.levels[0].vddc.index,
  4411. &table->ACPIState.levels[0].std_vddc);
  4412. }
  4413. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  4414. if (si_pi->vddc_phase_shed_control) {
  4415. si_populate_phase_shedding_value(adev,
  4416. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4417. pi->acpi_vddc,
  4418. 0,
  4419. 0,
  4420. &table->ACPIState.levels[0].vddc);
  4421. }
  4422. } else {
  4423. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4424. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  4425. if (!ret) {
  4426. u16 std_vddc;
  4427. ret = si_get_std_voltage_value(adev,
  4428. &table->ACPIState.levels[0].vddc, &std_vddc);
  4429. if (!ret)
  4430. si_populate_std_voltage_value(adev, std_vddc,
  4431. table->ACPIState.levels[0].vddc.index,
  4432. &table->ACPIState.levels[0].std_vddc);
  4433. }
  4434. table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
  4435. si_pi->sys_pcie_mask,
  4436. si_pi->boot_pcie_gen,
  4437. AMDGPU_PCIE_GEN1);
  4438. if (si_pi->vddc_phase_shed_control)
  4439. si_populate_phase_shedding_value(adev,
  4440. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4441. pi->min_vddc_in_table,
  4442. 0,
  4443. 0,
  4444. &table->ACPIState.levels[0].vddc);
  4445. }
  4446. if (pi->acpi_vddc) {
  4447. if (eg_pi->acpi_vddci)
  4448. si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4449. eg_pi->acpi_vddci,
  4450. &table->ACPIState.levels[0].vddci);
  4451. }
  4452. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4453. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4454. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4455. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4456. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4457. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  4458. cpu_to_be32(dll_cntl);
  4459. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4460. cpu_to_be32(mclk_pwrmgt_cntl);
  4461. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4462. cpu_to_be32(mpll_ad_func_cntl);
  4463. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4464. cpu_to_be32(mpll_dq_func_cntl);
  4465. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4466. cpu_to_be32(mpll_func_cntl);
  4467. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4468. cpu_to_be32(mpll_func_cntl_1);
  4469. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4470. cpu_to_be32(mpll_func_cntl_2);
  4471. table->ACPIState.levels[0].mclk.vMPLL_SS =
  4472. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4473. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  4474. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4475. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4476. cpu_to_be32(spll_func_cntl);
  4477. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4478. cpu_to_be32(spll_func_cntl_2);
  4479. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4480. cpu_to_be32(spll_func_cntl_3);
  4481. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4482. cpu_to_be32(spll_func_cntl_4);
  4483. table->ACPIState.levels[0].mclk.mclk_value = 0;
  4484. table->ACPIState.levels[0].sclk.sclk_value = 0;
  4485. si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
  4486. if (eg_pi->dynamic_ac_timing)
  4487. table->ACPIState.levels[0].ACIndex = 0;
  4488. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  4489. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  4490. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  4491. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  4492. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4493. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4494. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4495. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4496. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4497. return 0;
  4498. }
  4499. static int si_populate_ulv_state(struct amdgpu_device *adev,
  4500. SISLANDS_SMC_SWSTATE *state)
  4501. {
  4502. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4503. struct si_power_info *si_pi = si_get_pi(adev);
  4504. struct si_ulv_param *ulv = &si_pi->ulv;
  4505. u32 sclk_in_sr = 1350; /* ??? */
  4506. int ret;
  4507. ret = si_convert_power_level_to_smc(adev, &ulv->pl,
  4508. &state->levels[0]);
  4509. if (!ret) {
  4510. if (eg_pi->sclk_deep_sleep) {
  4511. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4512. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4513. else
  4514. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4515. }
  4516. if (ulv->one_pcie_lane_in_ulv)
  4517. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4518. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4519. state->levels[0].ACIndex = 1;
  4520. state->levels[0].std_vddc = state->levels[0].vddc;
  4521. state->levelCount = 1;
  4522. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4523. }
  4524. return ret;
  4525. }
  4526. static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
  4527. {
  4528. struct si_power_info *si_pi = si_get_pi(adev);
  4529. struct si_ulv_param *ulv = &si_pi->ulv;
  4530. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4531. int ret;
  4532. ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
  4533. &arb_regs);
  4534. if (ret)
  4535. return ret;
  4536. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4537. ulv->volt_change_delay);
  4538. ret = si_copy_bytes_to_smc(adev,
  4539. si_pi->arb_table_start +
  4540. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4541. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4542. (u8 *)&arb_regs,
  4543. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4544. si_pi->sram_end);
  4545. return ret;
  4546. }
  4547. static void si_get_mvdd_configuration(struct amdgpu_device *adev)
  4548. {
  4549. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4550. pi->mvdd_split_frequency = 30000;
  4551. }
  4552. static int si_init_smc_table(struct amdgpu_device *adev)
  4553. {
  4554. struct si_power_info *si_pi = si_get_pi(adev);
  4555. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  4556. const struct si_ulv_param *ulv = &si_pi->ulv;
  4557. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4558. int ret;
  4559. u32 lane_width;
  4560. u32 vr_hot_gpio;
  4561. si_populate_smc_voltage_tables(adev, table);
  4562. switch (adev->pm.int_thermal_type) {
  4563. case THERMAL_TYPE_SI:
  4564. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4565. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4566. break;
  4567. case THERMAL_TYPE_NONE:
  4568. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4569. break;
  4570. default:
  4571. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4572. break;
  4573. }
  4574. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4575. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4576. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4577. if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
  4578. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4579. }
  4580. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4581. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4582. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4583. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4584. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4585. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4586. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4587. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4588. vr_hot_gpio = adev->pm.dpm.backbias_response_time;
  4589. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4590. vr_hot_gpio);
  4591. }
  4592. ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
  4593. if (ret)
  4594. return ret;
  4595. ret = si_populate_smc_acpi_state(adev, table);
  4596. if (ret)
  4597. return ret;
  4598. table->driverState = table->initialState;
  4599. ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
  4600. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4601. if (ret)
  4602. return ret;
  4603. if (ulv->supported && ulv->pl.vddc) {
  4604. ret = si_populate_ulv_state(adev, &table->ULVState);
  4605. if (ret)
  4606. return ret;
  4607. ret = si_program_ulv_memory_timing_parameters(adev);
  4608. if (ret)
  4609. return ret;
  4610. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4611. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4612. lane_width = amdgpu_get_pcie_lanes(adev);
  4613. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4614. } else {
  4615. table->ULVState = table->initialState;
  4616. }
  4617. return si_copy_bytes_to_smc(adev, si_pi->state_table_start,
  4618. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4619. si_pi->sram_end);
  4620. }
  4621. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  4622. u32 engine_clock,
  4623. SISLANDS_SMC_SCLK_VALUE *sclk)
  4624. {
  4625. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4626. struct si_power_info *si_pi = si_get_pi(adev);
  4627. struct atom_clock_dividers dividers;
  4628. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4629. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4630. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4631. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4632. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4633. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4634. u64 tmp;
  4635. u32 reference_clock = adev->clock.spll.reference_freq;
  4636. u32 reference_divider;
  4637. u32 fbdiv;
  4638. int ret;
  4639. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  4640. engine_clock, false, &dividers);
  4641. if (ret)
  4642. return ret;
  4643. reference_divider = 1 + dividers.ref_div;
  4644. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4645. do_div(tmp, reference_clock);
  4646. fbdiv = (u32) tmp;
  4647. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4648. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4649. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4650. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4651. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4652. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4653. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4654. spll_func_cntl_3 |= SPLL_DITHEN;
  4655. if (pi->sclk_ss) {
  4656. struct amdgpu_atom_ss ss;
  4657. u32 vco_freq = engine_clock * dividers.post_div;
  4658. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4659. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4660. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4661. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4662. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4663. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4664. cg_spll_spread_spectrum |= SSEN;
  4665. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4666. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4667. }
  4668. }
  4669. sclk->sclk_value = engine_clock;
  4670. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4671. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4672. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4673. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4674. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4675. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4676. return 0;
  4677. }
  4678. static int si_populate_sclk_value(struct amdgpu_device *adev,
  4679. u32 engine_clock,
  4680. SISLANDS_SMC_SCLK_VALUE *sclk)
  4681. {
  4682. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4683. int ret;
  4684. ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
  4685. if (!ret) {
  4686. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4687. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4688. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4689. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4690. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4691. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4692. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4693. }
  4694. return ret;
  4695. }
  4696. static int si_populate_mclk_value(struct amdgpu_device *adev,
  4697. u32 engine_clock,
  4698. u32 memory_clock,
  4699. SISLANDS_SMC_MCLK_VALUE *mclk,
  4700. bool strobe_mode,
  4701. bool dll_state_on)
  4702. {
  4703. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4704. struct si_power_info *si_pi = si_get_pi(adev);
  4705. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4706. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4707. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4708. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4709. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4710. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4711. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4712. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4713. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4714. struct atom_mpll_param mpll_param;
  4715. int ret;
  4716. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  4717. if (ret)
  4718. return ret;
  4719. mpll_func_cntl &= ~BWCTRL_MASK;
  4720. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4721. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4722. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4723. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4724. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4725. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4726. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4727. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4728. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4729. YCLK_POST_DIV(mpll_param.post_div);
  4730. }
  4731. if (pi->mclk_ss) {
  4732. struct amdgpu_atom_ss ss;
  4733. u32 freq_nom;
  4734. u32 tmp;
  4735. u32 reference_clock = adev->clock.mpll.reference_freq;
  4736. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4737. freq_nom = memory_clock * 4;
  4738. else
  4739. freq_nom = memory_clock * 2;
  4740. tmp = freq_nom / reference_clock;
  4741. tmp = tmp * tmp;
  4742. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4743. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4744. u32 clks = reference_clock * 5 / ss.rate;
  4745. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4746. mpll_ss1 &= ~CLKV_MASK;
  4747. mpll_ss1 |= CLKV(clkv);
  4748. mpll_ss2 &= ~CLKS_MASK;
  4749. mpll_ss2 |= CLKS(clks);
  4750. }
  4751. }
  4752. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4753. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4754. if (dll_state_on)
  4755. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4756. else
  4757. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4758. mclk->mclk_value = cpu_to_be32(memory_clock);
  4759. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4760. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4761. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4762. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4763. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4764. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4765. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4766. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4767. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4768. return 0;
  4769. }
  4770. static void si_populate_smc_sp(struct amdgpu_device *adev,
  4771. struct amdgpu_ps *amdgpu_state,
  4772. SISLANDS_SMC_SWSTATE *smc_state)
  4773. {
  4774. struct si_ps *ps = si_get_ps(amdgpu_state);
  4775. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4776. int i;
  4777. for (i = 0; i < ps->performance_level_count - 1; i++)
  4778. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4779. smc_state->levels[ps->performance_level_count - 1].bSP =
  4780. cpu_to_be32(pi->psp);
  4781. }
  4782. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  4783. struct rv7xx_pl *pl,
  4784. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4785. {
  4786. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4787. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4788. struct si_power_info *si_pi = si_get_pi(adev);
  4789. int ret;
  4790. bool dll_state_on;
  4791. u16 std_vddc;
  4792. bool gmc_pg = false;
  4793. if (eg_pi->pcie_performance_request &&
  4794. (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
  4795. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4796. else
  4797. level->gen2PCIE = (u8)pl->pcie_gen;
  4798. ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
  4799. if (ret)
  4800. return ret;
  4801. level->mcFlags = 0;
  4802. if (pi->mclk_stutter_mode_threshold &&
  4803. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4804. !eg_pi->uvd_enabled &&
  4805. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4806. (adev->pm.dpm.new_active_crtc_count <= 2)) {
  4807. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4808. if (gmc_pg)
  4809. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4810. }
  4811. if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4812. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4813. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4814. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4815. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4816. level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
  4817. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4818. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4819. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4820. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4821. else
  4822. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4823. } else {
  4824. dll_state_on = false;
  4825. }
  4826. } else {
  4827. level->strobeMode = si_get_strobe_mode_settings(adev,
  4828. pl->mclk);
  4829. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4830. }
  4831. ret = si_populate_mclk_value(adev,
  4832. pl->sclk,
  4833. pl->mclk,
  4834. &level->mclk,
  4835. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4836. if (ret)
  4837. return ret;
  4838. ret = si_populate_voltage_value(adev,
  4839. &eg_pi->vddc_voltage_table,
  4840. pl->vddc, &level->vddc);
  4841. if (ret)
  4842. return ret;
  4843. ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
  4844. if (ret)
  4845. return ret;
  4846. ret = si_populate_std_voltage_value(adev, std_vddc,
  4847. level->vddc.index, &level->std_vddc);
  4848. if (ret)
  4849. return ret;
  4850. if (eg_pi->vddci_control) {
  4851. ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4852. pl->vddci, &level->vddci);
  4853. if (ret)
  4854. return ret;
  4855. }
  4856. if (si_pi->vddc_phase_shed_control) {
  4857. ret = si_populate_phase_shedding_value(adev,
  4858. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4859. pl->vddc,
  4860. pl->sclk,
  4861. pl->mclk,
  4862. &level->vddc);
  4863. if (ret)
  4864. return ret;
  4865. }
  4866. level->MaxPoweredUpCU = si_pi->max_cu;
  4867. ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
  4868. return ret;
  4869. }
  4870. static int si_populate_smc_t(struct amdgpu_device *adev,
  4871. struct amdgpu_ps *amdgpu_state,
  4872. SISLANDS_SMC_SWSTATE *smc_state)
  4873. {
  4874. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4875. struct si_ps *state = si_get_ps(amdgpu_state);
  4876. u32 a_t;
  4877. u32 t_l, t_h;
  4878. u32 high_bsp;
  4879. int i, ret;
  4880. if (state->performance_level_count >= 9)
  4881. return -EINVAL;
  4882. if (state->performance_level_count < 2) {
  4883. a_t = CG_R(0xffff) | CG_L(0);
  4884. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4885. return 0;
  4886. }
  4887. smc_state->levels[0].aT = cpu_to_be32(0);
  4888. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4889. ret = r600_calculate_at(
  4890. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4891. 100 * R600_AH_DFLT,
  4892. state->performance_levels[i + 1].sclk,
  4893. state->performance_levels[i].sclk,
  4894. &t_l,
  4895. &t_h);
  4896. if (ret) {
  4897. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4898. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4899. }
  4900. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4901. a_t |= CG_R(t_l * pi->bsp / 20000);
  4902. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4903. high_bsp = (i == state->performance_level_count - 2) ?
  4904. pi->pbsp : pi->bsp;
  4905. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4906. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4907. }
  4908. return 0;
  4909. }
  4910. static int si_disable_ulv(struct amdgpu_device *adev)
  4911. {
  4912. struct si_power_info *si_pi = si_get_pi(adev);
  4913. struct si_ulv_param *ulv = &si_pi->ulv;
  4914. if (ulv->supported)
  4915. return (si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4916. 0 : -EINVAL;
  4917. return 0;
  4918. }
  4919. static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
  4920. struct amdgpu_ps *amdgpu_state)
  4921. {
  4922. const struct si_power_info *si_pi = si_get_pi(adev);
  4923. const struct si_ulv_param *ulv = &si_pi->ulv;
  4924. const struct si_ps *state = si_get_ps(amdgpu_state);
  4925. int i;
  4926. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4927. return false;
  4928. /* XXX validate against display requirements! */
  4929. for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4930. if (adev->clock.current_dispclk <=
  4931. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4932. if (ulv->pl.vddc <
  4933. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4934. return false;
  4935. }
  4936. }
  4937. if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
  4938. return false;
  4939. return true;
  4940. }
  4941. static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
  4942. struct amdgpu_ps *amdgpu_new_state)
  4943. {
  4944. const struct si_power_info *si_pi = si_get_pi(adev);
  4945. const struct si_ulv_param *ulv = &si_pi->ulv;
  4946. if (ulv->supported) {
  4947. if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
  4948. return (si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4949. 0 : -EINVAL;
  4950. }
  4951. return 0;
  4952. }
  4953. static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
  4954. struct amdgpu_ps *amdgpu_state,
  4955. SISLANDS_SMC_SWSTATE *smc_state)
  4956. {
  4957. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4958. struct ni_power_info *ni_pi = ni_get_pi(adev);
  4959. struct si_power_info *si_pi = si_get_pi(adev);
  4960. struct si_ps *state = si_get_ps(amdgpu_state);
  4961. int i, ret;
  4962. u32 threshold;
  4963. u32 sclk_in_sr = 1350; /* ??? */
  4964. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4965. return -EINVAL;
  4966. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4967. if (amdgpu_state->vclk && amdgpu_state->dclk) {
  4968. eg_pi->uvd_enabled = true;
  4969. if (eg_pi->smu_uvd_hs)
  4970. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4971. } else {
  4972. eg_pi->uvd_enabled = false;
  4973. }
  4974. if (state->dc_compatible)
  4975. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4976. smc_state->levelCount = 0;
  4977. for (i = 0; i < state->performance_level_count; i++) {
  4978. if (eg_pi->sclk_deep_sleep) {
  4979. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4980. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4981. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4982. else
  4983. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4984. }
  4985. }
  4986. ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
  4987. &smc_state->levels[i]);
  4988. smc_state->levels[i].arbRefreshState =
  4989. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4990. if (ret)
  4991. return ret;
  4992. if (ni_pi->enable_power_containment)
  4993. smc_state->levels[i].displayWatermark =
  4994. (state->performance_levels[i].sclk < threshold) ?
  4995. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4996. else
  4997. smc_state->levels[i].displayWatermark = (i < 2) ?
  4998. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4999. if (eg_pi->dynamic_ac_timing)
  5000. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  5001. else
  5002. smc_state->levels[i].ACIndex = 0;
  5003. smc_state->levelCount++;
  5004. }
  5005. si_write_smc_soft_register(adev,
  5006. SI_SMC_SOFT_REGISTER_watermark_threshold,
  5007. threshold / 512);
  5008. si_populate_smc_sp(adev, amdgpu_state, smc_state);
  5009. ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
  5010. if (ret)
  5011. ni_pi->enable_power_containment = false;
  5012. ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
  5013. if (ret)
  5014. ni_pi->enable_sq_ramping = false;
  5015. return si_populate_smc_t(adev, amdgpu_state, smc_state);
  5016. }
  5017. static int si_upload_sw_state(struct amdgpu_device *adev,
  5018. struct amdgpu_ps *amdgpu_new_state)
  5019. {
  5020. struct si_power_info *si_pi = si_get_pi(adev);
  5021. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5022. int ret;
  5023. u32 address = si_pi->state_table_start +
  5024. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  5025. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  5026. ((new_state->performance_level_count - 1) *
  5027. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  5028. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  5029. memset(smc_state, 0, state_size);
  5030. ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
  5031. if (ret)
  5032. return ret;
  5033. ret = si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5034. state_size, si_pi->sram_end);
  5035. return ret;
  5036. }
  5037. static int si_upload_ulv_state(struct amdgpu_device *adev)
  5038. {
  5039. struct si_power_info *si_pi = si_get_pi(adev);
  5040. struct si_ulv_param *ulv = &si_pi->ulv;
  5041. int ret = 0;
  5042. if (ulv->supported && ulv->pl.vddc) {
  5043. u32 address = si_pi->state_table_start +
  5044. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  5045. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  5046. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  5047. memset(smc_state, 0, state_size);
  5048. ret = si_populate_ulv_state(adev, smc_state);
  5049. if (!ret)
  5050. ret = si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5051. state_size, si_pi->sram_end);
  5052. }
  5053. return ret;
  5054. }
  5055. static int si_upload_smc_data(struct amdgpu_device *adev)
  5056. {
  5057. struct amdgpu_crtc *amdgpu_crtc = NULL;
  5058. int i;
  5059. if (adev->pm.dpm.new_active_crtc_count == 0)
  5060. return 0;
  5061. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  5062. if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
  5063. amdgpu_crtc = adev->mode_info.crtcs[i];
  5064. break;
  5065. }
  5066. }
  5067. if (amdgpu_crtc == NULL)
  5068. return 0;
  5069. if (amdgpu_crtc->line_time <= 0)
  5070. return 0;
  5071. if (si_write_smc_soft_register(adev,
  5072. SI_SMC_SOFT_REGISTER_crtc_index,
  5073. amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
  5074. return 0;
  5075. if (si_write_smc_soft_register(adev,
  5076. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  5077. amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5078. return 0;
  5079. if (si_write_smc_soft_register(adev,
  5080. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  5081. amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5082. return 0;
  5083. return 0;
  5084. }
  5085. static int si_set_mc_special_registers(struct amdgpu_device *adev,
  5086. struct si_mc_reg_table *table)
  5087. {
  5088. u8 i, j, k;
  5089. u32 temp_reg;
  5090. for (i = 0, j = table->last; i < table->last; i++) {
  5091. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5092. return -EINVAL;
  5093. switch (table->mc_reg_address[i].s1) {
  5094. case MC_SEQ_MISC1:
  5095. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  5096. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
  5097. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
  5098. for (k = 0; k < table->num_entries; k++)
  5099. table->mc_reg_table_entry[k].mc_data[j] =
  5100. ((temp_reg & 0xffff0000)) |
  5101. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  5102. j++;
  5103. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5104. return -EINVAL;
  5105. temp_reg = RREG32(MC_PMG_CMD_MRS);
  5106. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
  5107. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
  5108. for (k = 0; k < table->num_entries; k++) {
  5109. table->mc_reg_table_entry[k].mc_data[j] =
  5110. (temp_reg & 0xffff0000) |
  5111. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5112. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  5113. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  5114. }
  5115. j++;
  5116. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5117. return -EINVAL;
  5118. if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  5119. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
  5120. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
  5121. for (k = 0; k < table->num_entries; k++)
  5122. table->mc_reg_table_entry[k].mc_data[j] =
  5123. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  5124. j++;
  5125. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5126. return -EINVAL;
  5127. }
  5128. break;
  5129. case MC_SEQ_RESERVE_M:
  5130. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  5131. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
  5132. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
  5133. for(k = 0; k < table->num_entries; k++)
  5134. table->mc_reg_table_entry[k].mc_data[j] =
  5135. (temp_reg & 0xffff0000) |
  5136. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5137. j++;
  5138. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5139. return -EINVAL;
  5140. break;
  5141. default:
  5142. break;
  5143. }
  5144. }
  5145. table->last = j;
  5146. return 0;
  5147. }
  5148. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  5149. {
  5150. bool result = true;
  5151. switch (in_reg) {
  5152. case MC_SEQ_RAS_TIMING:
  5153. *out_reg = MC_SEQ_RAS_TIMING_LP;
  5154. break;
  5155. case MC_SEQ_CAS_TIMING:
  5156. *out_reg = MC_SEQ_CAS_TIMING_LP;
  5157. break;
  5158. case MC_SEQ_MISC_TIMING:
  5159. *out_reg = MC_SEQ_MISC_TIMING_LP;
  5160. break;
  5161. case MC_SEQ_MISC_TIMING2:
  5162. *out_reg = MC_SEQ_MISC_TIMING2_LP;
  5163. break;
  5164. case MC_SEQ_RD_CTL_D0:
  5165. *out_reg = MC_SEQ_RD_CTL_D0_LP;
  5166. break;
  5167. case MC_SEQ_RD_CTL_D1:
  5168. *out_reg = MC_SEQ_RD_CTL_D1_LP;
  5169. break;
  5170. case MC_SEQ_WR_CTL_D0:
  5171. *out_reg = MC_SEQ_WR_CTL_D0_LP;
  5172. break;
  5173. case MC_SEQ_WR_CTL_D1:
  5174. *out_reg = MC_SEQ_WR_CTL_D1_LP;
  5175. break;
  5176. case MC_PMG_CMD_EMRS:
  5177. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
  5178. break;
  5179. case MC_PMG_CMD_MRS:
  5180. *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
  5181. break;
  5182. case MC_PMG_CMD_MRS1:
  5183. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
  5184. break;
  5185. case MC_SEQ_PMG_TIMING:
  5186. *out_reg = MC_SEQ_PMG_TIMING_LP;
  5187. break;
  5188. case MC_PMG_CMD_MRS2:
  5189. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
  5190. break;
  5191. case MC_SEQ_WR_CTL_2:
  5192. *out_reg = MC_SEQ_WR_CTL_2_LP;
  5193. break;
  5194. default:
  5195. result = false;
  5196. break;
  5197. }
  5198. return result;
  5199. }
  5200. static void si_set_valid_flag(struct si_mc_reg_table *table)
  5201. {
  5202. u8 i, j;
  5203. for (i = 0; i < table->last; i++) {
  5204. for (j = 1; j < table->num_entries; j++) {
  5205. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  5206. table->valid_flag |= 1 << i;
  5207. break;
  5208. }
  5209. }
  5210. }
  5211. }
  5212. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  5213. {
  5214. u32 i;
  5215. u16 address;
  5216. for (i = 0; i < table->last; i++)
  5217. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  5218. address : table->mc_reg_address[i].s1;
  5219. }
  5220. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  5221. struct si_mc_reg_table *si_table)
  5222. {
  5223. u8 i, j;
  5224. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5225. return -EINVAL;
  5226. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  5227. return -EINVAL;
  5228. for (i = 0; i < table->last; i++)
  5229. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  5230. si_table->last = table->last;
  5231. for (i = 0; i < table->num_entries; i++) {
  5232. si_table->mc_reg_table_entry[i].mclk_max =
  5233. table->mc_reg_table_entry[i].mclk_max;
  5234. for (j = 0; j < table->last; j++) {
  5235. si_table->mc_reg_table_entry[i].mc_data[j] =
  5236. table->mc_reg_table_entry[i].mc_data[j];
  5237. }
  5238. }
  5239. si_table->num_entries = table->num_entries;
  5240. return 0;
  5241. }
  5242. static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
  5243. {
  5244. struct si_power_info *si_pi = si_get_pi(adev);
  5245. struct atom_mc_reg_table *table;
  5246. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  5247. u8 module_index = rv770_get_memory_module_index(adev);
  5248. int ret;
  5249. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  5250. if (!table)
  5251. return -ENOMEM;
  5252. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  5253. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  5254. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  5255. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  5256. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  5257. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  5258. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  5259. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  5260. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  5261. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  5262. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  5263. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  5264. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  5265. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  5266. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  5267. if (ret)
  5268. goto init_mc_done;
  5269. ret = si_copy_vbios_mc_reg_table(table, si_table);
  5270. if (ret)
  5271. goto init_mc_done;
  5272. si_set_s0_mc_reg_index(si_table);
  5273. ret = si_set_mc_special_registers(adev, si_table);
  5274. if (ret)
  5275. goto init_mc_done;
  5276. si_set_valid_flag(si_table);
  5277. init_mc_done:
  5278. kfree(table);
  5279. return ret;
  5280. }
  5281. static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
  5282. SMC_SIslands_MCRegisters *mc_reg_table)
  5283. {
  5284. struct si_power_info *si_pi = si_get_pi(adev);
  5285. u32 i, j;
  5286. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  5287. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  5288. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5289. break;
  5290. mc_reg_table->address[i].s0 =
  5291. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  5292. mc_reg_table->address[i].s1 =
  5293. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  5294. i++;
  5295. }
  5296. }
  5297. mc_reg_table->last = (u8)i;
  5298. }
  5299. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  5300. SMC_SIslands_MCRegisterSet *data,
  5301. u32 num_entries, u32 valid_flag)
  5302. {
  5303. u32 i, j;
  5304. for(i = 0, j = 0; j < num_entries; j++) {
  5305. if (valid_flag & (1 << j)) {
  5306. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  5307. i++;
  5308. }
  5309. }
  5310. }
  5311. static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  5312. struct rv7xx_pl *pl,
  5313. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  5314. {
  5315. struct si_power_info *si_pi = si_get_pi(adev);
  5316. u32 i = 0;
  5317. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  5318. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  5319. break;
  5320. }
  5321. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  5322. --i;
  5323. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  5324. mc_reg_table_data, si_pi->mc_reg_table.last,
  5325. si_pi->mc_reg_table.valid_flag);
  5326. }
  5327. static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  5328. struct amdgpu_ps *amdgpu_state,
  5329. SMC_SIslands_MCRegisters *mc_reg_table)
  5330. {
  5331. struct si_ps *state = si_get_ps(amdgpu_state);
  5332. int i;
  5333. for (i = 0; i < state->performance_level_count; i++) {
  5334. si_convert_mc_reg_table_entry_to_smc(adev,
  5335. &state->performance_levels[i],
  5336. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  5337. }
  5338. }
  5339. static int si_populate_mc_reg_table(struct amdgpu_device *adev,
  5340. struct amdgpu_ps *amdgpu_boot_state)
  5341. {
  5342. struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
  5343. struct si_power_info *si_pi = si_get_pi(adev);
  5344. struct si_ulv_param *ulv = &si_pi->ulv;
  5345. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5346. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5347. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  5348. si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
  5349. si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
  5350. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  5351. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5352. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  5353. si_pi->mc_reg_table.last,
  5354. si_pi->mc_reg_table.valid_flag);
  5355. if (ulv->supported && ulv->pl.vddc != 0)
  5356. si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
  5357. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  5358. else
  5359. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5360. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  5361. si_pi->mc_reg_table.last,
  5362. si_pi->mc_reg_table.valid_flag);
  5363. si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
  5364. return si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
  5365. (u8 *)smc_mc_reg_table,
  5366. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  5367. }
  5368. static int si_upload_mc_reg_table(struct amdgpu_device *adev,
  5369. struct amdgpu_ps *amdgpu_new_state)
  5370. {
  5371. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5372. struct si_power_info *si_pi = si_get_pi(adev);
  5373. u32 address = si_pi->mc_reg_table_start +
  5374. offsetof(SMC_SIslands_MCRegisters,
  5375. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  5376. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5377. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5378. si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
  5379. return si_copy_bytes_to_smc(adev, address,
  5380. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  5381. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  5382. si_pi->sram_end);
  5383. }
  5384. static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
  5385. {
  5386. if (enable)
  5387. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  5388. else
  5389. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  5390. }
  5391. static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
  5392. struct amdgpu_ps *amdgpu_state)
  5393. {
  5394. struct si_ps *state = si_get_ps(amdgpu_state);
  5395. int i;
  5396. u16 pcie_speed, max_speed = 0;
  5397. for (i = 0; i < state->performance_level_count; i++) {
  5398. pcie_speed = state->performance_levels[i].pcie_gen;
  5399. if (max_speed < pcie_speed)
  5400. max_speed = pcie_speed;
  5401. }
  5402. return max_speed;
  5403. }
  5404. static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
  5405. {
  5406. u32 speed_cntl;
  5407. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  5408. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  5409. return (u16)speed_cntl;
  5410. }
  5411. static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  5412. struct amdgpu_ps *amdgpu_new_state,
  5413. struct amdgpu_ps *amdgpu_current_state)
  5414. {
  5415. struct si_power_info *si_pi = si_get_pi(adev);
  5416. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5417. enum amdgpu_pcie_gen current_link_speed;
  5418. if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  5419. current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
  5420. else
  5421. current_link_speed = si_pi->force_pcie_gen;
  5422. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  5423. si_pi->pspp_notify_required = false;
  5424. if (target_link_speed > current_link_speed) {
  5425. switch (target_link_speed) {
  5426. #if defined(CONFIG_ACPI)
  5427. case AMDGPU_PCIE_GEN3:
  5428. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  5429. break;
  5430. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  5431. if (current_link_speed == AMDGPU_PCIE_GEN2)
  5432. break;
  5433. case AMDGPU_PCIE_GEN2:
  5434. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  5435. break;
  5436. #endif
  5437. default:
  5438. si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
  5439. break;
  5440. }
  5441. } else {
  5442. if (target_link_speed < current_link_speed)
  5443. si_pi->pspp_notify_required = true;
  5444. }
  5445. }
  5446. static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  5447. struct amdgpu_ps *amdgpu_new_state,
  5448. struct amdgpu_ps *amdgpu_current_state)
  5449. {
  5450. struct si_power_info *si_pi = si_get_pi(adev);
  5451. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5452. u8 request;
  5453. if (si_pi->pspp_notify_required) {
  5454. if (target_link_speed == AMDGPU_PCIE_GEN3)
  5455. request = PCIE_PERF_REQ_PECI_GEN3;
  5456. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  5457. request = PCIE_PERF_REQ_PECI_GEN2;
  5458. else
  5459. request = PCIE_PERF_REQ_PECI_GEN1;
  5460. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5461. (si_get_current_pcie_speed(adev) > 0))
  5462. return;
  5463. #if defined(CONFIG_ACPI)
  5464. amdgpu_acpi_pcie_performance_request(adev, request, false);
  5465. #endif
  5466. }
  5467. }
  5468. #if 0
  5469. static int si_ds_request(struct amdgpu_device *adev,
  5470. bool ds_status_on, u32 count_write)
  5471. {
  5472. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5473. if (eg_pi->sclk_deep_sleep) {
  5474. if (ds_status_on)
  5475. return (si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5476. PPSMC_Result_OK) ?
  5477. 0 : -EINVAL;
  5478. else
  5479. return (si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5480. PPSMC_Result_OK) ? 0 : -EINVAL;
  5481. }
  5482. return 0;
  5483. }
  5484. #endif
  5485. static void si_set_max_cu_value(struct amdgpu_device *adev)
  5486. {
  5487. struct si_power_info *si_pi = si_get_pi(adev);
  5488. if (adev->asic_type == CHIP_VERDE) {
  5489. switch (adev->pdev->device) {
  5490. case 0x6820:
  5491. case 0x6825:
  5492. case 0x6821:
  5493. case 0x6823:
  5494. case 0x6827:
  5495. si_pi->max_cu = 10;
  5496. break;
  5497. case 0x682D:
  5498. case 0x6824:
  5499. case 0x682F:
  5500. case 0x6826:
  5501. si_pi->max_cu = 8;
  5502. break;
  5503. case 0x6828:
  5504. case 0x6830:
  5505. case 0x6831:
  5506. case 0x6838:
  5507. case 0x6839:
  5508. case 0x683D:
  5509. si_pi->max_cu = 10;
  5510. break;
  5511. case 0x683B:
  5512. case 0x683F:
  5513. case 0x6829:
  5514. si_pi->max_cu = 8;
  5515. break;
  5516. default:
  5517. si_pi->max_cu = 0;
  5518. break;
  5519. }
  5520. } else {
  5521. si_pi->max_cu = 0;
  5522. }
  5523. }
  5524. static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
  5525. struct amdgpu_clock_voltage_dependency_table *table)
  5526. {
  5527. u32 i;
  5528. int j;
  5529. u16 leakage_voltage;
  5530. if (table) {
  5531. for (i = 0; i < table->count; i++) {
  5532. switch (si_get_leakage_voltage_from_leakage_index(adev,
  5533. table->entries[i].v,
  5534. &leakage_voltage)) {
  5535. case 0:
  5536. table->entries[i].v = leakage_voltage;
  5537. break;
  5538. case -EAGAIN:
  5539. return -EINVAL;
  5540. case -EINVAL:
  5541. default:
  5542. break;
  5543. }
  5544. }
  5545. for (j = (table->count - 2); j >= 0; j--) {
  5546. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5547. table->entries[j].v : table->entries[j + 1].v;
  5548. }
  5549. }
  5550. return 0;
  5551. }
  5552. static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
  5553. {
  5554. int ret = 0;
  5555. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5556. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5557. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5558. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5559. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5560. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5561. return ret;
  5562. }
  5563. static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
  5564. struct amdgpu_ps *amdgpu_new_state,
  5565. struct amdgpu_ps *amdgpu_current_state)
  5566. {
  5567. u32 lane_width;
  5568. u32 new_lane_width =
  5569. (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5570. u32 current_lane_width =
  5571. (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
  5572. if (new_lane_width != current_lane_width) {
  5573. amdgpu_set_pcie_lanes(adev, new_lane_width);
  5574. lane_width = amdgpu_get_pcie_lanes(adev);
  5575. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5576. }
  5577. }
  5578. static void si_dpm_setup_asic(struct amdgpu_device *adev)
  5579. {
  5580. si_read_clock_registers(adev);
  5581. si_enable_acpi_power_management(adev);
  5582. }
  5583. static int si_thermal_enable_alert(struct amdgpu_device *adev,
  5584. bool enable)
  5585. {
  5586. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5587. if (enable) {
  5588. PPSMC_Result result;
  5589. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5590. WREG32(CG_THERMAL_INT, thermal_int);
  5591. result = si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  5592. if (result != PPSMC_Result_OK) {
  5593. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5594. return -EINVAL;
  5595. }
  5596. } else {
  5597. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5598. WREG32(CG_THERMAL_INT, thermal_int);
  5599. }
  5600. return 0;
  5601. }
  5602. static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
  5603. int min_temp, int max_temp)
  5604. {
  5605. int low_temp = 0 * 1000;
  5606. int high_temp = 255 * 1000;
  5607. if (low_temp < min_temp)
  5608. low_temp = min_temp;
  5609. if (high_temp > max_temp)
  5610. high_temp = max_temp;
  5611. if (high_temp < low_temp) {
  5612. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5613. return -EINVAL;
  5614. }
  5615. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5616. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5617. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5618. adev->pm.dpm.thermal.min_temp = low_temp;
  5619. adev->pm.dpm.thermal.max_temp = high_temp;
  5620. return 0;
  5621. }
  5622. static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  5623. {
  5624. struct si_power_info *si_pi = si_get_pi(adev);
  5625. u32 tmp;
  5626. if (si_pi->fan_ctrl_is_in_default_mode) {
  5627. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5628. si_pi->fan_ctrl_default_mode = tmp;
  5629. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5630. si_pi->t_min = tmp;
  5631. si_pi->fan_ctrl_is_in_default_mode = false;
  5632. }
  5633. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5634. tmp |= TMIN(0);
  5635. WREG32(CG_FDO_CTRL2, tmp);
  5636. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5637. tmp |= FDO_PWM_MODE(mode);
  5638. WREG32(CG_FDO_CTRL2, tmp);
  5639. }
  5640. static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
  5641. {
  5642. struct si_power_info *si_pi = si_get_pi(adev);
  5643. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5644. u32 duty100;
  5645. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5646. u16 fdo_min, slope1, slope2;
  5647. u32 reference_clock, tmp;
  5648. int ret;
  5649. u64 tmp64;
  5650. if (!si_pi->fan_table_start) {
  5651. adev->pm.dpm.fan.ucode_fan_control = false;
  5652. return 0;
  5653. }
  5654. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5655. if (duty100 == 0) {
  5656. adev->pm.dpm.fan.ucode_fan_control = false;
  5657. return 0;
  5658. }
  5659. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  5660. do_div(tmp64, 10000);
  5661. fdo_min = (u16)tmp64;
  5662. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  5663. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  5664. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  5665. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  5666. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5667. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5668. fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  5669. fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  5670. fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  5671. fan_table.slope1 = cpu_to_be16(slope1);
  5672. fan_table.slope2 = cpu_to_be16(slope2);
  5673. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5674. fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  5675. fan_table.hys_up = cpu_to_be16(1);
  5676. fan_table.hys_slope = cpu_to_be16(1);
  5677. fan_table.temp_resp_lim = cpu_to_be16(5);
  5678. reference_clock = amdgpu_asic_get_xclk(adev);
  5679. fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  5680. reference_clock) / 1600);
  5681. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5682. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5683. fan_table.temp_src = (uint8_t)tmp;
  5684. ret = si_copy_bytes_to_smc(adev,
  5685. si_pi->fan_table_start,
  5686. (u8 *)(&fan_table),
  5687. sizeof(fan_table),
  5688. si_pi->sram_end);
  5689. if (ret) {
  5690. DRM_ERROR("Failed to load fan table to the SMC.");
  5691. adev->pm.dpm.fan.ucode_fan_control = false;
  5692. }
  5693. return 0;
  5694. }
  5695. static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  5696. {
  5697. struct si_power_info *si_pi = si_get_pi(adev);
  5698. PPSMC_Result ret;
  5699. ret = si_send_msg_to_smc(adev, PPSMC_StartFanControl);
  5700. if (ret == PPSMC_Result_OK) {
  5701. si_pi->fan_is_controlled_by_smc = true;
  5702. return 0;
  5703. } else {
  5704. return -EINVAL;
  5705. }
  5706. }
  5707. static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  5708. {
  5709. struct si_power_info *si_pi = si_get_pi(adev);
  5710. PPSMC_Result ret;
  5711. ret = si_send_msg_to_smc(adev, PPSMC_StopFanControl);
  5712. if (ret == PPSMC_Result_OK) {
  5713. si_pi->fan_is_controlled_by_smc = false;
  5714. return 0;
  5715. } else {
  5716. return -EINVAL;
  5717. }
  5718. }
  5719. static int si_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
  5720. u32 *speed)
  5721. {
  5722. u32 duty, duty100;
  5723. u64 tmp64;
  5724. if (adev->pm.no_fan)
  5725. return -ENOENT;
  5726. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5727. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5728. if (duty100 == 0)
  5729. return -EINVAL;
  5730. tmp64 = (u64)duty * 100;
  5731. do_div(tmp64, duty100);
  5732. *speed = (u32)tmp64;
  5733. if (*speed > 100)
  5734. *speed = 100;
  5735. return 0;
  5736. }
  5737. static int si_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
  5738. u32 speed)
  5739. {
  5740. struct si_power_info *si_pi = si_get_pi(adev);
  5741. u32 tmp;
  5742. u32 duty, duty100;
  5743. u64 tmp64;
  5744. if (adev->pm.no_fan)
  5745. return -ENOENT;
  5746. if (si_pi->fan_is_controlled_by_smc)
  5747. return -EINVAL;
  5748. if (speed > 100)
  5749. return -EINVAL;
  5750. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5751. if (duty100 == 0)
  5752. return -EINVAL;
  5753. tmp64 = (u64)speed * duty100;
  5754. do_div(tmp64, 100);
  5755. duty = (u32)tmp64;
  5756. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5757. tmp |= FDO_STATIC_DUTY(duty);
  5758. WREG32(CG_FDO_CTRL0, tmp);
  5759. return 0;
  5760. }
  5761. static void si_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
  5762. {
  5763. if (mode) {
  5764. /* stop auto-manage */
  5765. if (adev->pm.dpm.fan.ucode_fan_control)
  5766. si_fan_ctrl_stop_smc_fan_control(adev);
  5767. si_fan_ctrl_set_static_mode(adev, mode);
  5768. } else {
  5769. /* restart auto-manage */
  5770. if (adev->pm.dpm.fan.ucode_fan_control)
  5771. si_thermal_start_smc_fan_control(adev);
  5772. else
  5773. si_fan_ctrl_set_default_mode(adev);
  5774. }
  5775. }
  5776. static u32 si_dpm_get_fan_control_mode(struct amdgpu_device *adev)
  5777. {
  5778. struct si_power_info *si_pi = si_get_pi(adev);
  5779. u32 tmp;
  5780. if (si_pi->fan_is_controlled_by_smc)
  5781. return 0;
  5782. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5783. return (tmp >> FDO_PWM_MODE_SHIFT);
  5784. }
  5785. #if 0
  5786. static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  5787. u32 *speed)
  5788. {
  5789. u32 tach_period;
  5790. u32 xclk = amdgpu_asic_get_xclk(adev);
  5791. if (adev->pm.no_fan)
  5792. return -ENOENT;
  5793. if (adev->pm.fan_pulses_per_revolution == 0)
  5794. return -ENOENT;
  5795. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5796. if (tach_period == 0)
  5797. return -ENOENT;
  5798. *speed = 60 * xclk * 10000 / tach_period;
  5799. return 0;
  5800. }
  5801. static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  5802. u32 speed)
  5803. {
  5804. u32 tach_period, tmp;
  5805. u32 xclk = amdgpu_asic_get_xclk(adev);
  5806. if (adev->pm.no_fan)
  5807. return -ENOENT;
  5808. if (adev->pm.fan_pulses_per_revolution == 0)
  5809. return -ENOENT;
  5810. if ((speed < adev->pm.fan_min_rpm) ||
  5811. (speed > adev->pm.fan_max_rpm))
  5812. return -EINVAL;
  5813. if (adev->pm.dpm.fan.ucode_fan_control)
  5814. si_fan_ctrl_stop_smc_fan_control(adev);
  5815. tach_period = 60 * xclk * 10000 / (8 * speed);
  5816. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5817. tmp |= TARGET_PERIOD(tach_period);
  5818. WREG32(CG_TACH_CTRL, tmp);
  5819. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  5820. return 0;
  5821. }
  5822. #endif
  5823. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  5824. {
  5825. struct si_power_info *si_pi = si_get_pi(adev);
  5826. u32 tmp;
  5827. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5828. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5829. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5830. WREG32(CG_FDO_CTRL2, tmp);
  5831. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5832. tmp |= TMIN(si_pi->t_min);
  5833. WREG32(CG_FDO_CTRL2, tmp);
  5834. si_pi->fan_ctrl_is_in_default_mode = true;
  5835. }
  5836. }
  5837. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  5838. {
  5839. if (adev->pm.dpm.fan.ucode_fan_control) {
  5840. si_fan_ctrl_start_smc_fan_control(adev);
  5841. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  5842. }
  5843. }
  5844. static void si_thermal_initialize(struct amdgpu_device *adev)
  5845. {
  5846. u32 tmp;
  5847. if (adev->pm.fan_pulses_per_revolution) {
  5848. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5849. tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
  5850. WREG32(CG_TACH_CTRL, tmp);
  5851. }
  5852. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5853. tmp |= TACH_PWM_RESP_RATE(0x28);
  5854. WREG32(CG_FDO_CTRL2, tmp);
  5855. }
  5856. static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
  5857. {
  5858. int ret;
  5859. si_thermal_initialize(adev);
  5860. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5861. if (ret)
  5862. return ret;
  5863. ret = si_thermal_enable_alert(adev, true);
  5864. if (ret)
  5865. return ret;
  5866. if (adev->pm.dpm.fan.ucode_fan_control) {
  5867. ret = si_halt_smc(adev);
  5868. if (ret)
  5869. return ret;
  5870. ret = si_thermal_setup_fan_table(adev);
  5871. if (ret)
  5872. return ret;
  5873. ret = si_resume_smc(adev);
  5874. if (ret)
  5875. return ret;
  5876. si_thermal_start_smc_fan_control(adev);
  5877. }
  5878. return 0;
  5879. }
  5880. static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  5881. {
  5882. if (!adev->pm.no_fan) {
  5883. si_fan_ctrl_set_default_mode(adev);
  5884. si_fan_ctrl_stop_smc_fan_control(adev);
  5885. }
  5886. }
  5887. static int si_dpm_enable(struct amdgpu_device *adev)
  5888. {
  5889. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5890. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5891. struct si_power_info *si_pi = si_get_pi(adev);
  5892. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5893. int ret;
  5894. if (si_is_smc_running(adev))
  5895. return -EINVAL;
  5896. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5897. si_enable_voltage_control(adev, true);
  5898. if (pi->mvdd_control)
  5899. si_get_mvdd_configuration(adev);
  5900. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5901. ret = si_construct_voltage_tables(adev);
  5902. if (ret) {
  5903. DRM_ERROR("si_construct_voltage_tables failed\n");
  5904. return ret;
  5905. }
  5906. }
  5907. if (eg_pi->dynamic_ac_timing) {
  5908. ret = si_initialize_mc_reg_table(adev);
  5909. if (ret)
  5910. eg_pi->dynamic_ac_timing = false;
  5911. }
  5912. if (pi->dynamic_ss)
  5913. si_enable_spread_spectrum(adev, true);
  5914. if (pi->thermal_protection)
  5915. si_enable_thermal_protection(adev, true);
  5916. si_setup_bsp(adev);
  5917. si_program_git(adev);
  5918. si_program_tp(adev);
  5919. si_program_tpp(adev);
  5920. si_program_sstp(adev);
  5921. si_enable_display_gap(adev);
  5922. si_program_vc(adev);
  5923. ret = si_upload_firmware(adev);
  5924. if (ret) {
  5925. DRM_ERROR("si_upload_firmware failed\n");
  5926. return ret;
  5927. }
  5928. ret = si_process_firmware_header(adev);
  5929. if (ret) {
  5930. DRM_ERROR("si_process_firmware_header failed\n");
  5931. return ret;
  5932. }
  5933. ret = si_initial_switch_from_arb_f0_to_f1(adev);
  5934. if (ret) {
  5935. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5936. return ret;
  5937. }
  5938. ret = si_init_smc_table(adev);
  5939. if (ret) {
  5940. DRM_ERROR("si_init_smc_table failed\n");
  5941. return ret;
  5942. }
  5943. ret = si_init_smc_spll_table(adev);
  5944. if (ret) {
  5945. DRM_ERROR("si_init_smc_spll_table failed\n");
  5946. return ret;
  5947. }
  5948. ret = si_init_arb_table_index(adev);
  5949. if (ret) {
  5950. DRM_ERROR("si_init_arb_table_index failed\n");
  5951. return ret;
  5952. }
  5953. if (eg_pi->dynamic_ac_timing) {
  5954. ret = si_populate_mc_reg_table(adev, boot_ps);
  5955. if (ret) {
  5956. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5957. return ret;
  5958. }
  5959. }
  5960. ret = si_initialize_smc_cac_tables(adev);
  5961. if (ret) {
  5962. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5963. return ret;
  5964. }
  5965. ret = si_initialize_hardware_cac_manager(adev);
  5966. if (ret) {
  5967. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5968. return ret;
  5969. }
  5970. ret = si_initialize_smc_dte_tables(adev);
  5971. if (ret) {
  5972. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5973. return ret;
  5974. }
  5975. ret = si_populate_smc_tdp_limits(adev, boot_ps);
  5976. if (ret) {
  5977. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5978. return ret;
  5979. }
  5980. ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
  5981. if (ret) {
  5982. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5983. return ret;
  5984. }
  5985. si_program_response_times(adev);
  5986. si_program_ds_registers(adev);
  5987. si_dpm_start_smc(adev);
  5988. ret = si_notify_smc_display_change(adev, false);
  5989. if (ret) {
  5990. DRM_ERROR("si_notify_smc_display_change failed\n");
  5991. return ret;
  5992. }
  5993. si_enable_sclk_control(adev, true);
  5994. si_start_dpm(adev);
  5995. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5996. si_thermal_start_thermal_controller(adev);
  5997. ni_update_current_ps(adev, boot_ps);
  5998. return 0;
  5999. }
  6000. static int si_set_temperature_range(struct amdgpu_device *adev)
  6001. {
  6002. int ret;
  6003. ret = si_thermal_enable_alert(adev, false);
  6004. if (ret)
  6005. return ret;
  6006. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  6007. if (ret)
  6008. return ret;
  6009. ret = si_thermal_enable_alert(adev, true);
  6010. if (ret)
  6011. return ret;
  6012. return ret;
  6013. }
  6014. static void si_dpm_disable(struct amdgpu_device *adev)
  6015. {
  6016. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6017. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  6018. if (!si_is_smc_running(adev))
  6019. return;
  6020. si_thermal_stop_thermal_controller(adev);
  6021. si_disable_ulv(adev);
  6022. si_clear_vc(adev);
  6023. if (pi->thermal_protection)
  6024. si_enable_thermal_protection(adev, false);
  6025. si_enable_power_containment(adev, boot_ps, false);
  6026. si_enable_smc_cac(adev, boot_ps, false);
  6027. si_enable_spread_spectrum(adev, false);
  6028. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  6029. si_stop_dpm(adev);
  6030. si_reset_to_default(adev);
  6031. si_dpm_stop_smc(adev);
  6032. si_force_switch_to_arb_f0(adev);
  6033. ni_update_current_ps(adev, boot_ps);
  6034. }
  6035. static int si_dpm_pre_set_power_state(struct amdgpu_device *adev)
  6036. {
  6037. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6038. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  6039. struct amdgpu_ps *new_ps = &requested_ps;
  6040. ni_update_requested_ps(adev, new_ps);
  6041. si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
  6042. return 0;
  6043. }
  6044. static int si_power_control_set_level(struct amdgpu_device *adev)
  6045. {
  6046. struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
  6047. int ret;
  6048. ret = si_restrict_performance_levels_before_switch(adev);
  6049. if (ret)
  6050. return ret;
  6051. ret = si_halt_smc(adev);
  6052. if (ret)
  6053. return ret;
  6054. ret = si_populate_smc_tdp_limits(adev, new_ps);
  6055. if (ret)
  6056. return ret;
  6057. ret = si_populate_smc_tdp_limits_2(adev, new_ps);
  6058. if (ret)
  6059. return ret;
  6060. ret = si_resume_smc(adev);
  6061. if (ret)
  6062. return ret;
  6063. ret = si_set_sw_state(adev);
  6064. if (ret)
  6065. return ret;
  6066. return 0;
  6067. }
  6068. static int si_dpm_set_power_state(struct amdgpu_device *adev)
  6069. {
  6070. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6071. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6072. struct amdgpu_ps *old_ps = &eg_pi->current_rps;
  6073. int ret;
  6074. ret = si_disable_ulv(adev);
  6075. if (ret) {
  6076. DRM_ERROR("si_disable_ulv failed\n");
  6077. return ret;
  6078. }
  6079. ret = si_restrict_performance_levels_before_switch(adev);
  6080. if (ret) {
  6081. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  6082. return ret;
  6083. }
  6084. if (eg_pi->pcie_performance_request)
  6085. si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  6086. ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
  6087. ret = si_enable_power_containment(adev, new_ps, false);
  6088. if (ret) {
  6089. DRM_ERROR("si_enable_power_containment failed\n");
  6090. return ret;
  6091. }
  6092. ret = si_enable_smc_cac(adev, new_ps, false);
  6093. if (ret) {
  6094. DRM_ERROR("si_enable_smc_cac failed\n");
  6095. return ret;
  6096. }
  6097. ret = si_halt_smc(adev);
  6098. if (ret) {
  6099. DRM_ERROR("si_halt_smc failed\n");
  6100. return ret;
  6101. }
  6102. ret = si_upload_sw_state(adev, new_ps);
  6103. if (ret) {
  6104. DRM_ERROR("si_upload_sw_state failed\n");
  6105. return ret;
  6106. }
  6107. ret = si_upload_smc_data(adev);
  6108. if (ret) {
  6109. DRM_ERROR("si_upload_smc_data failed\n");
  6110. return ret;
  6111. }
  6112. ret = si_upload_ulv_state(adev);
  6113. if (ret) {
  6114. DRM_ERROR("si_upload_ulv_state failed\n");
  6115. return ret;
  6116. }
  6117. if (eg_pi->dynamic_ac_timing) {
  6118. ret = si_upload_mc_reg_table(adev, new_ps);
  6119. if (ret) {
  6120. DRM_ERROR("si_upload_mc_reg_table failed\n");
  6121. return ret;
  6122. }
  6123. }
  6124. ret = si_program_memory_timing_parameters(adev, new_ps);
  6125. if (ret) {
  6126. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  6127. return ret;
  6128. }
  6129. si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
  6130. ret = si_resume_smc(adev);
  6131. if (ret) {
  6132. DRM_ERROR("si_resume_smc failed\n");
  6133. return ret;
  6134. }
  6135. ret = si_set_sw_state(adev);
  6136. if (ret) {
  6137. DRM_ERROR("si_set_sw_state failed\n");
  6138. return ret;
  6139. }
  6140. ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
  6141. if (eg_pi->pcie_performance_request)
  6142. si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  6143. ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
  6144. if (ret) {
  6145. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  6146. return ret;
  6147. }
  6148. ret = si_enable_smc_cac(adev, new_ps, true);
  6149. if (ret) {
  6150. DRM_ERROR("si_enable_smc_cac failed\n");
  6151. return ret;
  6152. }
  6153. ret = si_enable_power_containment(adev, new_ps, true);
  6154. if (ret) {
  6155. DRM_ERROR("si_enable_power_containment failed\n");
  6156. return ret;
  6157. }
  6158. ret = si_power_control_set_level(adev);
  6159. if (ret) {
  6160. DRM_ERROR("si_power_control_set_level failed\n");
  6161. return ret;
  6162. }
  6163. return 0;
  6164. }
  6165. static void si_dpm_post_set_power_state(struct amdgpu_device *adev)
  6166. {
  6167. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6168. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6169. ni_update_current_ps(adev, new_ps);
  6170. }
  6171. #if 0
  6172. void si_dpm_reset_asic(struct amdgpu_device *adev)
  6173. {
  6174. si_restrict_performance_levels_before_switch(adev);
  6175. si_disable_ulv(adev);
  6176. si_set_boot_state(adev);
  6177. }
  6178. #endif
  6179. static void si_dpm_display_configuration_changed(struct amdgpu_device *adev)
  6180. {
  6181. si_program_display_gap(adev);
  6182. }
  6183. static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  6184. struct amdgpu_ps *rps,
  6185. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  6186. u8 table_rev)
  6187. {
  6188. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  6189. rps->class = le16_to_cpu(non_clock_info->usClassification);
  6190. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  6191. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  6192. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  6193. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  6194. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  6195. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  6196. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  6197. } else {
  6198. rps->vclk = 0;
  6199. rps->dclk = 0;
  6200. }
  6201. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  6202. adev->pm.dpm.boot_ps = rps;
  6203. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  6204. adev->pm.dpm.uvd_ps = rps;
  6205. }
  6206. static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
  6207. struct amdgpu_ps *rps, int index,
  6208. union pplib_clock_info *clock_info)
  6209. {
  6210. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6211. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6212. struct si_power_info *si_pi = si_get_pi(adev);
  6213. struct si_ps *ps = si_get_ps(rps);
  6214. u16 leakage_voltage;
  6215. struct rv7xx_pl *pl = &ps->performance_levels[index];
  6216. int ret;
  6217. ps->performance_level_count = index + 1;
  6218. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6219. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  6220. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6221. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6222. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  6223. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  6224. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  6225. pl->pcie_gen = r600_get_pcie_gen_support(adev,
  6226. si_pi->sys_pcie_mask,
  6227. si_pi->boot_pcie_gen,
  6228. clock_info->si.ucPCIEGen);
  6229. /* patch up vddc if necessary */
  6230. ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
  6231. &leakage_voltage);
  6232. if (ret == 0)
  6233. pl->vddc = leakage_voltage;
  6234. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  6235. pi->acpi_vddc = pl->vddc;
  6236. eg_pi->acpi_vddci = pl->vddci;
  6237. si_pi->acpi_pcie_gen = pl->pcie_gen;
  6238. }
  6239. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  6240. index == 0) {
  6241. /* XXX disable for A0 tahiti */
  6242. si_pi->ulv.supported = false;
  6243. si_pi->ulv.pl = *pl;
  6244. si_pi->ulv.one_pcie_lane_in_ulv = false;
  6245. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  6246. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  6247. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  6248. }
  6249. if (pi->min_vddc_in_table > pl->vddc)
  6250. pi->min_vddc_in_table = pl->vddc;
  6251. if (pi->max_vddc_in_table < pl->vddc)
  6252. pi->max_vddc_in_table = pl->vddc;
  6253. /* patch up boot state */
  6254. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  6255. u16 vddc, vddci, mvdd;
  6256. amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
  6257. pl->mclk = adev->clock.default_mclk;
  6258. pl->sclk = adev->clock.default_sclk;
  6259. pl->vddc = vddc;
  6260. pl->vddci = vddci;
  6261. si_pi->mvdd_bootup_value = mvdd;
  6262. }
  6263. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  6264. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  6265. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  6266. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  6267. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  6268. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  6269. }
  6270. }
  6271. union pplib_power_state {
  6272. struct _ATOM_PPLIB_STATE v1;
  6273. struct _ATOM_PPLIB_STATE_V2 v2;
  6274. };
  6275. static int si_parse_power_table(struct amdgpu_device *adev)
  6276. {
  6277. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  6278. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  6279. union pplib_power_state *power_state;
  6280. int i, j, k, non_clock_array_index, clock_array_index;
  6281. union pplib_clock_info *clock_info;
  6282. struct _StateArray *state_array;
  6283. struct _ClockInfoArray *clock_info_array;
  6284. struct _NonClockInfoArray *non_clock_info_array;
  6285. union power_info *power_info;
  6286. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  6287. u16 data_offset;
  6288. u8 frev, crev;
  6289. u8 *power_state_offset;
  6290. struct si_ps *ps;
  6291. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  6292. &frev, &crev, &data_offset))
  6293. return -EINVAL;
  6294. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  6295. amdgpu_add_thermal_controller(adev);
  6296. state_array = (struct _StateArray *)
  6297. (mode_info->atom_context->bios + data_offset +
  6298. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  6299. clock_info_array = (struct _ClockInfoArray *)
  6300. (mode_info->atom_context->bios + data_offset +
  6301. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  6302. non_clock_info_array = (struct _NonClockInfoArray *)
  6303. (mode_info->atom_context->bios + data_offset +
  6304. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  6305. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  6306. state_array->ucNumEntries, GFP_KERNEL);
  6307. if (!adev->pm.dpm.ps)
  6308. return -ENOMEM;
  6309. power_state_offset = (u8 *)state_array->states;
  6310. for (i = 0; i < state_array->ucNumEntries; i++) {
  6311. u8 *idx;
  6312. power_state = (union pplib_power_state *)power_state_offset;
  6313. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  6314. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  6315. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  6316. ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
  6317. if (ps == NULL) {
  6318. kfree(adev->pm.dpm.ps);
  6319. return -ENOMEM;
  6320. }
  6321. adev->pm.dpm.ps[i].ps_priv = ps;
  6322. si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  6323. non_clock_info,
  6324. non_clock_info_array->ucEntrySize);
  6325. k = 0;
  6326. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  6327. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  6328. clock_array_index = idx[j];
  6329. if (clock_array_index >= clock_info_array->ucNumEntries)
  6330. continue;
  6331. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  6332. break;
  6333. clock_info = (union pplib_clock_info *)
  6334. ((u8 *)&clock_info_array->clockInfo[0] +
  6335. (clock_array_index * clock_info_array->ucEntrySize));
  6336. si_parse_pplib_clock_info(adev,
  6337. &adev->pm.dpm.ps[i], k,
  6338. clock_info);
  6339. k++;
  6340. }
  6341. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  6342. }
  6343. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  6344. /* fill in the vce power states */
  6345. for (i = 0; i < AMDGPU_MAX_VCE_LEVELS; i++) {
  6346. u32 sclk, mclk;
  6347. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  6348. clock_info = (union pplib_clock_info *)
  6349. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  6350. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6351. sclk |= clock_info->si.ucEngineClockHigh << 16;
  6352. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6353. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6354. adev->pm.dpm.vce_states[i].sclk = sclk;
  6355. adev->pm.dpm.vce_states[i].mclk = mclk;
  6356. }
  6357. return 0;
  6358. }
  6359. static int si_dpm_init(struct amdgpu_device *adev)
  6360. {
  6361. struct rv7xx_power_info *pi;
  6362. struct evergreen_power_info *eg_pi;
  6363. struct ni_power_info *ni_pi;
  6364. struct si_power_info *si_pi;
  6365. struct atom_clock_dividers dividers;
  6366. int ret;
  6367. u32 mask;
  6368. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  6369. if (si_pi == NULL)
  6370. return -ENOMEM;
  6371. adev->pm.dpm.priv = si_pi;
  6372. ni_pi = &si_pi->ni;
  6373. eg_pi = &ni_pi->eg;
  6374. pi = &eg_pi->rv7xx;
  6375. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  6376. if (ret)
  6377. si_pi->sys_pcie_mask = 0;
  6378. else
  6379. si_pi->sys_pcie_mask = mask;
  6380. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  6381. si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
  6382. si_set_max_cu_value(adev);
  6383. rv770_get_max_vddc(adev);
  6384. si_get_leakage_vddc(adev);
  6385. si_patch_dependency_tables_based_on_leakage(adev);
  6386. pi->acpi_vddc = 0;
  6387. eg_pi->acpi_vddci = 0;
  6388. pi->min_vddc_in_table = 0;
  6389. pi->max_vddc_in_table = 0;
  6390. ret = amdgpu_get_platform_caps(adev);
  6391. if (ret)
  6392. return ret;
  6393. ret = amdgpu_parse_extended_power_table(adev);
  6394. if (ret)
  6395. return ret;
  6396. ret = si_parse_power_table(adev);
  6397. if (ret)
  6398. return ret;
  6399. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6400. kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
  6401. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6402. amdgpu_free_extended_power_table(adev);
  6403. return -ENOMEM;
  6404. }
  6405. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6406. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6407. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6408. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6409. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6410. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6411. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6412. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6413. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6414. if (adev->pm.dpm.voltage_response_time == 0)
  6415. adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6416. if (adev->pm.dpm.backbias_response_time == 0)
  6417. adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6418. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  6419. 0, false, &dividers);
  6420. if (ret)
  6421. pi->ref_div = dividers.ref_div + 1;
  6422. else
  6423. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6424. eg_pi->smu_uvd_hs = false;
  6425. pi->mclk_strobe_mode_threshold = 40000;
  6426. if (si_is_special_1gb_platform(adev))
  6427. pi->mclk_stutter_mode_threshold = 0;
  6428. else
  6429. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6430. pi->mclk_edc_enable_threshold = 40000;
  6431. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6432. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6433. pi->voltage_control =
  6434. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6435. VOLTAGE_OBJ_GPIO_LUT);
  6436. if (!pi->voltage_control) {
  6437. si_pi->voltage_control_svi2 =
  6438. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6439. VOLTAGE_OBJ_SVID2);
  6440. if (si_pi->voltage_control_svi2)
  6441. amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6442. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6443. }
  6444. pi->mvdd_control =
  6445. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6446. VOLTAGE_OBJ_GPIO_LUT);
  6447. eg_pi->vddci_control =
  6448. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6449. VOLTAGE_OBJ_GPIO_LUT);
  6450. if (!eg_pi->vddci_control)
  6451. si_pi->vddci_control_svi2 =
  6452. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6453. VOLTAGE_OBJ_SVID2);
  6454. si_pi->vddc_phase_shed_control =
  6455. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6456. VOLTAGE_OBJ_PHASE_LUT);
  6457. rv770_get_engine_memory_ss(adev);
  6458. pi->asi = RV770_ASI_DFLT;
  6459. pi->pasi = CYPRESS_HASI_DFLT;
  6460. pi->vrc = SISLANDS_VRC_DFLT;
  6461. pi->gfx_clock_gating = true;
  6462. eg_pi->sclk_deep_sleep = true;
  6463. si_pi->sclk_deep_sleep_above_low = false;
  6464. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6465. pi->thermal_protection = true;
  6466. else
  6467. pi->thermal_protection = false;
  6468. eg_pi->dynamic_ac_timing = true;
  6469. eg_pi->light_sleep = true;
  6470. #if defined(CONFIG_ACPI)
  6471. eg_pi->pcie_performance_request =
  6472. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  6473. #else
  6474. eg_pi->pcie_performance_request = false;
  6475. #endif
  6476. si_pi->sram_end = SMC_RAM_END;
  6477. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6478. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6479. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6480. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6481. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6482. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6483. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6484. si_initialize_powertune_defaults(adev);
  6485. /* make sure dc limits are valid */
  6486. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6487. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6488. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6489. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6490. si_pi->fan_ctrl_is_in_default_mode = true;
  6491. return 0;
  6492. }
  6493. static void si_dpm_fini(struct amdgpu_device *adev)
  6494. {
  6495. int i;
  6496. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  6497. kfree(adev->pm.dpm.ps[i].ps_priv);
  6498. }
  6499. kfree(adev->pm.dpm.ps);
  6500. kfree(adev->pm.dpm.priv);
  6501. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6502. amdgpu_free_extended_power_table(adev);
  6503. }
  6504. static void si_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  6505. struct seq_file *m)
  6506. {
  6507. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6508. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6509. struct si_ps *ps = si_get_ps(rps);
  6510. struct rv7xx_pl *pl;
  6511. u32 current_index =
  6512. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6513. CURRENT_STATE_INDEX_SHIFT;
  6514. if (current_index >= ps->performance_level_count) {
  6515. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6516. } else {
  6517. pl = &ps->performance_levels[current_index];
  6518. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6519. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6520. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6521. }
  6522. }
  6523. static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
  6524. struct amdgpu_irq_src *source,
  6525. unsigned type,
  6526. enum amdgpu_interrupt_state state)
  6527. {
  6528. u32 cg_thermal_int;
  6529. switch (type) {
  6530. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  6531. switch (state) {
  6532. case AMDGPU_IRQ_STATE_DISABLE:
  6533. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6534. cg_thermal_int |= THERM_INT_MASK_HIGH;
  6535. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6536. break;
  6537. case AMDGPU_IRQ_STATE_ENABLE:
  6538. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6539. cg_thermal_int &= ~THERM_INT_MASK_HIGH;
  6540. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6541. break;
  6542. default:
  6543. break;
  6544. }
  6545. break;
  6546. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  6547. switch (state) {
  6548. case AMDGPU_IRQ_STATE_DISABLE:
  6549. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6550. cg_thermal_int |= THERM_INT_MASK_LOW;
  6551. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6552. break;
  6553. case AMDGPU_IRQ_STATE_ENABLE:
  6554. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6555. cg_thermal_int &= ~THERM_INT_MASK_LOW;
  6556. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6557. break;
  6558. default:
  6559. break;
  6560. }
  6561. break;
  6562. default:
  6563. break;
  6564. }
  6565. return 0;
  6566. }
  6567. static int si_dpm_process_interrupt(struct amdgpu_device *adev,
  6568. struct amdgpu_irq_src *source,
  6569. struct amdgpu_iv_entry *entry)
  6570. {
  6571. bool queue_thermal = false;
  6572. if (entry == NULL)
  6573. return -EINVAL;
  6574. switch (entry->src_id) {
  6575. case 230: /* thermal low to high */
  6576. DRM_DEBUG("IH: thermal low to high\n");
  6577. adev->pm.dpm.thermal.high_to_low = false;
  6578. queue_thermal = true;
  6579. break;
  6580. case 231: /* thermal high to low */
  6581. DRM_DEBUG("IH: thermal high to low\n");
  6582. adev->pm.dpm.thermal.high_to_low = true;
  6583. queue_thermal = true;
  6584. break;
  6585. default:
  6586. break;
  6587. }
  6588. if (queue_thermal)
  6589. schedule_work(&adev->pm.dpm.thermal.work);
  6590. return 0;
  6591. }
  6592. static int si_dpm_late_init(void *handle)
  6593. {
  6594. int ret;
  6595. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6596. if (!amdgpu_dpm)
  6597. return 0;
  6598. /* init the sysfs and debugfs files late */
  6599. ret = amdgpu_pm_sysfs_init(adev);
  6600. if (ret)
  6601. return ret;
  6602. ret = si_set_temperature_range(adev);
  6603. if (ret)
  6604. return ret;
  6605. #if 0 //TODO ?
  6606. si_dpm_powergate_uvd(adev, true);
  6607. #endif
  6608. return 0;
  6609. }
  6610. /**
  6611. * si_dpm_init_microcode - load ucode images from disk
  6612. *
  6613. * @adev: amdgpu_device pointer
  6614. *
  6615. * Use the firmware interface to load the ucode images into
  6616. * the driver (not loaded into hw).
  6617. * Returns 0 on success, error on failure.
  6618. */
  6619. static int si_dpm_init_microcode(struct amdgpu_device *adev)
  6620. {
  6621. const char *chip_name;
  6622. char fw_name[30];
  6623. int err;
  6624. DRM_DEBUG("\n");
  6625. switch (adev->asic_type) {
  6626. case CHIP_TAHITI:
  6627. chip_name = "tahiti";
  6628. break;
  6629. case CHIP_PITCAIRN:
  6630. chip_name = "pitcairn";
  6631. break;
  6632. case CHIP_VERDE:
  6633. chip_name = "verde";
  6634. break;
  6635. case CHIP_OLAND:
  6636. chip_name = "oland";
  6637. break;
  6638. case CHIP_HAINAN:
  6639. chip_name = "hainan";
  6640. break;
  6641. default: BUG();
  6642. }
  6643. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  6644. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  6645. if (err)
  6646. goto out;
  6647. err = amdgpu_ucode_validate(adev->pm.fw);
  6648. out:
  6649. if (err) {
  6650. printk(KERN_ERR
  6651. "si_smc: Failed to load firmware. err = %d\"%s\"\n",
  6652. err, fw_name);
  6653. release_firmware(adev->pm.fw);
  6654. adev->pm.fw = NULL;
  6655. }
  6656. return err;
  6657. }
  6658. static int si_dpm_sw_init(void *handle)
  6659. {
  6660. int ret;
  6661. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6662. ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
  6663. if (ret)
  6664. return ret;
  6665. ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
  6666. if (ret)
  6667. return ret;
  6668. /* default to balanced state */
  6669. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  6670. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  6671. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  6672. adev->pm.default_sclk = adev->clock.default_sclk;
  6673. adev->pm.default_mclk = adev->clock.default_mclk;
  6674. adev->pm.current_sclk = adev->clock.default_sclk;
  6675. adev->pm.current_mclk = adev->clock.default_mclk;
  6676. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  6677. if (amdgpu_dpm == 0)
  6678. return 0;
  6679. ret = si_dpm_init_microcode(adev);
  6680. if (ret)
  6681. return ret;
  6682. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  6683. mutex_lock(&adev->pm.mutex);
  6684. ret = si_dpm_init(adev);
  6685. if (ret)
  6686. goto dpm_failed;
  6687. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6688. if (amdgpu_dpm == 1)
  6689. amdgpu_pm_print_power_states(adev);
  6690. mutex_unlock(&adev->pm.mutex);
  6691. DRM_INFO("amdgpu: dpm initialized\n");
  6692. return 0;
  6693. dpm_failed:
  6694. si_dpm_fini(adev);
  6695. mutex_unlock(&adev->pm.mutex);
  6696. DRM_ERROR("amdgpu: dpm initialization failed\n");
  6697. return ret;
  6698. }
  6699. static int si_dpm_sw_fini(void *handle)
  6700. {
  6701. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6702. mutex_lock(&adev->pm.mutex);
  6703. amdgpu_pm_sysfs_fini(adev);
  6704. si_dpm_fini(adev);
  6705. mutex_unlock(&adev->pm.mutex);
  6706. return 0;
  6707. }
  6708. static int si_dpm_hw_init(void *handle)
  6709. {
  6710. int ret;
  6711. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6712. if (!amdgpu_dpm)
  6713. return 0;
  6714. mutex_lock(&adev->pm.mutex);
  6715. si_dpm_setup_asic(adev);
  6716. ret = si_dpm_enable(adev);
  6717. if (ret)
  6718. adev->pm.dpm_enabled = false;
  6719. else
  6720. adev->pm.dpm_enabled = true;
  6721. mutex_unlock(&adev->pm.mutex);
  6722. return ret;
  6723. }
  6724. static int si_dpm_hw_fini(void *handle)
  6725. {
  6726. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6727. if (adev->pm.dpm_enabled) {
  6728. mutex_lock(&adev->pm.mutex);
  6729. si_dpm_disable(adev);
  6730. mutex_unlock(&adev->pm.mutex);
  6731. }
  6732. return 0;
  6733. }
  6734. static int si_dpm_suspend(void *handle)
  6735. {
  6736. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6737. if (adev->pm.dpm_enabled) {
  6738. mutex_lock(&adev->pm.mutex);
  6739. /* disable dpm */
  6740. si_dpm_disable(adev);
  6741. /* reset the power state */
  6742. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6743. mutex_unlock(&adev->pm.mutex);
  6744. }
  6745. return 0;
  6746. }
  6747. static int si_dpm_resume(void *handle)
  6748. {
  6749. int ret;
  6750. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6751. if (adev->pm.dpm_enabled) {
  6752. /* asic init will reset to the boot state */
  6753. mutex_lock(&adev->pm.mutex);
  6754. si_dpm_setup_asic(adev);
  6755. ret = si_dpm_enable(adev);
  6756. if (ret)
  6757. adev->pm.dpm_enabled = false;
  6758. else
  6759. adev->pm.dpm_enabled = true;
  6760. mutex_unlock(&adev->pm.mutex);
  6761. if (adev->pm.dpm_enabled)
  6762. amdgpu_pm_compute_clocks(adev);
  6763. }
  6764. return 0;
  6765. }
  6766. static bool si_dpm_is_idle(void *handle)
  6767. {
  6768. /* XXX */
  6769. return true;
  6770. }
  6771. static int si_dpm_wait_for_idle(void *handle)
  6772. {
  6773. /* XXX */
  6774. return 0;
  6775. }
  6776. static int si_dpm_soft_reset(void *handle)
  6777. {
  6778. return 0;
  6779. }
  6780. static int si_dpm_set_clockgating_state(void *handle,
  6781. enum amd_clockgating_state state)
  6782. {
  6783. return 0;
  6784. }
  6785. static int si_dpm_set_powergating_state(void *handle,
  6786. enum amd_powergating_state state)
  6787. {
  6788. return 0;
  6789. }
  6790. /* get temperature in millidegrees */
  6791. static int si_dpm_get_temp(struct amdgpu_device *adev)
  6792. {
  6793. u32 temp;
  6794. int actual_temp = 0;
  6795. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  6796. CTF_TEMP_SHIFT;
  6797. if (temp & 0x200)
  6798. actual_temp = 255;
  6799. else
  6800. actual_temp = temp & 0x1ff;
  6801. actual_temp = (actual_temp * 1000);
  6802. return actual_temp;
  6803. }
  6804. static u32 si_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  6805. {
  6806. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6807. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6808. if (low)
  6809. return requested_state->performance_levels[0].sclk;
  6810. else
  6811. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  6812. }
  6813. static u32 si_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  6814. {
  6815. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6816. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6817. if (low)
  6818. return requested_state->performance_levels[0].mclk;
  6819. else
  6820. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  6821. }
  6822. static void si_dpm_print_power_state(struct amdgpu_device *adev,
  6823. struct amdgpu_ps *rps)
  6824. {
  6825. struct si_ps *ps = si_get_ps(rps);
  6826. struct rv7xx_pl *pl;
  6827. int i;
  6828. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  6829. amdgpu_dpm_print_cap_info(rps->caps);
  6830. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6831. for (i = 0; i < ps->performance_level_count; i++) {
  6832. pl = &ps->performance_levels[i];
  6833. if (adev->asic_type >= CHIP_TAHITI)
  6834. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6835. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6836. else
  6837. printk("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  6838. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  6839. }
  6840. amdgpu_dpm_print_ps_status(adev, rps);
  6841. }
  6842. static int si_dpm_early_init(void *handle)
  6843. {
  6844. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6845. si_dpm_set_dpm_funcs(adev);
  6846. si_dpm_set_irq_funcs(adev);
  6847. return 0;
  6848. }
  6849. const struct amd_ip_funcs si_dpm_ip_funcs = {
  6850. .name = "si_dpm",
  6851. .early_init = si_dpm_early_init,
  6852. .late_init = si_dpm_late_init,
  6853. .sw_init = si_dpm_sw_init,
  6854. .sw_fini = si_dpm_sw_fini,
  6855. .hw_init = si_dpm_hw_init,
  6856. .hw_fini = si_dpm_hw_fini,
  6857. .suspend = si_dpm_suspend,
  6858. .resume = si_dpm_resume,
  6859. .is_idle = si_dpm_is_idle,
  6860. .wait_for_idle = si_dpm_wait_for_idle,
  6861. .soft_reset = si_dpm_soft_reset,
  6862. .set_clockgating_state = si_dpm_set_clockgating_state,
  6863. .set_powergating_state = si_dpm_set_powergating_state,
  6864. };
  6865. static const struct amdgpu_dpm_funcs si_dpm_funcs = {
  6866. .get_temperature = &si_dpm_get_temp,
  6867. .pre_set_power_state = &si_dpm_pre_set_power_state,
  6868. .set_power_state = &si_dpm_set_power_state,
  6869. .post_set_power_state = &si_dpm_post_set_power_state,
  6870. .display_configuration_changed = &si_dpm_display_configuration_changed,
  6871. .get_sclk = &si_dpm_get_sclk,
  6872. .get_mclk = &si_dpm_get_mclk,
  6873. .print_power_state = &si_dpm_print_power_state,
  6874. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  6875. .force_performance_level = &si_dpm_force_performance_level,
  6876. .vblank_too_short = &si_dpm_vblank_too_short,
  6877. .set_fan_control_mode = &si_dpm_set_fan_control_mode,
  6878. .get_fan_control_mode = &si_dpm_get_fan_control_mode,
  6879. .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
  6880. .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
  6881. };
  6882. static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev)
  6883. {
  6884. if (adev->pm.funcs == NULL)
  6885. adev->pm.funcs = &si_dpm_funcs;
  6886. }
  6887. static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
  6888. .set = si_dpm_set_interrupt_state,
  6889. .process = si_dpm_process_interrupt,
  6890. };
  6891. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
  6892. {
  6893. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  6894. adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
  6895. }