uvd_v7_0.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_uvd.h"
  27. #include "soc15d.h"
  28. #include "soc15_common.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/UVD/uvd_7_0_offset.h"
  31. #include "vega10/UVD/uvd_7_0_sh_mask.h"
  32. #include "vega10/NBIF/nbif_6_1_offset.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  35. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  36. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  37. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  38. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  39. static int uvd_v7_0_start(struct amdgpu_device *adev);
  40. static void uvd_v7_0_stop(struct amdgpu_device *adev);
  41. /**
  42. * uvd_v7_0_ring_get_rptr - get read pointer
  43. *
  44. * @ring: amdgpu_ring pointer
  45. *
  46. * Returns the current hardware read pointer
  47. */
  48. static uint64_t uvd_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  49. {
  50. struct amdgpu_device *adev = ring->adev;
  51. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR));
  52. }
  53. /**
  54. * uvd_v7_0_enc_ring_get_rptr - get enc read pointer
  55. *
  56. * @ring: amdgpu_ring pointer
  57. *
  58. * Returns the current hardware enc read pointer
  59. */
  60. static uint64_t uvd_v7_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  61. {
  62. struct amdgpu_device *adev = ring->adev;
  63. if (ring == &adev->uvd.ring_enc[0])
  64. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR));
  65. else
  66. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR2));
  67. }
  68. /**
  69. * uvd_v7_0_ring_get_wptr - get write pointer
  70. *
  71. * @ring: amdgpu_ring pointer
  72. *
  73. * Returns the current hardware write pointer
  74. */
  75. static uint64_t uvd_v7_0_ring_get_wptr(struct amdgpu_ring *ring)
  76. {
  77. struct amdgpu_device *adev = ring->adev;
  78. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR));
  79. }
  80. /**
  81. * uvd_v7_0_enc_ring_get_wptr - get enc write pointer
  82. *
  83. * @ring: amdgpu_ring pointer
  84. *
  85. * Returns the current hardware enc write pointer
  86. */
  87. static uint64_t uvd_v7_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  88. {
  89. struct amdgpu_device *adev = ring->adev;
  90. if (ring == &adev->uvd.ring_enc[0])
  91. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR));
  92. else
  93. return RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2));
  94. }
  95. /**
  96. * uvd_v7_0_ring_set_wptr - set write pointer
  97. *
  98. * @ring: amdgpu_ring pointer
  99. *
  100. * Commits the write pointer to the hardware
  101. */
  102. static void uvd_v7_0_ring_set_wptr(struct amdgpu_ring *ring)
  103. {
  104. struct amdgpu_device *adev = ring->adev;
  105. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR), lower_32_bits(ring->wptr));
  106. }
  107. /**
  108. * uvd_v7_0_enc_ring_set_wptr - set enc write pointer
  109. *
  110. * @ring: amdgpu_ring pointer
  111. *
  112. * Commits the enc write pointer to the hardware
  113. */
  114. static void uvd_v7_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  115. {
  116. struct amdgpu_device *adev = ring->adev;
  117. if (ring == &adev->uvd.ring_enc[0])
  118. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR),
  119. lower_32_bits(ring->wptr));
  120. else
  121. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2),
  122. lower_32_bits(ring->wptr));
  123. }
  124. /**
  125. * uvd_v7_0_enc_ring_test_ring - test if UVD ENC ring is working
  126. *
  127. * @ring: the engine to test on
  128. *
  129. */
  130. static int uvd_v7_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  131. {
  132. struct amdgpu_device *adev = ring->adev;
  133. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  134. unsigned i;
  135. int r;
  136. r = amdgpu_ring_alloc(ring, 16);
  137. if (r) {
  138. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  139. ring->idx, r);
  140. return r;
  141. }
  142. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  143. amdgpu_ring_commit(ring);
  144. for (i = 0; i < adev->usec_timeout; i++) {
  145. if (amdgpu_ring_get_rptr(ring) != rptr)
  146. break;
  147. DRM_UDELAY(1);
  148. }
  149. if (i < adev->usec_timeout) {
  150. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  151. ring->idx, i);
  152. } else {
  153. DRM_ERROR("amdgpu: ring %d test failed\n",
  154. ring->idx);
  155. r = -ETIMEDOUT;
  156. }
  157. return r;
  158. }
  159. /**
  160. * uvd_v7_0_enc_get_create_msg - generate a UVD ENC create msg
  161. *
  162. * @adev: amdgpu_device pointer
  163. * @ring: ring we should submit the msg to
  164. * @handle: session handle to use
  165. * @fence: optional fence to return
  166. *
  167. * Open up a stream for HW test
  168. */
  169. static int uvd_v7_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  170. struct dma_fence **fence)
  171. {
  172. const unsigned ib_size_dw = 16;
  173. struct amdgpu_job *job;
  174. struct amdgpu_ib *ib;
  175. struct dma_fence *f = NULL;
  176. uint64_t dummy;
  177. int i, r;
  178. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  179. if (r)
  180. return r;
  181. ib = &job->ibs[0];
  182. dummy = ib->gpu_addr + 1024;
  183. ib->length_dw = 0;
  184. ib->ptr[ib->length_dw++] = 0x00000018;
  185. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  186. ib->ptr[ib->length_dw++] = handle;
  187. ib->ptr[ib->length_dw++] = 0x00000000;
  188. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  189. ib->ptr[ib->length_dw++] = dummy;
  190. ib->ptr[ib->length_dw++] = 0x00000014;
  191. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  192. ib->ptr[ib->length_dw++] = 0x0000001c;
  193. ib->ptr[ib->length_dw++] = 0x00000000;
  194. ib->ptr[ib->length_dw++] = 0x00000000;
  195. ib->ptr[ib->length_dw++] = 0x00000008;
  196. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  197. for (i = ib->length_dw; i < ib_size_dw; ++i)
  198. ib->ptr[i] = 0x0;
  199. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  200. job->fence = dma_fence_get(f);
  201. if (r)
  202. goto err;
  203. amdgpu_job_free(job);
  204. if (fence)
  205. *fence = dma_fence_get(f);
  206. dma_fence_put(f);
  207. return 0;
  208. err:
  209. amdgpu_job_free(job);
  210. return r;
  211. }
  212. /**
  213. * uvd_v7_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  214. *
  215. * @adev: amdgpu_device pointer
  216. * @ring: ring we should submit the msg to
  217. * @handle: session handle to use
  218. * @fence: optional fence to return
  219. *
  220. * Close up a stream for HW test or if userspace failed to do so
  221. */
  222. int uvd_v7_0_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  223. bool direct, struct dma_fence **fence)
  224. {
  225. const unsigned ib_size_dw = 16;
  226. struct amdgpu_job *job;
  227. struct amdgpu_ib *ib;
  228. struct dma_fence *f = NULL;
  229. uint64_t dummy;
  230. int i, r;
  231. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  232. if (r)
  233. return r;
  234. ib = &job->ibs[0];
  235. dummy = ib->gpu_addr + 1024;
  236. ib->length_dw = 0;
  237. ib->ptr[ib->length_dw++] = 0x00000018;
  238. ib->ptr[ib->length_dw++] = 0x00000001;
  239. ib->ptr[ib->length_dw++] = handle;
  240. ib->ptr[ib->length_dw++] = 0x00000000;
  241. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  242. ib->ptr[ib->length_dw++] = dummy;
  243. ib->ptr[ib->length_dw++] = 0x00000014;
  244. ib->ptr[ib->length_dw++] = 0x00000002;
  245. ib->ptr[ib->length_dw++] = 0x0000001c;
  246. ib->ptr[ib->length_dw++] = 0x00000000;
  247. ib->ptr[ib->length_dw++] = 0x00000000;
  248. ib->ptr[ib->length_dw++] = 0x00000008;
  249. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  250. for (i = ib->length_dw; i < ib_size_dw; ++i)
  251. ib->ptr[i] = 0x0;
  252. if (direct) {
  253. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  254. job->fence = dma_fence_get(f);
  255. if (r)
  256. goto err;
  257. amdgpu_job_free(job);
  258. } else {
  259. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  260. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  261. if (r)
  262. goto err;
  263. }
  264. if (fence)
  265. *fence = dma_fence_get(f);
  266. dma_fence_put(f);
  267. return 0;
  268. err:
  269. amdgpu_job_free(job);
  270. return r;
  271. }
  272. /**
  273. * uvd_v7_0_enc_ring_test_ib - test if UVD ENC IBs are working
  274. *
  275. * @ring: the engine to test on
  276. *
  277. */
  278. static int uvd_v7_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  279. {
  280. struct dma_fence *fence = NULL;
  281. long r;
  282. r = uvd_v7_0_enc_get_create_msg(ring, 1, NULL);
  283. if (r) {
  284. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  285. goto error;
  286. }
  287. r = uvd_v7_0_enc_get_destroy_msg(ring, 1, true, &fence);
  288. if (r) {
  289. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  290. goto error;
  291. }
  292. r = dma_fence_wait_timeout(fence, false, timeout);
  293. if (r == 0) {
  294. DRM_ERROR("amdgpu: IB test timed out.\n");
  295. r = -ETIMEDOUT;
  296. } else if (r < 0) {
  297. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  298. } else {
  299. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  300. r = 0;
  301. }
  302. error:
  303. dma_fence_put(fence);
  304. return r;
  305. }
  306. static int uvd_v7_0_early_init(void *handle)
  307. {
  308. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  309. adev->uvd.num_enc_rings = 2;
  310. uvd_v7_0_set_ring_funcs(adev);
  311. uvd_v7_0_set_enc_ring_funcs(adev);
  312. uvd_v7_0_set_irq_funcs(adev);
  313. return 0;
  314. }
  315. static int uvd_v7_0_sw_init(void *handle)
  316. {
  317. struct amdgpu_ring *ring;
  318. struct amd_sched_rq *rq;
  319. int i, r;
  320. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  321. /* UVD TRAP */
  322. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, 124, &adev->uvd.irq);
  323. if (r)
  324. return r;
  325. /* UVD ENC TRAP */
  326. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  327. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, i + 119, &adev->uvd.irq);
  328. if (r)
  329. return r;
  330. }
  331. r = amdgpu_uvd_sw_init(adev);
  332. if (r)
  333. return r;
  334. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  335. const struct common_firmware_header *hdr;
  336. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  337. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].ucode_id = AMDGPU_UCODE_ID_UVD;
  338. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].fw = adev->uvd.fw;
  339. adev->firmware.fw_size +=
  340. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  341. DRM_INFO("PSP loading UVD firmware\n");
  342. }
  343. ring = &adev->uvd.ring_enc[0];
  344. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  345. r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity_enc,
  346. rq, amdgpu_sched_jobs);
  347. if (r) {
  348. DRM_ERROR("Failed setting up UVD ENC run queue.\n");
  349. return r;
  350. }
  351. r = amdgpu_uvd_resume(adev);
  352. if (r)
  353. return r;
  354. ring = &adev->uvd.ring;
  355. sprintf(ring->name, "uvd");
  356. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  357. if (r)
  358. return r;
  359. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  360. ring = &adev->uvd.ring_enc[i];
  361. sprintf(ring->name, "uvd_enc%d", i);
  362. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  363. if (r)
  364. return r;
  365. }
  366. return r;
  367. }
  368. static int uvd_v7_0_sw_fini(void *handle)
  369. {
  370. int i, r;
  371. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  372. r = amdgpu_uvd_suspend(adev);
  373. if (r)
  374. return r;
  375. amd_sched_entity_fini(&adev->uvd.ring_enc[0].sched, &adev->uvd.entity_enc);
  376. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  377. amdgpu_ring_fini(&adev->uvd.ring_enc[i]);
  378. return amdgpu_uvd_sw_fini(adev);
  379. }
  380. /**
  381. * uvd_v7_0_hw_init - start and test UVD block
  382. *
  383. * @adev: amdgpu_device pointer
  384. *
  385. * Initialize the hardware, boot up the VCPU and do some testing
  386. */
  387. static int uvd_v7_0_hw_init(void *handle)
  388. {
  389. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  390. struct amdgpu_ring *ring = &adev->uvd.ring;
  391. uint32_t tmp;
  392. int i, r;
  393. r = uvd_v7_0_start(adev);
  394. if (r)
  395. goto done;
  396. ring->ready = true;
  397. r = amdgpu_ring_test_ring(ring);
  398. if (r) {
  399. ring->ready = false;
  400. goto done;
  401. }
  402. r = amdgpu_ring_alloc(ring, 10);
  403. if (r) {
  404. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  405. goto done;
  406. }
  407. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  408. mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL), 0);
  409. amdgpu_ring_write(ring, tmp);
  410. amdgpu_ring_write(ring, 0xFFFFF);
  411. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  412. mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL), 0);
  413. amdgpu_ring_write(ring, tmp);
  414. amdgpu_ring_write(ring, 0xFFFFF);
  415. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  416. mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL), 0);
  417. amdgpu_ring_write(ring, tmp);
  418. amdgpu_ring_write(ring, 0xFFFFF);
  419. /* Clear timeout status bits */
  420. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  421. mmUVD_SEMA_TIMEOUT_STATUS), 0));
  422. amdgpu_ring_write(ring, 0x8);
  423. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  424. mmUVD_SEMA_CNTL), 0));
  425. amdgpu_ring_write(ring, 3);
  426. amdgpu_ring_commit(ring);
  427. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  428. ring = &adev->uvd.ring_enc[i];
  429. ring->ready = true;
  430. r = amdgpu_ring_test_ring(ring);
  431. if (r) {
  432. ring->ready = false;
  433. goto done;
  434. }
  435. }
  436. done:
  437. if (!r)
  438. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  439. return r;
  440. }
  441. /**
  442. * uvd_v7_0_hw_fini - stop the hardware block
  443. *
  444. * @adev: amdgpu_device pointer
  445. *
  446. * Stop the UVD block, mark ring as not ready any more
  447. */
  448. static int uvd_v7_0_hw_fini(void *handle)
  449. {
  450. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  451. struct amdgpu_ring *ring = &adev->uvd.ring;
  452. uvd_v7_0_stop(adev);
  453. ring->ready = false;
  454. return 0;
  455. }
  456. static int uvd_v7_0_suspend(void *handle)
  457. {
  458. int r;
  459. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  460. r = uvd_v7_0_hw_fini(adev);
  461. if (r)
  462. return r;
  463. /* Skip this for APU for now */
  464. if (!(adev->flags & AMD_IS_APU))
  465. r = amdgpu_uvd_suspend(adev);
  466. return r;
  467. }
  468. static int uvd_v7_0_resume(void *handle)
  469. {
  470. int r;
  471. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  472. /* Skip this for APU for now */
  473. if (!(adev->flags & AMD_IS_APU)) {
  474. r = amdgpu_uvd_resume(adev);
  475. if (r)
  476. return r;
  477. }
  478. return uvd_v7_0_hw_init(adev);
  479. }
  480. /**
  481. * uvd_v7_0_mc_resume - memory controller programming
  482. *
  483. * @adev: amdgpu_device pointer
  484. *
  485. * Let the UVD memory controller know it's offsets
  486. */
  487. static void uvd_v7_0_mc_resume(struct amdgpu_device *adev)
  488. {
  489. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  490. uint32_t offset;
  491. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  492. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  493. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  494. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  495. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  496. offset = 0;
  497. } else {
  498. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  499. lower_32_bits(adev->uvd.gpu_addr));
  500. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  501. upper_32_bits(adev->uvd.gpu_addr));
  502. offset = size;
  503. }
  504. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0),
  505. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  506. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE0), size);
  507. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  508. lower_32_bits(adev->uvd.gpu_addr + offset));
  509. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  510. upper_32_bits(adev->uvd.gpu_addr + offset));
  511. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21));
  512. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE);
  513. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  514. lower_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  515. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  516. upper_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  517. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21));
  518. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE2),
  519. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  520. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_ADDR_CONFIG),
  521. adev->gfx.config.gb_addr_config);
  522. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG),
  523. adev->gfx.config.gb_addr_config);
  524. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG),
  525. adev->gfx.config.gb_addr_config);
  526. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH4), adev->uvd.max_handles);
  527. }
  528. /**
  529. * uvd_v7_0_start - start UVD block
  530. *
  531. * @adev: amdgpu_device pointer
  532. *
  533. * Setup and start the UVD block
  534. */
  535. static int uvd_v7_0_start(struct amdgpu_device *adev)
  536. {
  537. struct amdgpu_ring *ring = &adev->uvd.ring;
  538. uint32_t rb_bufsz, tmp;
  539. uint32_t lmi_swap_cntl;
  540. uint32_t mp_swap_cntl;
  541. int i, j, r;
  542. /* disable DPG */
  543. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), 0,
  544. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  545. /* disable byte swapping */
  546. lmi_swap_cntl = 0;
  547. mp_swap_cntl = 0;
  548. uvd_v7_0_mc_resume(adev);
  549. /* disable clock gating */
  550. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL), 0,
  551. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK);
  552. /* disable interupt */
  553. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  554. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  555. /* stall UMC and register bus before resetting VCPU */
  556. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  557. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  558. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  559. mdelay(1);
  560. /* put LMI, VCPU, RBC etc... into reset */
  561. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  562. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  563. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  564. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  565. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  566. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  567. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  568. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  569. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  570. mdelay(5);
  571. /* initialize UVD memory controller */
  572. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL),
  573. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  574. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  575. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  576. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  577. UVD_LMI_CTRL__REQ_MODE_MASK |
  578. 0x00100000L);
  579. #ifdef __BIG_ENDIAN
  580. /* swap (8 in 32) RB and IB */
  581. lmi_swap_cntl = 0xa;
  582. mp_swap_cntl = 0;
  583. #endif
  584. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_SWAP_CNTL), lmi_swap_cntl);
  585. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MP_SWAP_CNTL), mp_swap_cntl);
  586. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA0), 0x40c2040);
  587. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA1), 0x0);
  588. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB0), 0x40c2040);
  589. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB1), 0x0);
  590. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_ALU), 0);
  591. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUX), 0x88);
  592. /* take all subblocks out of reset, except VCPU */
  593. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  594. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  595. mdelay(5);
  596. /* enable VCPU clock */
  597. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL),
  598. UVD_VCPU_CNTL__CLK_EN_MASK);
  599. /* enable UMC */
  600. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  601. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  602. /* boot up the VCPU */
  603. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0);
  604. mdelay(10);
  605. for (i = 0; i < 10; ++i) {
  606. uint32_t status;
  607. for (j = 0; j < 100; ++j) {
  608. status = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS));
  609. if (status & 2)
  610. break;
  611. mdelay(10);
  612. }
  613. r = 0;
  614. if (status & 2)
  615. break;
  616. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  617. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  618. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  619. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  620. mdelay(10);
  621. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  622. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  623. mdelay(10);
  624. r = -1;
  625. }
  626. if (r) {
  627. DRM_ERROR("UVD not responding, giving up!!!\n");
  628. return r;
  629. }
  630. /* enable master interrupt */
  631. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  632. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  633. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  634. /* clear the bit 4 of UVD_STATUS */
  635. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  636. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  637. /* force RBC into idle state */
  638. rb_bufsz = order_base_2(ring->ring_size);
  639. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  640. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  641. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  642. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  643. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  644. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  645. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), tmp);
  646. /* set the write pointer delay */
  647. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL), 0);
  648. /* set the wb address */
  649. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR),
  650. (upper_32_bits(ring->gpu_addr) >> 2));
  651. /* programm the RB_BASE for ring buffer */
  652. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW),
  653. lower_32_bits(ring->gpu_addr));
  654. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH),
  655. upper_32_bits(ring->gpu_addr));
  656. /* Initialize the ring buffer's read and write pointers */
  657. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR), 0);
  658. ring->wptr = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR));
  659. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR),
  660. lower_32_bits(ring->wptr));
  661. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  662. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  663. ring = &adev->uvd.ring_enc[0];
  664. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR), lower_32_bits(ring->wptr));
  665. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR), lower_32_bits(ring->wptr));
  666. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO), ring->gpu_addr);
  667. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  668. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE), ring->ring_size / 4);
  669. ring = &adev->uvd.ring_enc[1];
  670. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_RPTR2), lower_32_bits(ring->wptr));
  671. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_WPTR2), lower_32_bits(ring->wptr));
  672. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO2), ring->gpu_addr);
  673. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI2), upper_32_bits(ring->gpu_addr));
  674. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE2), ring->ring_size / 4);
  675. return 0;
  676. }
  677. /**
  678. * uvd_v7_0_stop - stop UVD block
  679. *
  680. * @adev: amdgpu_device pointer
  681. *
  682. * stop the UVD block
  683. */
  684. static void uvd_v7_0_stop(struct amdgpu_device *adev)
  685. {
  686. /* force RBC into idle state */
  687. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0x11010101);
  688. /* Stall UMC and register bus before resetting VCPU */
  689. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  690. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  691. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  692. mdelay(1);
  693. /* put VCPU into reset */
  694. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  695. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  696. mdelay(5);
  697. /* disable VCPU clock */
  698. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), 0x0);
  699. /* Unstall UMC and register bus */
  700. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  701. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  702. }
  703. /**
  704. * uvd_v7_0_ring_emit_fence - emit an fence & trap command
  705. *
  706. * @ring: amdgpu_ring pointer
  707. * @fence: fence to emit
  708. *
  709. * Write a fence and a trap command to the ring.
  710. */
  711. static void uvd_v7_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  712. unsigned flags)
  713. {
  714. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  715. amdgpu_ring_write(ring,
  716. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  717. amdgpu_ring_write(ring, seq);
  718. amdgpu_ring_write(ring,
  719. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  720. amdgpu_ring_write(ring, addr & 0xffffffff);
  721. amdgpu_ring_write(ring,
  722. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  723. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  724. amdgpu_ring_write(ring,
  725. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  726. amdgpu_ring_write(ring, 0);
  727. amdgpu_ring_write(ring,
  728. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  729. amdgpu_ring_write(ring, 0);
  730. amdgpu_ring_write(ring,
  731. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  732. amdgpu_ring_write(ring, 0);
  733. amdgpu_ring_write(ring,
  734. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  735. amdgpu_ring_write(ring, 2);
  736. }
  737. /**
  738. * uvd_v7_0_enc_ring_emit_fence - emit an enc fence & trap command
  739. *
  740. * @ring: amdgpu_ring pointer
  741. * @fence: fence to emit
  742. *
  743. * Write enc a fence and a trap command to the ring.
  744. */
  745. static void uvd_v7_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  746. u64 seq, unsigned flags)
  747. {
  748. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  749. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  750. amdgpu_ring_write(ring, addr);
  751. amdgpu_ring_write(ring, upper_32_bits(addr));
  752. amdgpu_ring_write(ring, seq);
  753. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  754. }
  755. /**
  756. * uvd_v7_0_ring_emit_hdp_flush - emit an hdp flush
  757. *
  758. * @ring: amdgpu_ring pointer
  759. *
  760. * Emits an hdp flush.
  761. */
  762. static void uvd_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  763. {
  764. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(NBIF, 0,
  765. mmHDP_MEM_COHERENCY_FLUSH_CNTL), 0));
  766. amdgpu_ring_write(ring, 0);
  767. }
  768. /**
  769. * uvd_v7_0_ring_hdp_invalidate - emit an hdp invalidate
  770. *
  771. * @ring: amdgpu_ring pointer
  772. *
  773. * Emits an hdp invalidate.
  774. */
  775. static void uvd_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  776. {
  777. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 0));
  778. amdgpu_ring_write(ring, 1);
  779. }
  780. /**
  781. * uvd_v7_0_ring_test_ring - register write test
  782. *
  783. * @ring: amdgpu_ring pointer
  784. *
  785. * Test if we can successfully write to the context register
  786. */
  787. static int uvd_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  788. {
  789. struct amdgpu_device *adev = ring->adev;
  790. uint32_t tmp = 0;
  791. unsigned i;
  792. int r;
  793. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  794. r = amdgpu_ring_alloc(ring, 3);
  795. if (r) {
  796. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  797. ring->idx, r);
  798. return r;
  799. }
  800. amdgpu_ring_write(ring,
  801. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  802. amdgpu_ring_write(ring, 0xDEADBEEF);
  803. amdgpu_ring_commit(ring);
  804. for (i = 0; i < adev->usec_timeout; i++) {
  805. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  806. if (tmp == 0xDEADBEEF)
  807. break;
  808. DRM_UDELAY(1);
  809. }
  810. if (i < adev->usec_timeout) {
  811. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  812. ring->idx, i);
  813. } else {
  814. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  815. ring->idx, tmp);
  816. r = -EINVAL;
  817. }
  818. return r;
  819. }
  820. /**
  821. * uvd_v7_0_ring_emit_ib - execute indirect buffer
  822. *
  823. * @ring: amdgpu_ring pointer
  824. * @ib: indirect buffer to execute
  825. *
  826. * Write ring commands to execute the indirect buffer
  827. */
  828. static void uvd_v7_0_ring_emit_ib(struct amdgpu_ring *ring,
  829. struct amdgpu_ib *ib,
  830. unsigned vm_id, bool ctx_switch)
  831. {
  832. amdgpu_ring_write(ring,
  833. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  834. amdgpu_ring_write(ring, vm_id);
  835. amdgpu_ring_write(ring,
  836. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  837. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  838. amdgpu_ring_write(ring,
  839. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  840. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  841. amdgpu_ring_write(ring,
  842. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  843. amdgpu_ring_write(ring, ib->length_dw);
  844. }
  845. /**
  846. * uvd_v7_0_enc_ring_emit_ib - enc execute indirect buffer
  847. *
  848. * @ring: amdgpu_ring pointer
  849. * @ib: indirect buffer to execute
  850. *
  851. * Write enc ring commands to execute the indirect buffer
  852. */
  853. static void uvd_v7_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  854. struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
  855. {
  856. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  857. amdgpu_ring_write(ring, vm_id);
  858. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  859. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  860. amdgpu_ring_write(ring, ib->length_dw);
  861. }
  862. static void uvd_v7_0_vm_reg_write(struct amdgpu_ring *ring,
  863. uint32_t data0, uint32_t data1)
  864. {
  865. amdgpu_ring_write(ring,
  866. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  867. amdgpu_ring_write(ring, data0);
  868. amdgpu_ring_write(ring,
  869. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  870. amdgpu_ring_write(ring, data1);
  871. amdgpu_ring_write(ring,
  872. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  873. amdgpu_ring_write(ring, 8);
  874. }
  875. static void uvd_v7_0_vm_reg_wait(struct amdgpu_ring *ring,
  876. uint32_t data0, uint32_t data1, uint32_t mask)
  877. {
  878. amdgpu_ring_write(ring,
  879. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  880. amdgpu_ring_write(ring, data0);
  881. amdgpu_ring_write(ring,
  882. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  883. amdgpu_ring_write(ring, data1);
  884. amdgpu_ring_write(ring,
  885. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  886. amdgpu_ring_write(ring, mask);
  887. amdgpu_ring_write(ring,
  888. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  889. amdgpu_ring_write(ring, 12);
  890. }
  891. static void uvd_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  892. unsigned vm_id, uint64_t pd_addr)
  893. {
  894. uint32_t data0, data1, mask;
  895. unsigned eng = ring->idx;
  896. unsigned i;
  897. pd_addr = pd_addr | 0x1; /* valid bit */
  898. /* now only use physical base address of PDE and valid */
  899. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  900. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  901. struct amdgpu_vmhub *hub = &ring->adev->vmhub[i];
  902. uint32_t req = hub->get_invalidate_req(vm_id);
  903. data0 = (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2;
  904. data1 = upper_32_bits(pd_addr);
  905. uvd_v7_0_vm_reg_write(ring, data0, data1);
  906. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  907. data1 = lower_32_bits(pd_addr);
  908. uvd_v7_0_vm_reg_write(ring, data0, data1);
  909. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  910. data1 = lower_32_bits(pd_addr);
  911. mask = 0xffffffff;
  912. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  913. /* flush TLB */
  914. data0 = (hub->vm_inv_eng0_req + eng) << 2;
  915. data1 = req;
  916. uvd_v7_0_vm_reg_write(ring, data0, data1);
  917. /* wait for flush */
  918. data0 = (hub->vm_inv_eng0_ack + eng) << 2;
  919. data1 = 1 << vm_id;
  920. mask = 1 << vm_id;
  921. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  922. }
  923. }
  924. static void uvd_v7_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  925. {
  926. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  927. }
  928. static void uvd_v7_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  929. unsigned int vm_id, uint64_t pd_addr)
  930. {
  931. unsigned eng = ring->idx;
  932. unsigned i;
  933. pd_addr = pd_addr | 0x1; /* valid bit */
  934. /* now only use physical base address of PDE and valid */
  935. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  936. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  937. struct amdgpu_vmhub *hub = &ring->adev->vmhub[i];
  938. uint32_t req = hub->get_invalidate_req(vm_id);
  939. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  940. amdgpu_ring_write(ring,
  941. (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2);
  942. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  943. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  944. amdgpu_ring_write(ring,
  945. (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  946. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  947. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  948. amdgpu_ring_write(ring,
  949. (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  950. amdgpu_ring_write(ring, 0xffffffff);
  951. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  952. /* flush TLB */
  953. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  954. amdgpu_ring_write(ring, (hub->vm_inv_eng0_req + eng) << 2);
  955. amdgpu_ring_write(ring, req);
  956. /* wait for flush */
  957. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  958. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  959. amdgpu_ring_write(ring, 1 << vm_id);
  960. amdgpu_ring_write(ring, 1 << vm_id);
  961. }
  962. }
  963. #if 0
  964. static bool uvd_v7_0_is_idle(void *handle)
  965. {
  966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  967. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  968. }
  969. static int uvd_v7_0_wait_for_idle(void *handle)
  970. {
  971. unsigned i;
  972. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  973. for (i = 0; i < adev->usec_timeout; i++) {
  974. if (uvd_v7_0_is_idle(handle))
  975. return 0;
  976. }
  977. return -ETIMEDOUT;
  978. }
  979. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  980. static bool uvd_v7_0_check_soft_reset(void *handle)
  981. {
  982. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  983. u32 srbm_soft_reset = 0;
  984. u32 tmp = RREG32(mmSRBM_STATUS);
  985. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  986. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  987. (RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS) &
  988. AMDGPU_UVD_STATUS_BUSY_MASK)))
  989. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  990. SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  991. if (srbm_soft_reset) {
  992. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  993. return true;
  994. } else {
  995. adev->uvd.srbm_soft_reset = 0;
  996. return false;
  997. }
  998. }
  999. static int uvd_v7_0_pre_soft_reset(void *handle)
  1000. {
  1001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1002. if (!adev->uvd.srbm_soft_reset)
  1003. return 0;
  1004. uvd_v7_0_stop(adev);
  1005. return 0;
  1006. }
  1007. static int uvd_v7_0_soft_reset(void *handle)
  1008. {
  1009. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1010. u32 srbm_soft_reset;
  1011. if (!adev->uvd.srbm_soft_reset)
  1012. return 0;
  1013. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  1014. if (srbm_soft_reset) {
  1015. u32 tmp;
  1016. tmp = RREG32(mmSRBM_SOFT_RESET);
  1017. tmp |= srbm_soft_reset;
  1018. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1019. WREG32(mmSRBM_SOFT_RESET, tmp);
  1020. tmp = RREG32(mmSRBM_SOFT_RESET);
  1021. udelay(50);
  1022. tmp &= ~srbm_soft_reset;
  1023. WREG32(mmSRBM_SOFT_RESET, tmp);
  1024. tmp = RREG32(mmSRBM_SOFT_RESET);
  1025. /* Wait a little for things to settle down */
  1026. udelay(50);
  1027. }
  1028. return 0;
  1029. }
  1030. static int uvd_v7_0_post_soft_reset(void *handle)
  1031. {
  1032. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1033. if (!adev->uvd.srbm_soft_reset)
  1034. return 0;
  1035. mdelay(5);
  1036. return uvd_v7_0_start(adev);
  1037. }
  1038. #endif
  1039. static int uvd_v7_0_set_interrupt_state(struct amdgpu_device *adev,
  1040. struct amdgpu_irq_src *source,
  1041. unsigned type,
  1042. enum amdgpu_interrupt_state state)
  1043. {
  1044. // TODO
  1045. return 0;
  1046. }
  1047. static int uvd_v7_0_process_interrupt(struct amdgpu_device *adev,
  1048. struct amdgpu_irq_src *source,
  1049. struct amdgpu_iv_entry *entry)
  1050. {
  1051. DRM_DEBUG("IH: UVD TRAP\n");
  1052. switch (entry->src_id) {
  1053. case 124:
  1054. amdgpu_fence_process(&adev->uvd.ring);
  1055. break;
  1056. case 119:
  1057. amdgpu_fence_process(&adev->uvd.ring_enc[0]);
  1058. break;
  1059. case 120:
  1060. amdgpu_fence_process(&adev->uvd.ring_enc[1]);
  1061. break;
  1062. default:
  1063. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1064. entry->src_id, entry->src_data[0]);
  1065. break;
  1066. }
  1067. return 0;
  1068. }
  1069. #if 0
  1070. static void uvd_v7_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1071. {
  1072. uint32_t data, data1, data2, suvd_flags;
  1073. data = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL));
  1074. data1 = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE));
  1075. data2 = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_CTRL));
  1076. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1077. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1078. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1079. UVD_SUVD_CGC_GATE__SIT_MASK |
  1080. UVD_SUVD_CGC_GATE__SMP_MASK |
  1081. UVD_SUVD_CGC_GATE__SCM_MASK |
  1082. UVD_SUVD_CGC_GATE__SDB_MASK;
  1083. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1084. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1085. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1086. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1087. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1088. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1089. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1090. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1091. UVD_CGC_CTRL__SYS_MODE_MASK |
  1092. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1093. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1094. UVD_CGC_CTRL__REGS_MODE_MASK |
  1095. UVD_CGC_CTRL__RBC_MODE_MASK |
  1096. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1097. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1098. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1099. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1100. UVD_CGC_CTRL__MPC_MODE_MASK |
  1101. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1102. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1103. UVD_CGC_CTRL__WCB_MODE_MASK |
  1104. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1105. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1106. UVD_CGC_CTRL__JPEG2_MODE_MASK |
  1107. UVD_CGC_CTRL__SCPU_MODE_MASK);
  1108. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1109. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1110. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1111. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1112. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1113. data1 |= suvd_flags;
  1114. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL), data);
  1115. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_GATE), 0);
  1116. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE), data1);
  1117. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_CTRL), data2);
  1118. }
  1119. static void uvd_v7_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1120. {
  1121. uint32_t data, data1, cgc_flags, suvd_flags;
  1122. data = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_GATE));
  1123. data1 = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE));
  1124. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1125. UVD_CGC_GATE__UDEC_MASK |
  1126. UVD_CGC_GATE__MPEG2_MASK |
  1127. UVD_CGC_GATE__RBC_MASK |
  1128. UVD_CGC_GATE__LMI_MC_MASK |
  1129. UVD_CGC_GATE__IDCT_MASK |
  1130. UVD_CGC_GATE__MPRD_MASK |
  1131. UVD_CGC_GATE__MPC_MASK |
  1132. UVD_CGC_GATE__LBSI_MASK |
  1133. UVD_CGC_GATE__LRBBM_MASK |
  1134. UVD_CGC_GATE__UDEC_RE_MASK |
  1135. UVD_CGC_GATE__UDEC_CM_MASK |
  1136. UVD_CGC_GATE__UDEC_IT_MASK |
  1137. UVD_CGC_GATE__UDEC_DB_MASK |
  1138. UVD_CGC_GATE__UDEC_MP_MASK |
  1139. UVD_CGC_GATE__WCB_MASK |
  1140. UVD_CGC_GATE__VCPU_MASK |
  1141. UVD_CGC_GATE__SCPU_MASK |
  1142. UVD_CGC_GATE__JPEG_MASK |
  1143. UVD_CGC_GATE__JPEG2_MASK;
  1144. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1145. UVD_SUVD_CGC_GATE__SIT_MASK |
  1146. UVD_SUVD_CGC_GATE__SMP_MASK |
  1147. UVD_SUVD_CGC_GATE__SCM_MASK |
  1148. UVD_SUVD_CGC_GATE__SDB_MASK;
  1149. data |= cgc_flags;
  1150. data1 |= suvd_flags;
  1151. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_GATE), data);
  1152. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_SUVD_CGC_GATE), data1);
  1153. }
  1154. static void uvd_v7_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  1155. {
  1156. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  1157. if (enable)
  1158. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1159. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1160. else
  1161. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1162. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1163. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  1164. }
  1165. static int uvd_v7_0_set_clockgating_state(void *handle,
  1166. enum amd_clockgating_state state)
  1167. {
  1168. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1169. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1170. uvd_v7_0_set_bypass_mode(adev, enable);
  1171. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  1172. return 0;
  1173. if (enable) {
  1174. /* disable HW gating and enable Sw gating */
  1175. uvd_v7_0_set_sw_clock_gating(adev);
  1176. } else {
  1177. /* wait for STATUS to clear */
  1178. if (uvd_v7_0_wait_for_idle(handle))
  1179. return -EBUSY;
  1180. /* enable HW gates because UVD is idle */
  1181. /* uvd_v7_0_set_hw_clock_gating(adev); */
  1182. }
  1183. return 0;
  1184. }
  1185. static int uvd_v7_0_set_powergating_state(void *handle,
  1186. enum amd_powergating_state state)
  1187. {
  1188. /* This doesn't actually powergate the UVD block.
  1189. * That's done in the dpm code via the SMC. This
  1190. * just re-inits the block as necessary. The actual
  1191. * gating still happens in the dpm code. We should
  1192. * revisit this when there is a cleaner line between
  1193. * the smc and the hw blocks
  1194. */
  1195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1196. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  1197. return 0;
  1198. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1199. if (state == AMD_PG_STATE_GATE) {
  1200. uvd_v7_0_stop(adev);
  1201. return 0;
  1202. } else {
  1203. return uvd_v7_0_start(adev);
  1204. }
  1205. }
  1206. #endif
  1207. static int uvd_v7_0_set_clockgating_state(void *handle,
  1208. enum amd_clockgating_state state)
  1209. {
  1210. /* needed for driver unload*/
  1211. return 0;
  1212. }
  1213. const struct amd_ip_funcs uvd_v7_0_ip_funcs = {
  1214. .name = "uvd_v7_0",
  1215. .early_init = uvd_v7_0_early_init,
  1216. .late_init = NULL,
  1217. .sw_init = uvd_v7_0_sw_init,
  1218. .sw_fini = uvd_v7_0_sw_fini,
  1219. .hw_init = uvd_v7_0_hw_init,
  1220. .hw_fini = uvd_v7_0_hw_fini,
  1221. .suspend = uvd_v7_0_suspend,
  1222. .resume = uvd_v7_0_resume,
  1223. .is_idle = NULL /* uvd_v7_0_is_idle */,
  1224. .wait_for_idle = NULL /* uvd_v7_0_wait_for_idle */,
  1225. .check_soft_reset = NULL /* uvd_v7_0_check_soft_reset */,
  1226. .pre_soft_reset = NULL /* uvd_v7_0_pre_soft_reset */,
  1227. .soft_reset = NULL /* uvd_v7_0_soft_reset */,
  1228. .post_soft_reset = NULL /* uvd_v7_0_post_soft_reset */,
  1229. .set_clockgating_state = uvd_v7_0_set_clockgating_state,
  1230. .set_powergating_state = NULL /* uvd_v7_0_set_powergating_state */,
  1231. };
  1232. static const struct amdgpu_ring_funcs uvd_v7_0_ring_vm_funcs = {
  1233. .type = AMDGPU_RING_TYPE_UVD,
  1234. .align_mask = 0xf,
  1235. .nop = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0),
  1236. .support_64bit_ptrs = false,
  1237. .get_rptr = uvd_v7_0_ring_get_rptr,
  1238. .get_wptr = uvd_v7_0_ring_get_wptr,
  1239. .set_wptr = uvd_v7_0_ring_set_wptr,
  1240. .emit_frame_size =
  1241. 2 + /* uvd_v7_0_ring_emit_hdp_flush */
  1242. 2 + /* uvd_v7_0_ring_emit_hdp_invalidate */
  1243. 34 * AMDGPU_MAX_VMHUBS + /* uvd_v7_0_ring_emit_vm_flush */
  1244. 14 + 14, /* uvd_v7_0_ring_emit_fence x2 vm fence */
  1245. .emit_ib_size = 8, /* uvd_v7_0_ring_emit_ib */
  1246. .emit_ib = uvd_v7_0_ring_emit_ib,
  1247. .emit_fence = uvd_v7_0_ring_emit_fence,
  1248. .emit_vm_flush = uvd_v7_0_ring_emit_vm_flush,
  1249. .emit_hdp_flush = uvd_v7_0_ring_emit_hdp_flush,
  1250. .emit_hdp_invalidate = uvd_v7_0_ring_emit_hdp_invalidate,
  1251. .test_ring = uvd_v7_0_ring_test_ring,
  1252. .test_ib = amdgpu_uvd_ring_test_ib,
  1253. .insert_nop = amdgpu_ring_insert_nop,
  1254. .pad_ib = amdgpu_ring_generic_pad_ib,
  1255. .begin_use = amdgpu_uvd_ring_begin_use,
  1256. .end_use = amdgpu_uvd_ring_end_use,
  1257. };
  1258. static const struct amdgpu_ring_funcs uvd_v7_0_enc_ring_vm_funcs = {
  1259. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1260. .align_mask = 0x3f,
  1261. .nop = HEVC_ENC_CMD_NO_OP,
  1262. .support_64bit_ptrs = false,
  1263. .get_rptr = uvd_v7_0_enc_ring_get_rptr,
  1264. .get_wptr = uvd_v7_0_enc_ring_get_wptr,
  1265. .set_wptr = uvd_v7_0_enc_ring_set_wptr,
  1266. .emit_frame_size =
  1267. 17 * AMDGPU_MAX_VMHUBS + /* uvd_v7_0_enc_ring_emit_vm_flush */
  1268. 5 + 5 + /* uvd_v7_0_enc_ring_emit_fence x2 vm fence */
  1269. 1, /* uvd_v7_0_enc_ring_insert_end */
  1270. .emit_ib_size = 5, /* uvd_v7_0_enc_ring_emit_ib */
  1271. .emit_ib = uvd_v7_0_enc_ring_emit_ib,
  1272. .emit_fence = uvd_v7_0_enc_ring_emit_fence,
  1273. .emit_vm_flush = uvd_v7_0_enc_ring_emit_vm_flush,
  1274. .test_ring = uvd_v7_0_enc_ring_test_ring,
  1275. .test_ib = uvd_v7_0_enc_ring_test_ib,
  1276. .insert_nop = amdgpu_ring_insert_nop,
  1277. .insert_end = uvd_v7_0_enc_ring_insert_end,
  1278. .pad_ib = amdgpu_ring_generic_pad_ib,
  1279. .begin_use = amdgpu_uvd_ring_begin_use,
  1280. .end_use = amdgpu_uvd_ring_end_use,
  1281. };
  1282. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  1283. {
  1284. adev->uvd.ring.funcs = &uvd_v7_0_ring_vm_funcs;
  1285. DRM_INFO("UVD is enabled in VM mode\n");
  1286. }
  1287. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1288. {
  1289. int i;
  1290. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1291. adev->uvd.ring_enc[i].funcs = &uvd_v7_0_enc_ring_vm_funcs;
  1292. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1293. }
  1294. static const struct amdgpu_irq_src_funcs uvd_v7_0_irq_funcs = {
  1295. .set = uvd_v7_0_set_interrupt_state,
  1296. .process = uvd_v7_0_process_interrupt,
  1297. };
  1298. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1299. {
  1300. adev->uvd.irq.num_types = adev->uvd.num_enc_rings + 1;
  1301. adev->uvd.irq.funcs = &uvd_v7_0_irq_funcs;
  1302. }
  1303. const struct amdgpu_ip_block_version uvd_v7_0_ip_block =
  1304. {
  1305. .type = AMD_IP_BLOCK_TYPE_UVD,
  1306. .major = 7,
  1307. .minor = 0,
  1308. .rev = 0,
  1309. .funcs = &uvd_v7_0_ip_funcs,
  1310. };