mmhub_v1_0.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "mmhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  27. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  28. #include "vega10/MMHUB/mmhub_1_0_default.h"
  29. #include "vega10/ATHUB/athub_1_0_offset.h"
  30. #include "vega10/ATHUB/athub_1_0_sh_mask.h"
  31. #include "vega10/ATHUB/athub_1_0_default.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "soc15_common.h"
  34. u64 mmhub_v1_0_get_fb_location(struct amdgpu_device *adev)
  35. {
  36. u64 base = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE));
  37. base &= MC_VM_FB_LOCATION_BASE__FB_BASE_MASK;
  38. base <<= 24;
  39. return base;
  40. }
  41. int mmhub_v1_0_gart_enable(struct amdgpu_device *adev)
  42. {
  43. u32 tmp;
  44. u64 value;
  45. uint64_t addr;
  46. u32 i;
  47. /* Program MC. */
  48. /* Update configuration */
  49. DRM_INFO("%s -- in\n", __func__);
  50. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR),
  51. adev->mc.vram_start >> 18);
  52. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR),
  53. adev->mc.vram_end >> 18);
  54. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start +
  55. adev->vm_manager.vram_base_offset;
  56. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  57. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),
  58. (u32)(value >> 12));
  59. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  60. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),
  61. (u32)(value >> 44));
  62. if (amdgpu_sriov_vf(adev)) {
  63. /* MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are VF copy registers so
  64. vbios post doesn't program them, for SRIOV driver need to program them */
  65. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_BASE),
  66. adev->mc.vram_start >> 24);
  67. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_FB_LOCATION_TOP),
  68. adev->mc.vram_end >> 24);
  69. }
  70. /* Disable AGP. */
  71. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BASE), 0);
  72. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_TOP), 0);
  73. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_AGP_BOT), 0x00FFFFFF);
  74. /* GART Enable. */
  75. /* Setup TLB control */
  76. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  77. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  78. tmp = REG_SET_FIELD(tmp,
  79. MC_VM_MX_L1_TLB_CNTL,
  80. SYSTEM_ACCESS_MODE,
  81. 3);
  82. tmp = REG_SET_FIELD(tmp,
  83. MC_VM_MX_L1_TLB_CNTL,
  84. ENABLE_ADVANCED_DRIVER_MODEL,
  85. 1);
  86. tmp = REG_SET_FIELD(tmp,
  87. MC_VM_MX_L1_TLB_CNTL,
  88. SYSTEM_APERTURE_UNMAPPED_ACCESS,
  89. 0);
  90. tmp = REG_SET_FIELD(tmp,
  91. MC_VM_MX_L1_TLB_CNTL,
  92. ECO_BITS,
  93. 0);
  94. tmp = REG_SET_FIELD(tmp,
  95. MC_VM_MX_L1_TLB_CNTL,
  96. MTYPE,
  97. MTYPE_UC);/* XXX for emulation. */
  98. tmp = REG_SET_FIELD(tmp,
  99. MC_VM_MX_L1_TLB_CNTL,
  100. ATC_EN,
  101. 1);
  102. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  103. /* Setup L2 cache */
  104. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  105. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  106. tmp = REG_SET_FIELD(tmp,
  107. VM_L2_CNTL,
  108. ENABLE_L2_FRAGMENT_PROCESSING,
  109. 0);
  110. tmp = REG_SET_FIELD(tmp,
  111. VM_L2_CNTL,
  112. L2_PDE0_CACHE_TAG_GENERATION_MODE,
  113. 0);/* XXX for emulation, Refer to closed source code.*/
  114. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  115. tmp = REG_SET_FIELD(tmp,
  116. VM_L2_CNTL,
  117. CONTEXT1_IDENTITY_ACCESS_MODE,
  118. 1);
  119. tmp = REG_SET_FIELD(tmp,
  120. VM_L2_CNTL,
  121. IDENTITY_MODE_FRAGMENT_SIZE,
  122. 0);
  123. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  124. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2));
  125. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  126. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  127. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL2), tmp);
  128. tmp = mmVM_L2_CNTL3_DEFAULT;
  129. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), tmp);
  130. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL4));
  131. tmp = REG_SET_FIELD(tmp,
  132. VM_L2_CNTL4,
  133. VMC_TAP_PDE_REQUEST_PHYSICAL,
  134. 0);
  135. tmp = REG_SET_FIELD(tmp,
  136. VM_L2_CNTL4,
  137. VMC_TAP_PTE_REQUEST_PHYSICAL,
  138. 0);
  139. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL4), tmp);
  140. /* setup context0 */
  141. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  142. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),
  143. (u32)(adev->mc.gtt_start >> 12));
  144. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  145. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),
  146. (u32)(adev->mc.gtt_start >> 44));
  147. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  148. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),
  149. (u32)(adev->mc.gtt_end >> 12));
  150. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  151. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),
  152. (u32)(adev->mc.gtt_end >> 44));
  153. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  154. value = adev->gart.table_addr - adev->mc.vram_start +
  155. adev->vm_manager.vram_base_offset;
  156. value &= 0x0000FFFFFFFFF000ULL;
  157. value |= 0x1; /* valid bit */
  158. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  159. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),
  160. (u32)value);
  161. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  162. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),
  163. (u32)(value >> 32));
  164. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  165. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),
  166. (u32)(adev->dummy_page.addr >> 12));
  167. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  168. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),
  169. (u32)((u64)adev->dummy_page.addr >> 44));
  170. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2));
  171. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  172. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY,
  173. 1);
  174. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL2), tmp);
  175. addr = SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  176. tmp = RREG32(addr);
  177. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  178. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  179. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL), tmp);
  180. tmp = RREG32(addr);
  181. /* Disable identity aperture.*/
  182. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  183. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32), 0XFFFFFFFF);
  184. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  185. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32), 0x0000000F);
  186. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  187. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32), 0);
  188. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  189. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32), 0);
  190. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  191. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32), 0);
  192. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  193. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32), 0);
  194. for (i = 0; i <= 14; i++) {
  195. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL)
  196. + i);
  197. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  198. ENABLE_CONTEXT, 1);
  199. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  200. PAGE_TABLE_DEPTH, adev->vm_manager.num_level);
  201. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  202. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  203. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  204. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  205. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  206. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  207. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  208. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  209. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  210. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  211. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  212. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  213. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  214. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  215. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  216. PAGE_TABLE_BLOCK_SIZE,
  217. amdgpu_vm_block_size - 9);
  218. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_CNTL) + i, tmp);
  219. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32) + i*2, 0);
  220. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32) + i*2, 0);
  221. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32) + i*2,
  222. lower_32_bits(adev->vm_manager.max_pfn - 1));
  223. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32) + i*2,
  224. upper_32_bits(adev->vm_manager.max_pfn - 1));
  225. }
  226. return 0;
  227. }
  228. void mmhub_v1_0_gart_disable(struct amdgpu_device *adev)
  229. {
  230. u32 tmp;
  231. u32 i;
  232. /* Disable all tables */
  233. for (i = 0; i < 16; i++)
  234. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL) + i, 0);
  235. /* Setup TLB control */
  236. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL));
  237. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  238. tmp = REG_SET_FIELD(tmp,
  239. MC_VM_MX_L1_TLB_CNTL,
  240. ENABLE_ADVANCED_DRIVER_MODEL,
  241. 0);
  242. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  243. /* Setup L2 cache */
  244. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL));
  245. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  246. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL), tmp);
  247. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_CNTL3), 0);
  248. }
  249. /**
  250. * mmhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  251. *
  252. * @adev: amdgpu_device pointer
  253. * @value: true redirects VM faults to the default page
  254. */
  255. void mmhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev, bool value)
  256. {
  257. u32 tmp;
  258. tmp = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL));
  259. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  260. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  261. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  262. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  263. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  264. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  265. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  266. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  267. tmp = REG_SET_FIELD(tmp,
  268. VM_L2_PROTECTION_FAULT_CNTL,
  269. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  270. value);
  271. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  272. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  273. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  274. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  275. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  276. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  277. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  278. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  279. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  280. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  281. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  282. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  283. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL), tmp);
  284. }
  285. static uint32_t mmhub_v1_0_get_invalidate_req(unsigned int vm_id)
  286. {
  287. u32 req = 0;
  288. /* invalidate using legacy mode on vm_id*/
  289. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  290. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  291. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  292. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  293. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  294. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  295. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  296. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  297. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  298. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  299. return req;
  300. }
  301. static uint32_t mmhub_v1_0_get_vm_protection_bits(void)
  302. {
  303. return (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  304. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  305. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  306. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  307. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  308. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  309. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  310. }
  311. static int mmhub_v1_0_early_init(void *handle)
  312. {
  313. return 0;
  314. }
  315. static int mmhub_v1_0_late_init(void *handle)
  316. {
  317. return 0;
  318. }
  319. static int mmhub_v1_0_sw_init(void *handle)
  320. {
  321. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  322. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_MMHUB];
  323. hub->ctx0_ptb_addr_lo32 =
  324. SOC15_REG_OFFSET(MMHUB, 0,
  325. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  326. hub->ctx0_ptb_addr_hi32 =
  327. SOC15_REG_OFFSET(MMHUB, 0,
  328. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  329. hub->vm_inv_eng0_req =
  330. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_REQ);
  331. hub->vm_inv_eng0_ack =
  332. SOC15_REG_OFFSET(MMHUB, 0, mmVM_INVALIDATE_ENG0_ACK);
  333. hub->vm_context0_cntl =
  334. SOC15_REG_OFFSET(MMHUB, 0, mmVM_CONTEXT0_CNTL);
  335. hub->vm_l2_pro_fault_status =
  336. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  337. hub->vm_l2_pro_fault_cntl =
  338. SOC15_REG_OFFSET(MMHUB, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  339. hub->get_invalidate_req = mmhub_v1_0_get_invalidate_req;
  340. hub->get_vm_protection_bits = mmhub_v1_0_get_vm_protection_bits;
  341. return 0;
  342. }
  343. static int mmhub_v1_0_sw_fini(void *handle)
  344. {
  345. return 0;
  346. }
  347. static int mmhub_v1_0_hw_init(void *handle)
  348. {
  349. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  350. unsigned i;
  351. for (i = 0; i < 18; ++i) {
  352. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  353. mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32) +
  354. 2 * i, 0xffffffff);
  355. WREG32(SOC15_REG_OFFSET(MMHUB, 0,
  356. mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32) +
  357. 2 * i, 0x1f);
  358. }
  359. return 0;
  360. }
  361. static int mmhub_v1_0_hw_fini(void *handle)
  362. {
  363. return 0;
  364. }
  365. static int mmhub_v1_0_suspend(void *handle)
  366. {
  367. return 0;
  368. }
  369. static int mmhub_v1_0_resume(void *handle)
  370. {
  371. return 0;
  372. }
  373. static bool mmhub_v1_0_is_idle(void *handle)
  374. {
  375. return true;
  376. }
  377. static int mmhub_v1_0_wait_for_idle(void *handle)
  378. {
  379. return 0;
  380. }
  381. static int mmhub_v1_0_soft_reset(void *handle)
  382. {
  383. return 0;
  384. }
  385. static void mmhub_v1_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  386. bool enable)
  387. {
  388. uint32_t def, data, def1, data1, def2, data2;
  389. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  390. def1 = data1 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2));
  391. def2 = data2 = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2));
  392. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  393. data |= ATC_L2_MISC_CG__ENABLE_MASK;
  394. data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  395. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  396. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  397. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  398. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  399. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  400. data2 &= ~(DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  401. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  402. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  403. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  404. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  405. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  406. } else {
  407. data &= ~ATC_L2_MISC_CG__ENABLE_MASK;
  408. data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  409. DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  410. DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  411. DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  412. DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  413. DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  414. data2 |= (DAGB1_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |
  415. DAGB1_CNTL_MISC2__DISABLE_WRRET_CG_MASK |
  416. DAGB1_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |
  417. DAGB1_CNTL_MISC2__DISABLE_RDRET_CG_MASK |
  418. DAGB1_CNTL_MISC2__DISABLE_TLBWR_CG_MASK |
  419. DAGB1_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);
  420. }
  421. if (def != data)
  422. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  423. if (def1 != data1)
  424. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB0_CNTL_MISC2), data1);
  425. if (def2 != data2)
  426. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmDAGB1_CNTL_MISC2), data2);
  427. }
  428. static void athub_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  429. bool enable)
  430. {
  431. uint32_t def, data;
  432. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  433. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  434. data |= ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  435. else
  436. data &= ~ATHUB_MISC_CNTL__CG_ENABLE_MASK;
  437. if (def != data)
  438. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  439. }
  440. static void mmhub_v1_0_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  441. bool enable)
  442. {
  443. uint32_t def, data;
  444. def = data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  445. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  446. data |= ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  447. else
  448. data &= ~ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK;
  449. if (def != data)
  450. WREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG), data);
  451. }
  452. static void athub_update_medium_grain_light_sleep(struct amdgpu_device *adev,
  453. bool enable)
  454. {
  455. uint32_t def, data;
  456. def = data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  457. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) &&
  458. (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  459. data |= ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  460. else
  461. data &= ~ATHUB_MISC_CNTL__CG_MEM_LS_ENABLE_MASK;
  462. if(def != data)
  463. WREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL), data);
  464. }
  465. static int mmhub_v1_0_set_clockgating_state(void *handle,
  466. enum amd_clockgating_state state)
  467. {
  468. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  469. switch (adev->asic_type) {
  470. case CHIP_VEGA10:
  471. mmhub_v1_0_update_medium_grain_clock_gating(adev,
  472. state == AMD_CG_STATE_GATE ? true : false);
  473. athub_update_medium_grain_clock_gating(adev,
  474. state == AMD_CG_STATE_GATE ? true : false);
  475. mmhub_v1_0_update_medium_grain_light_sleep(adev,
  476. state == AMD_CG_STATE_GATE ? true : false);
  477. athub_update_medium_grain_light_sleep(adev,
  478. state == AMD_CG_STATE_GATE ? true : false);
  479. break;
  480. default:
  481. break;
  482. }
  483. return 0;
  484. }
  485. static void mmhub_v1_0_get_clockgating_state(void *handle, u32 *flags)
  486. {
  487. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  488. int data;
  489. if (amdgpu_sriov_vf(adev))
  490. *flags = 0;
  491. /* AMD_CG_SUPPORT_MC_MGCG */
  492. data = RREG32(SOC15_REG_OFFSET(ATHUB, 0, mmATHUB_MISC_CNTL));
  493. if (data & ATHUB_MISC_CNTL__CG_ENABLE_MASK)
  494. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  495. /* AMD_CG_SUPPORT_MC_LS */
  496. data = RREG32(SOC15_REG_OFFSET(MMHUB, 0, mmATC_L2_MISC_CG));
  497. if (data & ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK)
  498. *flags |= AMD_CG_SUPPORT_MC_LS;
  499. }
  500. static int mmhub_v1_0_set_powergating_state(void *handle,
  501. enum amd_powergating_state state)
  502. {
  503. return 0;
  504. }
  505. const struct amd_ip_funcs mmhub_v1_0_ip_funcs = {
  506. .name = "mmhub_v1_0",
  507. .early_init = mmhub_v1_0_early_init,
  508. .late_init = mmhub_v1_0_late_init,
  509. .sw_init = mmhub_v1_0_sw_init,
  510. .sw_fini = mmhub_v1_0_sw_fini,
  511. .hw_init = mmhub_v1_0_hw_init,
  512. .hw_fini = mmhub_v1_0_hw_fini,
  513. .suspend = mmhub_v1_0_suspend,
  514. .resume = mmhub_v1_0_resume,
  515. .is_idle = mmhub_v1_0_is_idle,
  516. .wait_for_idle = mmhub_v1_0_wait_for_idle,
  517. .soft_reset = mmhub_v1_0_soft_reset,
  518. .set_clockgating_state = mmhub_v1_0_set_clockgating_state,
  519. .set_powergating_state = mmhub_v1_0_set_powergating_state,
  520. .get_clockgating_state = mmhub_v1_0_get_clockgating_state,
  521. };
  522. const struct amdgpu_ip_block_version mmhub_v1_0_ip_block =
  523. {
  524. .type = AMD_IP_BLOCK_TYPE_MMHUB,
  525. .major = 1,
  526. .minor = 0,
  527. .rev = 0,
  528. .funcs = &mmhub_v1_0_ip_funcs,
  529. };