gfxhub_v1_0.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "gfxhub_v1_0.h"
  25. #include "vega10/soc15ip.h"
  26. #include "vega10/GC/gc_9_0_offset.h"
  27. #include "vega10/GC/gc_9_0_sh_mask.h"
  28. #include "vega10/GC/gc_9_0_default.h"
  29. #include "vega10/vega10_enum.h"
  30. #include "soc15_common.h"
  31. int gfxhub_v1_0_gart_enable(struct amdgpu_device *adev)
  32. {
  33. u32 tmp;
  34. u64 value;
  35. u32 i;
  36. /* Program MC. */
  37. /* Update configuration */
  38. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR),
  39. adev->mc.vram_start >> 18);
  40. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR),
  41. adev->mc.vram_end >> 18);
  42. value = adev->vram_scratch.gpu_addr - adev->mc.vram_start
  43. + adev->vm_manager.vram_base_offset;
  44. WREG32(SOC15_REG_OFFSET(GC, 0,
  45. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB),
  46. (u32)(value >> 12));
  47. WREG32(SOC15_REG_OFFSET(GC, 0,
  48. mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB),
  49. (u32)(value >> 44));
  50. if (amdgpu_sriov_vf(adev)) {
  51. /* MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are VF copy registers so
  52. vbios post doesn't program them, for SRIOV driver need to program them */
  53. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_FB_LOCATION_BASE),
  54. adev->mc.vram_start >> 24);
  55. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_FB_LOCATION_TOP),
  56. adev->mc.vram_end >> 24);
  57. }
  58. /* Disable AGP. */
  59. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_BASE), 0);
  60. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_TOP), 0);
  61. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_AGP_BOT), 0xFFFFFFFF);
  62. /* GART Enable. */
  63. /* Setup TLB control */
  64. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL));
  65. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  66. tmp = REG_SET_FIELD(tmp,
  67. MC_VM_MX_L1_TLB_CNTL,
  68. SYSTEM_ACCESS_MODE,
  69. 3);
  70. tmp = REG_SET_FIELD(tmp,
  71. MC_VM_MX_L1_TLB_CNTL,
  72. ENABLE_ADVANCED_DRIVER_MODEL,
  73. 1);
  74. tmp = REG_SET_FIELD(tmp,
  75. MC_VM_MX_L1_TLB_CNTL,
  76. SYSTEM_APERTURE_UNMAPPED_ACCESS,
  77. 0);
  78. tmp = REG_SET_FIELD(tmp,
  79. MC_VM_MX_L1_TLB_CNTL,
  80. ECO_BITS,
  81. 0);
  82. tmp = REG_SET_FIELD(tmp,
  83. MC_VM_MX_L1_TLB_CNTL,
  84. MTYPE,
  85. MTYPE_UC);/* XXX for emulation. */
  86. tmp = REG_SET_FIELD(tmp,
  87. MC_VM_MX_L1_TLB_CNTL,
  88. ATC_EN,
  89. 1);
  90. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  91. /* Setup L2 cache */
  92. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL));
  93. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  94. tmp = REG_SET_FIELD(tmp,
  95. VM_L2_CNTL,
  96. ENABLE_L2_FRAGMENT_PROCESSING,
  97. 0);
  98. tmp = REG_SET_FIELD(tmp,
  99. VM_L2_CNTL,
  100. L2_PDE0_CACHE_TAG_GENERATION_MODE,
  101. 0);/* XXX for emulation, Refer to closed source code.*/
  102. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  103. tmp = REG_SET_FIELD(tmp,
  104. VM_L2_CNTL,
  105. CONTEXT1_IDENTITY_ACCESS_MODE,
  106. 1);
  107. tmp = REG_SET_FIELD(tmp,
  108. VM_L2_CNTL,
  109. IDENTITY_MODE_FRAGMENT_SIZE,
  110. 0);
  111. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL), tmp);
  112. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL2));
  113. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  114. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  115. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL2), tmp);
  116. tmp = mmVM_L2_CNTL3_DEFAULT;
  117. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL3), tmp);
  118. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL4));
  119. tmp = REG_SET_FIELD(tmp,
  120. VM_L2_CNTL4,
  121. VMC_TAP_PDE_REQUEST_PHYSICAL,
  122. 0);
  123. tmp = REG_SET_FIELD(tmp,
  124. VM_L2_CNTL4,
  125. VMC_TAP_PTE_REQUEST_PHYSICAL,
  126. 0);
  127. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL4), tmp);
  128. /* setup context0 */
  129. WREG32(SOC15_REG_OFFSET(GC, 0,
  130. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32),
  131. (u32)(adev->mc.gtt_start >> 12));
  132. WREG32(SOC15_REG_OFFSET(GC, 0,
  133. mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32),
  134. (u32)(adev->mc.gtt_start >> 44));
  135. WREG32(SOC15_REG_OFFSET(GC, 0,
  136. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32),
  137. (u32)(adev->mc.gtt_end >> 12));
  138. WREG32(SOC15_REG_OFFSET(GC, 0,
  139. mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32),
  140. (u32)(adev->mc.gtt_end >> 44));
  141. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  142. value = adev->gart.table_addr - adev->mc.vram_start
  143. + adev->vm_manager.vram_base_offset;
  144. value &= 0x0000FFFFFFFFF000ULL;
  145. value |= 0x1; /*valid bit*/
  146. WREG32(SOC15_REG_OFFSET(GC, 0,
  147. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32),
  148. (u32)value);
  149. WREG32(SOC15_REG_OFFSET(GC, 0,
  150. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32),
  151. (u32)(value >> 32));
  152. WREG32(SOC15_REG_OFFSET(GC, 0,
  153. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32),
  154. (u32)(adev->dummy_page.addr >> 12));
  155. WREG32(SOC15_REG_OFFSET(GC, 0,
  156. mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32),
  157. (u32)((u64)adev->dummy_page.addr >> 44));
  158. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL2));
  159. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL2,
  160. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY,
  161. 1);
  162. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL2), tmp);
  163. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL));
  164. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  165. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  166. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL), tmp);
  167. /* Disable identity aperture.*/
  168. WREG32(SOC15_REG_OFFSET(GC, 0,
  169. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32), 0XFFFFFFFF);
  170. WREG32(SOC15_REG_OFFSET(GC, 0,
  171. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32), 0x0000000F);
  172. WREG32(SOC15_REG_OFFSET(GC, 0,
  173. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32), 0);
  174. WREG32(SOC15_REG_OFFSET(GC, 0,
  175. mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32), 0);
  176. WREG32(SOC15_REG_OFFSET(GC, 0,
  177. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32), 0);
  178. WREG32(SOC15_REG_OFFSET(GC, 0,
  179. mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32), 0);
  180. for (i = 0; i <= 14; i++) {
  181. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL) + i);
  182. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  183. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
  184. adev->vm_manager.num_level);
  185. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  186. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  187. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  188. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  189. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  190. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  191. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  192. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  193. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  194. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  195. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  196. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  197. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  198. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  199. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  200. PAGE_TABLE_BLOCK_SIZE,
  201. amdgpu_vm_block_size - 9);
  202. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL) + i, tmp);
  203. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32) + i*2, 0);
  204. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32) + i*2, 0);
  205. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32) + i*2,
  206. lower_32_bits(adev->vm_manager.max_pfn - 1));
  207. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32) + i*2,
  208. upper_32_bits(adev->vm_manager.max_pfn - 1));
  209. }
  210. return 0;
  211. }
  212. void gfxhub_v1_0_gart_disable(struct amdgpu_device *adev)
  213. {
  214. u32 tmp;
  215. u32 i;
  216. /* Disable all tables */
  217. for (i = 0; i < 16; i++)
  218. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL) + i, 0);
  219. /* Setup TLB control */
  220. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL));
  221. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  222. tmp = REG_SET_FIELD(tmp,
  223. MC_VM_MX_L1_TLB_CNTL,
  224. ENABLE_ADVANCED_DRIVER_MODEL,
  225. 0);
  226. WREG32(SOC15_REG_OFFSET(GC, 0, mmMC_VM_MX_L1_TLB_CNTL), tmp);
  227. /* Setup L2 cache */
  228. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL));
  229. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  230. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL), tmp);
  231. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_CNTL3), 0);
  232. }
  233. /**
  234. * gfxhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  235. *
  236. * @adev: amdgpu_device pointer
  237. * @value: true redirects VM faults to the default page
  238. */
  239. void gfxhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev,
  240. bool value)
  241. {
  242. u32 tmp;
  243. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL));
  244. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  245. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  246. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  247. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  248. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  249. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  250. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  251. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  252. tmp = REG_SET_FIELD(tmp,
  253. VM_L2_PROTECTION_FAULT_CNTL,
  254. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  255. value);
  256. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  257. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  258. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  259. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  260. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  261. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  262. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  263. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  264. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  265. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  266. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  267. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  268. WREG32(SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL), tmp);
  269. }
  270. static uint32_t gfxhub_v1_0_get_invalidate_req(unsigned int vm_id)
  271. {
  272. u32 req = 0;
  273. /* invalidate using legacy mode on vm_id*/
  274. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  275. PER_VMID_INVALIDATE_REQ, 1 << vm_id);
  276. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, FLUSH_TYPE, 0);
  277. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PTES, 1);
  278. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE0, 1);
  279. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE1, 1);
  280. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L2_PDE2, 1);
  281. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ, INVALIDATE_L1_PTES, 1);
  282. req = REG_SET_FIELD(req, VM_INVALIDATE_ENG0_REQ,
  283. CLEAR_PROTECTION_FAULT_STATUS_ADDR, 0);
  284. return req;
  285. }
  286. static uint32_t gfxhub_v1_0_get_vm_protection_bits(void)
  287. {
  288. return (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  289. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  290. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  291. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  292. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  293. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  294. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  295. }
  296. static int gfxhub_v1_0_early_init(void *handle)
  297. {
  298. return 0;
  299. }
  300. static int gfxhub_v1_0_late_init(void *handle)
  301. {
  302. return 0;
  303. }
  304. static int gfxhub_v1_0_sw_init(void *handle)
  305. {
  306. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  307. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_GFXHUB];
  308. hub->ctx0_ptb_addr_lo32 =
  309. SOC15_REG_OFFSET(GC, 0,
  310. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  311. hub->ctx0_ptb_addr_hi32 =
  312. SOC15_REG_OFFSET(GC, 0,
  313. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  314. hub->vm_inv_eng0_req =
  315. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_REQ);
  316. hub->vm_inv_eng0_ack =
  317. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ACK);
  318. hub->vm_context0_cntl =
  319. SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL);
  320. hub->vm_l2_pro_fault_status =
  321. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  322. hub->vm_l2_pro_fault_cntl =
  323. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  324. hub->get_invalidate_req = gfxhub_v1_0_get_invalidate_req;
  325. hub->get_vm_protection_bits = gfxhub_v1_0_get_vm_protection_bits;
  326. return 0;
  327. }
  328. static int gfxhub_v1_0_sw_fini(void *handle)
  329. {
  330. return 0;
  331. }
  332. static int gfxhub_v1_0_hw_init(void *handle)
  333. {
  334. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  335. unsigned i;
  336. for (i = 0 ; i < 18; ++i) {
  337. WREG32(SOC15_REG_OFFSET(GC, 0,
  338. mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32) +
  339. 2 * i, 0xffffffff);
  340. WREG32(SOC15_REG_OFFSET(GC, 0,
  341. mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32) +
  342. 2 * i, 0x1f);
  343. }
  344. return 0;
  345. }
  346. static int gfxhub_v1_0_hw_fini(void *handle)
  347. {
  348. return 0;
  349. }
  350. static int gfxhub_v1_0_suspend(void *handle)
  351. {
  352. return 0;
  353. }
  354. static int gfxhub_v1_0_resume(void *handle)
  355. {
  356. return 0;
  357. }
  358. static bool gfxhub_v1_0_is_idle(void *handle)
  359. {
  360. return true;
  361. }
  362. static int gfxhub_v1_0_wait_for_idle(void *handle)
  363. {
  364. return 0;
  365. }
  366. static int gfxhub_v1_0_soft_reset(void *handle)
  367. {
  368. return 0;
  369. }
  370. static int gfxhub_v1_0_set_clockgating_state(void *handle,
  371. enum amd_clockgating_state state)
  372. {
  373. return 0;
  374. }
  375. static int gfxhub_v1_0_set_powergating_state(void *handle,
  376. enum amd_powergating_state state)
  377. {
  378. return 0;
  379. }
  380. const struct amd_ip_funcs gfxhub_v1_0_ip_funcs = {
  381. .name = "gfxhub_v1_0",
  382. .early_init = gfxhub_v1_0_early_init,
  383. .late_init = gfxhub_v1_0_late_init,
  384. .sw_init = gfxhub_v1_0_sw_init,
  385. .sw_fini = gfxhub_v1_0_sw_fini,
  386. .hw_init = gfxhub_v1_0_hw_init,
  387. .hw_fini = gfxhub_v1_0_hw_fini,
  388. .suspend = gfxhub_v1_0_suspend,
  389. .resume = gfxhub_v1_0_resume,
  390. .is_idle = gfxhub_v1_0_is_idle,
  391. .wait_for_idle = gfxhub_v1_0_wait_for_idle,
  392. .soft_reset = gfxhub_v1_0_soft_reset,
  393. .set_clockgating_state = gfxhub_v1_0_set_clockgating_state,
  394. .set_powergating_state = gfxhub_v1_0_set_powergating_state,
  395. };
  396. const struct amdgpu_ip_block_version gfxhub_v1_0_ip_block =
  397. {
  398. .type = AMD_IP_BLOCK_TYPE_GFXHUB,
  399. .major = 1,
  400. .minor = 0,
  401. .rev = 0,
  402. .funcs = &gfxhub_v1_0_ip_funcs,
  403. };