gfx_v9_0.c 130 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define GFX9_NUM_SE 4
  40. #define RLCG_UCODE_LOADING_START_ADDRESS 0x2000
  41. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  42. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  43. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  44. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  45. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  46. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  47. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  48. {
  49. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  50. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  51. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  52. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  53. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  54. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  55. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  56. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  57. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  58. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  59. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  60. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  61. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  62. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  63. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  64. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  65. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  66. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  67. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  68. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  69. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  70. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  71. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  72. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  73. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  74. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  75. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  76. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  77. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  78. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  79. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  80. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  81. };
  82. static const u32 golden_settings_gc_9_0[] =
  83. {
  84. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  85. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  86. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  87. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  88. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  89. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  90. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  91. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  92. };
  93. static const u32 golden_settings_gc_9_0_vg10[] =
  94. {
  95. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  96. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  97. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  98. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  99. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  100. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  101. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  102. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  103. };
  104. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  105. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  106. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  107. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  108. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  109. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  110. struct amdgpu_cu_info *cu_info);
  111. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  112. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  113. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  114. {
  115. switch (adev->asic_type) {
  116. case CHIP_VEGA10:
  117. amdgpu_program_register_sequence(adev,
  118. golden_settings_gc_9_0,
  119. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  120. amdgpu_program_register_sequence(adev,
  121. golden_settings_gc_9_0_vg10,
  122. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  123. break;
  124. default:
  125. break;
  126. }
  127. }
  128. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  129. {
  130. adev->gfx.scratch.num_reg = 7;
  131. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  132. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  133. }
  134. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  135. bool wc, uint32_t reg, uint32_t val)
  136. {
  137. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  138. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  139. WRITE_DATA_DST_SEL(0) |
  140. (wc ? WR_CONFIRM : 0));
  141. amdgpu_ring_write(ring, reg);
  142. amdgpu_ring_write(ring, 0);
  143. amdgpu_ring_write(ring, val);
  144. }
  145. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  146. int mem_space, int opt, uint32_t addr0,
  147. uint32_t addr1, uint32_t ref, uint32_t mask,
  148. uint32_t inv)
  149. {
  150. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  151. amdgpu_ring_write(ring,
  152. /* memory (1) or register (0) */
  153. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  154. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  155. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  156. WAIT_REG_MEM_ENGINE(eng_sel)));
  157. if (mem_space)
  158. BUG_ON(addr0 & 0x3); /* Dword align */
  159. amdgpu_ring_write(ring, addr0);
  160. amdgpu_ring_write(ring, addr1);
  161. amdgpu_ring_write(ring, ref);
  162. amdgpu_ring_write(ring, mask);
  163. amdgpu_ring_write(ring, inv); /* poll interval */
  164. }
  165. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  166. {
  167. struct amdgpu_device *adev = ring->adev;
  168. uint32_t scratch;
  169. uint32_t tmp = 0;
  170. unsigned i;
  171. int r;
  172. r = amdgpu_gfx_scratch_get(adev, &scratch);
  173. if (r) {
  174. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  175. return r;
  176. }
  177. WREG32(scratch, 0xCAFEDEAD);
  178. r = amdgpu_ring_alloc(ring, 3);
  179. if (r) {
  180. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  181. ring->idx, r);
  182. amdgpu_gfx_scratch_free(adev, scratch);
  183. return r;
  184. }
  185. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  186. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  187. amdgpu_ring_write(ring, 0xDEADBEEF);
  188. amdgpu_ring_commit(ring);
  189. for (i = 0; i < adev->usec_timeout; i++) {
  190. tmp = RREG32(scratch);
  191. if (tmp == 0xDEADBEEF)
  192. break;
  193. DRM_UDELAY(1);
  194. }
  195. if (i < adev->usec_timeout) {
  196. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  197. ring->idx, i);
  198. } else {
  199. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  200. ring->idx, scratch, tmp);
  201. r = -EINVAL;
  202. }
  203. amdgpu_gfx_scratch_free(adev, scratch);
  204. return r;
  205. }
  206. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  207. {
  208. struct amdgpu_device *adev = ring->adev;
  209. struct amdgpu_ib ib;
  210. struct dma_fence *f = NULL;
  211. uint32_t scratch;
  212. uint32_t tmp = 0;
  213. long r;
  214. r = amdgpu_gfx_scratch_get(adev, &scratch);
  215. if (r) {
  216. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  217. return r;
  218. }
  219. WREG32(scratch, 0xCAFEDEAD);
  220. memset(&ib, 0, sizeof(ib));
  221. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  222. if (r) {
  223. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  224. goto err1;
  225. }
  226. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  227. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  228. ib.ptr[2] = 0xDEADBEEF;
  229. ib.length_dw = 3;
  230. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  231. if (r)
  232. goto err2;
  233. r = dma_fence_wait_timeout(f, false, timeout);
  234. if (r == 0) {
  235. DRM_ERROR("amdgpu: IB test timed out.\n");
  236. r = -ETIMEDOUT;
  237. goto err2;
  238. } else if (r < 0) {
  239. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  240. goto err2;
  241. }
  242. tmp = RREG32(scratch);
  243. if (tmp == 0xDEADBEEF) {
  244. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  245. r = 0;
  246. } else {
  247. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  248. scratch, tmp);
  249. r = -EINVAL;
  250. }
  251. err2:
  252. amdgpu_ib_free(adev, &ib, NULL);
  253. dma_fence_put(f);
  254. err1:
  255. amdgpu_gfx_scratch_free(adev, scratch);
  256. return r;
  257. }
  258. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  259. {
  260. const char *chip_name;
  261. char fw_name[30];
  262. int err;
  263. struct amdgpu_firmware_info *info = NULL;
  264. const struct common_firmware_header *header = NULL;
  265. const struct gfx_firmware_header_v1_0 *cp_hdr;
  266. DRM_DEBUG("\n");
  267. switch (adev->asic_type) {
  268. case CHIP_VEGA10:
  269. chip_name = "vega10";
  270. break;
  271. default:
  272. BUG();
  273. }
  274. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  275. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  276. if (err)
  277. goto out;
  278. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  279. if (err)
  280. goto out;
  281. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  282. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  283. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  284. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  285. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  286. if (err)
  287. goto out;
  288. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  289. if (err)
  290. goto out;
  291. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  292. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  293. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  294. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  295. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  296. if (err)
  297. goto out;
  298. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  299. if (err)
  300. goto out;
  301. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  302. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  303. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  304. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  305. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  306. if (err)
  307. goto out;
  308. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  309. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  310. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  311. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  312. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  313. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  314. if (err)
  315. goto out;
  316. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  317. if (err)
  318. goto out;
  319. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  320. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  321. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  322. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  323. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  324. if (!err) {
  325. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  326. if (err)
  327. goto out;
  328. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  329. adev->gfx.mec2_fw->data;
  330. adev->gfx.mec2_fw_version =
  331. le32_to_cpu(cp_hdr->header.ucode_version);
  332. adev->gfx.mec2_feature_version =
  333. le32_to_cpu(cp_hdr->ucode_feature_version);
  334. } else {
  335. err = 0;
  336. adev->gfx.mec2_fw = NULL;
  337. }
  338. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  339. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  340. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  341. info->fw = adev->gfx.pfp_fw;
  342. header = (const struct common_firmware_header *)info->fw->data;
  343. adev->firmware.fw_size +=
  344. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  345. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  346. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  347. info->fw = adev->gfx.me_fw;
  348. header = (const struct common_firmware_header *)info->fw->data;
  349. adev->firmware.fw_size +=
  350. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  351. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  352. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  353. info->fw = adev->gfx.ce_fw;
  354. header = (const struct common_firmware_header *)info->fw->data;
  355. adev->firmware.fw_size +=
  356. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  357. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  358. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  359. info->fw = adev->gfx.rlc_fw;
  360. header = (const struct common_firmware_header *)info->fw->data;
  361. adev->firmware.fw_size +=
  362. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  363. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  364. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  365. info->fw = adev->gfx.mec_fw;
  366. header = (const struct common_firmware_header *)info->fw->data;
  367. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  368. adev->firmware.fw_size +=
  369. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  370. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  371. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  372. info->fw = adev->gfx.mec_fw;
  373. adev->firmware.fw_size +=
  374. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  375. if (adev->gfx.mec2_fw) {
  376. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  377. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  378. info->fw = adev->gfx.mec2_fw;
  379. header = (const struct common_firmware_header *)info->fw->data;
  380. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  381. adev->firmware.fw_size +=
  382. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  383. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  384. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  385. info->fw = adev->gfx.mec2_fw;
  386. adev->firmware.fw_size +=
  387. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  388. }
  389. }
  390. out:
  391. if (err) {
  392. dev_err(adev->dev,
  393. "gfx9: Failed to load firmware \"%s\"\n",
  394. fw_name);
  395. release_firmware(adev->gfx.pfp_fw);
  396. adev->gfx.pfp_fw = NULL;
  397. release_firmware(adev->gfx.me_fw);
  398. adev->gfx.me_fw = NULL;
  399. release_firmware(adev->gfx.ce_fw);
  400. adev->gfx.ce_fw = NULL;
  401. release_firmware(adev->gfx.rlc_fw);
  402. adev->gfx.rlc_fw = NULL;
  403. release_firmware(adev->gfx.mec_fw);
  404. adev->gfx.mec_fw = NULL;
  405. release_firmware(adev->gfx.mec2_fw);
  406. adev->gfx.mec2_fw = NULL;
  407. }
  408. return err;
  409. }
  410. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  411. {
  412. int r;
  413. if (adev->gfx.mec.hpd_eop_obj) {
  414. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  415. if (unlikely(r != 0))
  416. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  417. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  418. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  419. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  420. adev->gfx.mec.hpd_eop_obj = NULL;
  421. }
  422. if (adev->gfx.mec.mec_fw_obj) {
  423. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  424. if (unlikely(r != 0))
  425. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  426. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  427. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  428. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  429. adev->gfx.mec.mec_fw_obj = NULL;
  430. }
  431. }
  432. #define MEC_HPD_SIZE 2048
  433. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  434. {
  435. int r;
  436. u32 *hpd;
  437. const __le32 *fw_data;
  438. unsigned fw_size;
  439. u32 *fw;
  440. const struct gfx_firmware_header_v1_0 *mec_hdr;
  441. /*
  442. * we assign only 1 pipe because all other pipes will
  443. * be handled by KFD
  444. */
  445. adev->gfx.mec.num_mec = 1;
  446. adev->gfx.mec.num_pipe = 1;
  447. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  448. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  449. r = amdgpu_bo_create(adev,
  450. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  451. PAGE_SIZE, true,
  452. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  453. &adev->gfx.mec.hpd_eop_obj);
  454. if (r) {
  455. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  456. return r;
  457. }
  458. }
  459. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  460. if (unlikely(r != 0)) {
  461. gfx_v9_0_mec_fini(adev);
  462. return r;
  463. }
  464. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  465. &adev->gfx.mec.hpd_eop_gpu_addr);
  466. if (r) {
  467. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  468. gfx_v9_0_mec_fini(adev);
  469. return r;
  470. }
  471. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  472. if (r) {
  473. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  474. gfx_v9_0_mec_fini(adev);
  475. return r;
  476. }
  477. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  478. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  479. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  480. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  481. fw_data = (const __le32 *)
  482. (adev->gfx.mec_fw->data +
  483. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  484. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  485. if (adev->gfx.mec.mec_fw_obj == NULL) {
  486. r = amdgpu_bo_create(adev,
  487. mec_hdr->header.ucode_size_bytes,
  488. PAGE_SIZE, true,
  489. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  490. &adev->gfx.mec.mec_fw_obj);
  491. if (r) {
  492. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  493. return r;
  494. }
  495. }
  496. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  497. if (unlikely(r != 0)) {
  498. gfx_v9_0_mec_fini(adev);
  499. return r;
  500. }
  501. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  502. &adev->gfx.mec.mec_fw_gpu_addr);
  503. if (r) {
  504. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  505. gfx_v9_0_mec_fini(adev);
  506. return r;
  507. }
  508. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  509. if (r) {
  510. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  511. gfx_v9_0_mec_fini(adev);
  512. return r;
  513. }
  514. memcpy(fw, fw_data, fw_size);
  515. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  516. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  517. return 0;
  518. }
  519. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  520. {
  521. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  522. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  523. }
  524. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  525. {
  526. int r;
  527. u32 *hpd;
  528. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  529. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  530. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  531. &kiq->eop_gpu_addr, (void **)&hpd);
  532. if (r) {
  533. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  534. return r;
  535. }
  536. memset(hpd, 0, MEC_HPD_SIZE);
  537. r = amdgpu_bo_reserve(kiq->eop_obj, false);
  538. if (unlikely(r != 0))
  539. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  540. amdgpu_bo_kunmap(kiq->eop_obj);
  541. amdgpu_bo_unreserve(kiq->eop_obj);
  542. return 0;
  543. }
  544. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  545. struct amdgpu_ring *ring,
  546. struct amdgpu_irq_src *irq)
  547. {
  548. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  549. int r = 0;
  550. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  551. if (r)
  552. return r;
  553. ring->adev = NULL;
  554. ring->ring_obj = NULL;
  555. ring->use_doorbell = true;
  556. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  557. if (adev->gfx.mec2_fw) {
  558. ring->me = 2;
  559. ring->pipe = 0;
  560. } else {
  561. ring->me = 1;
  562. ring->pipe = 1;
  563. }
  564. irq->data = ring;
  565. ring->queue = 0;
  566. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  567. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  568. r = amdgpu_ring_init(adev, ring, 1024,
  569. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  570. if (r)
  571. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  572. return r;
  573. }
  574. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  575. struct amdgpu_irq_src *irq)
  576. {
  577. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  578. amdgpu_ring_fini(ring);
  579. irq->data = NULL;
  580. }
  581. /* create MQD for each compute queue */
  582. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  583. {
  584. struct amdgpu_ring *ring = NULL;
  585. int r, i;
  586. /* create MQD for KIQ */
  587. ring = &adev->gfx.kiq.ring;
  588. if (!ring->mqd_obj) {
  589. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  590. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  591. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  592. if (r) {
  593. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  594. return r;
  595. }
  596. /*TODO: prepare MQD backup */
  597. }
  598. /* create MQD for each KCQ */
  599. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  600. ring = &adev->gfx.compute_ring[i];
  601. if (!ring->mqd_obj) {
  602. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  603. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  604. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  605. if (r) {
  606. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  607. return r;
  608. }
  609. /* TODO: prepare MQD backup */
  610. }
  611. }
  612. return 0;
  613. }
  614. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  615. {
  616. struct amdgpu_ring *ring = NULL;
  617. int i;
  618. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  619. ring = &adev->gfx.compute_ring[i];
  620. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  621. }
  622. ring = &adev->gfx.kiq.ring;
  623. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  624. }
  625. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  626. {
  627. WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_INDEX),
  628. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  629. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  630. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  631. (SQ_IND_INDEX__FORCE_READ_MASK));
  632. return RREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_DATA));
  633. }
  634. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  635. uint32_t wave, uint32_t thread,
  636. uint32_t regno, uint32_t num, uint32_t *out)
  637. {
  638. WREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_INDEX),
  639. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  640. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  641. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  642. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  643. (SQ_IND_INDEX__FORCE_READ_MASK) |
  644. (SQ_IND_INDEX__AUTO_INCR_MASK));
  645. while (num--)
  646. *(out++) = RREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_IND_DATA));
  647. }
  648. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  649. {
  650. /* type 1 wave data */
  651. dst[(*no_fields)++] = 1;
  652. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  653. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  654. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  655. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  656. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  657. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  658. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  659. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  660. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  661. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  662. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  663. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  664. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  665. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  666. }
  667. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  668. uint32_t wave, uint32_t start,
  669. uint32_t size, uint32_t *dst)
  670. {
  671. wave_read_regs(
  672. adev, simd, wave, 0,
  673. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  674. }
  675. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  676. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  677. .select_se_sh = &gfx_v9_0_select_se_sh,
  678. .read_wave_data = &gfx_v9_0_read_wave_data,
  679. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  680. };
  681. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  682. {
  683. u32 gb_addr_config;
  684. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  685. switch (adev->asic_type) {
  686. case CHIP_VEGA10:
  687. adev->gfx.config.max_shader_engines = 4;
  688. adev->gfx.config.max_tile_pipes = 8; //??
  689. adev->gfx.config.max_cu_per_sh = 16;
  690. adev->gfx.config.max_sh_per_se = 1;
  691. adev->gfx.config.max_backends_per_se = 4;
  692. adev->gfx.config.max_texture_channel_caches = 16;
  693. adev->gfx.config.max_gprs = 256;
  694. adev->gfx.config.max_gs_threads = 32;
  695. adev->gfx.config.max_hw_contexts = 8;
  696. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  697. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  698. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  699. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  700. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  701. break;
  702. default:
  703. BUG();
  704. break;
  705. }
  706. adev->gfx.config.gb_addr_config = gb_addr_config;
  707. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  708. REG_GET_FIELD(
  709. adev->gfx.config.gb_addr_config,
  710. GB_ADDR_CONFIG,
  711. NUM_PIPES);
  712. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  713. REG_GET_FIELD(
  714. adev->gfx.config.gb_addr_config,
  715. GB_ADDR_CONFIG,
  716. NUM_BANKS);
  717. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  718. REG_GET_FIELD(
  719. adev->gfx.config.gb_addr_config,
  720. GB_ADDR_CONFIG,
  721. MAX_COMPRESSED_FRAGS);
  722. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  723. REG_GET_FIELD(
  724. adev->gfx.config.gb_addr_config,
  725. GB_ADDR_CONFIG,
  726. NUM_RB_PER_SE);
  727. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  728. REG_GET_FIELD(
  729. adev->gfx.config.gb_addr_config,
  730. GB_ADDR_CONFIG,
  731. NUM_SHADER_ENGINES);
  732. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  733. REG_GET_FIELD(
  734. adev->gfx.config.gb_addr_config,
  735. GB_ADDR_CONFIG,
  736. PIPE_INTERLEAVE_SIZE));
  737. }
  738. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  739. struct amdgpu_ngg_buf *ngg_buf,
  740. int size_se,
  741. int default_size_se)
  742. {
  743. int r;
  744. if (size_se < 0) {
  745. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  746. return -EINVAL;
  747. }
  748. size_se = size_se ? size_se : default_size_se;
  749. ngg_buf->size = size_se * GFX9_NUM_SE;
  750. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  751. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  752. &ngg_buf->bo,
  753. &ngg_buf->gpu_addr,
  754. NULL);
  755. if (r) {
  756. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  757. return r;
  758. }
  759. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  760. return r;
  761. }
  762. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  763. {
  764. int i;
  765. for (i = 0; i < NGG_BUF_MAX; i++)
  766. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  767. &adev->gfx.ngg.buf[i].gpu_addr,
  768. NULL);
  769. memset(&adev->gfx.ngg.buf[0], 0,
  770. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  771. adev->gfx.ngg.init = false;
  772. return 0;
  773. }
  774. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  775. {
  776. int r;
  777. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  778. return 0;
  779. /* GDS reserve memory: 64 bytes alignment */
  780. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  781. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  782. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  783. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  784. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  785. /* Primitive Buffer */
  786. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[PRIM],
  787. amdgpu_prim_buf_per_se,
  788. 64 * 1024);
  789. if (r) {
  790. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  791. goto err;
  792. }
  793. /* Position Buffer */
  794. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[POS],
  795. amdgpu_pos_buf_per_se,
  796. 256 * 1024);
  797. if (r) {
  798. dev_err(adev->dev, "Failed to create Position Buffer\n");
  799. goto err;
  800. }
  801. /* Control Sideband */
  802. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[CNTL],
  803. amdgpu_cntl_sb_buf_per_se,
  804. 256);
  805. if (r) {
  806. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  807. goto err;
  808. }
  809. /* Parameter Cache, not created by default */
  810. if (amdgpu_param_buf_per_se <= 0)
  811. goto out;
  812. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[PARAM],
  813. amdgpu_param_buf_per_se,
  814. 512 * 1024);
  815. if (r) {
  816. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  817. goto err;
  818. }
  819. out:
  820. adev->gfx.ngg.init = true;
  821. return 0;
  822. err:
  823. gfx_v9_0_ngg_fini(adev);
  824. return r;
  825. }
  826. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  827. {
  828. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  829. int r;
  830. u32 data;
  831. u32 size;
  832. u32 base;
  833. if (!amdgpu_ngg)
  834. return 0;
  835. /* Program buffer size */
  836. data = 0;
  837. size = adev->gfx.ngg.buf[PRIM].size / 256;
  838. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  839. size = adev->gfx.ngg.buf[POS].size / 256;
  840. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  841. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_BUF_RESOURCE_1), data);
  842. data = 0;
  843. size = adev->gfx.ngg.buf[CNTL].size / 256;
  844. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  845. size = adev->gfx.ngg.buf[PARAM].size / 1024;
  846. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  847. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_BUF_RESOURCE_2), data);
  848. /* Program buffer base address */
  849. base = lower_32_bits(adev->gfx.ngg.buf[PRIM].gpu_addr);
  850. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  851. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_INDEX_BUF_BASE), data);
  852. base = upper_32_bits(adev->gfx.ngg.buf[PRIM].gpu_addr);
  853. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  854. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_INDEX_BUF_BASE_HI), data);
  855. base = lower_32_bits(adev->gfx.ngg.buf[POS].gpu_addr);
  856. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  857. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_POS_BUF_BASE), data);
  858. base = upper_32_bits(adev->gfx.ngg.buf[POS].gpu_addr);
  859. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  860. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_POS_BUF_BASE_HI), data);
  861. base = lower_32_bits(adev->gfx.ngg.buf[CNTL].gpu_addr);
  862. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  863. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_CNTL_SB_BUF_BASE), data);
  864. base = upper_32_bits(adev->gfx.ngg.buf[CNTL].gpu_addr);
  865. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  866. WREG32(SOC15_REG_OFFSET(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI), data);
  867. /* Clear GDS reserved memory */
  868. r = amdgpu_ring_alloc(ring, 17);
  869. if (r) {
  870. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  871. ring->idx, r);
  872. return r;
  873. }
  874. gfx_v9_0_write_data_to_reg(ring, 0, false,
  875. amdgpu_gds_reg_offset[0].mem_size,
  876. (adev->gds.mem.total_size +
  877. adev->gfx.ngg.gds_reserve_size) >>
  878. AMDGPU_GDS_SHIFT);
  879. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  880. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  881. PACKET3_DMA_DATA_SRC_SEL(2)));
  882. amdgpu_ring_write(ring, 0);
  883. amdgpu_ring_write(ring, 0);
  884. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  885. amdgpu_ring_write(ring, 0);
  886. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  887. gfx_v9_0_write_data_to_reg(ring, 0, false,
  888. amdgpu_gds_reg_offset[0].mem_size, 0);
  889. amdgpu_ring_commit(ring);
  890. return 0;
  891. }
  892. static int gfx_v9_0_sw_init(void *handle)
  893. {
  894. int i, r;
  895. struct amdgpu_ring *ring;
  896. struct amdgpu_kiq *kiq;
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. /* KIQ event */
  899. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  900. if (r)
  901. return r;
  902. /* EOP Event */
  903. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  904. if (r)
  905. return r;
  906. /* Privileged reg */
  907. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  908. &adev->gfx.priv_reg_irq);
  909. if (r)
  910. return r;
  911. /* Privileged inst */
  912. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  913. &adev->gfx.priv_inst_irq);
  914. if (r)
  915. return r;
  916. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  917. gfx_v9_0_scratch_init(adev);
  918. r = gfx_v9_0_init_microcode(adev);
  919. if (r) {
  920. DRM_ERROR("Failed to load gfx firmware!\n");
  921. return r;
  922. }
  923. r = gfx_v9_0_mec_init(adev);
  924. if (r) {
  925. DRM_ERROR("Failed to init MEC BOs!\n");
  926. return r;
  927. }
  928. /* set up the gfx ring */
  929. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  930. ring = &adev->gfx.gfx_ring[i];
  931. ring->ring_obj = NULL;
  932. sprintf(ring->name, "gfx");
  933. ring->use_doorbell = true;
  934. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  935. r = amdgpu_ring_init(adev, ring, 1024,
  936. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  937. if (r)
  938. return r;
  939. }
  940. /* set up the compute queues */
  941. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  942. unsigned irq_type;
  943. /* max 32 queues per MEC */
  944. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  945. DRM_ERROR("Too many (%d) compute rings!\n", i);
  946. break;
  947. }
  948. ring = &adev->gfx.compute_ring[i];
  949. ring->ring_obj = NULL;
  950. ring->use_doorbell = true;
  951. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  952. ring->me = 1; /* first MEC */
  953. ring->pipe = i / 8;
  954. ring->queue = i % 8;
  955. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  956. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  957. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  958. /* type-2 packets are deprecated on MEC, use type-3 instead */
  959. r = amdgpu_ring_init(adev, ring, 1024,
  960. &adev->gfx.eop_irq, irq_type);
  961. if (r)
  962. return r;
  963. }
  964. if (amdgpu_sriov_vf(adev)) {
  965. r = gfx_v9_0_kiq_init(adev);
  966. if (r) {
  967. DRM_ERROR("Failed to init KIQ BOs!\n");
  968. return r;
  969. }
  970. kiq = &adev->gfx.kiq;
  971. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  972. if (r)
  973. return r;
  974. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  975. r = gfx_v9_0_compute_mqd_sw_init(adev);
  976. if (r)
  977. return r;
  978. }
  979. /* reserve GDS, GWS and OA resource for gfx */
  980. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  981. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  982. &adev->gds.gds_gfx_bo, NULL, NULL);
  983. if (r)
  984. return r;
  985. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  986. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  987. &adev->gds.gws_gfx_bo, NULL, NULL);
  988. if (r)
  989. return r;
  990. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  991. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  992. &adev->gds.oa_gfx_bo, NULL, NULL);
  993. if (r)
  994. return r;
  995. adev->gfx.ce_ram_size = 0x8000;
  996. gfx_v9_0_gpu_early_init(adev);
  997. r = gfx_v9_0_ngg_init(adev);
  998. if (r)
  999. return r;
  1000. return 0;
  1001. }
  1002. static int gfx_v9_0_sw_fini(void *handle)
  1003. {
  1004. int i;
  1005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1006. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1007. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1008. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1009. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1010. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1011. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1012. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1013. if (amdgpu_sriov_vf(adev)) {
  1014. gfx_v9_0_compute_mqd_sw_fini(adev);
  1015. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1016. gfx_v9_0_kiq_fini(adev);
  1017. }
  1018. gfx_v9_0_mec_fini(adev);
  1019. gfx_v9_0_ngg_fini(adev);
  1020. return 0;
  1021. }
  1022. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1023. {
  1024. /* TODO */
  1025. }
  1026. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1027. {
  1028. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1029. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1030. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1031. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1032. } else if (se_num == 0xffffffff) {
  1033. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1034. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1035. } else if (sh_num == 0xffffffff) {
  1036. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1037. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1038. } else {
  1039. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1040. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1041. }
  1042. WREG32( SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_INDEX), data);
  1043. }
  1044. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1045. {
  1046. return (u32)((1ULL << bit_width) - 1);
  1047. }
  1048. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1049. {
  1050. u32 data, mask;
  1051. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCC_RB_BACKEND_DISABLE));
  1052. data |= RREG32(SOC15_REG_OFFSET(GC, 0, mmGC_USER_RB_BACKEND_DISABLE));
  1053. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1054. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1055. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1056. adev->gfx.config.max_sh_per_se);
  1057. return (~data) & mask;
  1058. }
  1059. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1060. {
  1061. int i, j;
  1062. u32 data;
  1063. u32 active_rbs = 0;
  1064. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1065. adev->gfx.config.max_sh_per_se;
  1066. mutex_lock(&adev->grbm_idx_mutex);
  1067. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1068. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1069. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1070. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1071. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1072. rb_bitmap_width_per_sh);
  1073. }
  1074. }
  1075. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1076. mutex_unlock(&adev->grbm_idx_mutex);
  1077. adev->gfx.config.backend_enable_mask = active_rbs;
  1078. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1079. }
  1080. #define DEFAULT_SH_MEM_BASES (0x6000)
  1081. #define FIRST_COMPUTE_VMID (8)
  1082. #define LAST_COMPUTE_VMID (16)
  1083. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1084. {
  1085. int i;
  1086. uint32_t sh_mem_config;
  1087. uint32_t sh_mem_bases;
  1088. /*
  1089. * Configure apertures:
  1090. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1091. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1092. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1093. */
  1094. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1095. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1096. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1097. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1098. mutex_lock(&adev->srbm_mutex);
  1099. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1100. soc15_grbm_select(adev, 0, 0, 0, i);
  1101. /* CP and shaders */
  1102. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), sh_mem_config);
  1103. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_BASES), sh_mem_bases);
  1104. }
  1105. soc15_grbm_select(adev, 0, 0, 0, 0);
  1106. mutex_unlock(&adev->srbm_mutex);
  1107. }
  1108. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1109. {
  1110. u32 tmp;
  1111. int i;
  1112. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_CNTL));
  1113. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1114. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_CNTL), tmp);
  1115. gfx_v9_0_tiling_mode_table_init(adev);
  1116. gfx_v9_0_setup_rb(adev);
  1117. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1118. /* XXX SH_MEM regs */
  1119. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1120. mutex_lock(&adev->srbm_mutex);
  1121. for (i = 0; i < 16; i++) {
  1122. soc15_grbm_select(adev, 0, 0, 0, i);
  1123. /* CP and shaders */
  1124. tmp = 0;
  1125. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1126. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1127. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG), tmp);
  1128. WREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_BASES), 0);
  1129. }
  1130. soc15_grbm_select(adev, 0, 0, 0, 0);
  1131. mutex_unlock(&adev->srbm_mutex);
  1132. gfx_v9_0_init_compute_vmid(adev);
  1133. mutex_lock(&adev->grbm_idx_mutex);
  1134. /*
  1135. * making sure that the following register writes will be broadcasted
  1136. * to all the shaders
  1137. */
  1138. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1139. WREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_FIFO_SIZE),
  1140. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1141. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1142. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1143. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1144. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1145. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1146. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1147. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1148. mutex_unlock(&adev->grbm_idx_mutex);
  1149. }
  1150. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1151. {
  1152. u32 i, j, k;
  1153. u32 mask;
  1154. mutex_lock(&adev->grbm_idx_mutex);
  1155. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1156. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1157. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1158. for (k = 0; k < adev->usec_timeout; k++) {
  1159. if (RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY)) == 0)
  1160. break;
  1161. udelay(1);
  1162. }
  1163. }
  1164. }
  1165. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1166. mutex_unlock(&adev->grbm_idx_mutex);
  1167. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1168. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1169. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1170. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1171. for (k = 0; k < adev->usec_timeout; k++) {
  1172. if ((RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY)) & mask) == 0)
  1173. break;
  1174. udelay(1);
  1175. }
  1176. }
  1177. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1178. bool enable)
  1179. {
  1180. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  1181. if (enable)
  1182. return;
  1183. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1184. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1185. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1186. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1187. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), tmp);
  1188. }
  1189. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1190. {
  1191. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  1192. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1193. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL), tmp);
  1194. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1195. gfx_v9_0_wait_for_rlc_serdes(adev);
  1196. }
  1197. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1198. {
  1199. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  1200. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1201. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  1202. udelay(50);
  1203. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1204. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  1205. udelay(50);
  1206. }
  1207. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1208. {
  1209. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1210. u32 rlc_ucode_ver;
  1211. #endif
  1212. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  1213. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  1214. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL), tmp);
  1215. /* carrizo do enable cp interrupt after cp inited */
  1216. if (!(adev->flags & AMD_IS_APU))
  1217. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1218. udelay(50);
  1219. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1220. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1221. rlc_ucode_ver = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_6));
  1222. if(rlc_ucode_ver == 0x108) {
  1223. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1224. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1225. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1226. * default is 0x9C4 to create a 100us interval */
  1227. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_TIMER_INT_3), 0x9C4);
  1228. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1229. * to disable the page fault retry interrupts, default is
  1230. * 0x100 (256) */
  1231. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_12), 0x100);
  1232. }
  1233. #endif
  1234. }
  1235. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1236. {
  1237. const struct rlc_firmware_header_v2_0 *hdr;
  1238. const __le32 *fw_data;
  1239. unsigned i, fw_size;
  1240. if (!adev->gfx.rlc_fw)
  1241. return -EINVAL;
  1242. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1243. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1244. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1245. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1246. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1247. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR),
  1248. RLCG_UCODE_LOADING_START_ADDRESS);
  1249. for (i = 0; i < fw_size; i++)
  1250. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA), le32_to_cpup(fw_data++));
  1251. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR), adev->gfx.rlc_fw_version);
  1252. return 0;
  1253. }
  1254. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1255. {
  1256. int r;
  1257. if (amdgpu_sriov_vf(adev))
  1258. return 0;
  1259. gfx_v9_0_rlc_stop(adev);
  1260. /* disable CG */
  1261. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL), 0);
  1262. /* disable PG */
  1263. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), 0);
  1264. gfx_v9_0_rlc_reset(adev);
  1265. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1266. /* legacy rlc firmware loading */
  1267. r = gfx_v9_0_rlc_load_microcode(adev);
  1268. if (r)
  1269. return r;
  1270. }
  1271. gfx_v9_0_rlc_start(adev);
  1272. return 0;
  1273. }
  1274. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1275. {
  1276. int i;
  1277. u32 tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_CNTL));
  1278. if (enable) {
  1279. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  1280. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  1281. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  1282. } else {
  1283. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  1284. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  1285. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  1286. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1287. adev->gfx.gfx_ring[i].ready = false;
  1288. }
  1289. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_CNTL), tmp);
  1290. udelay(50);
  1291. }
  1292. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1293. {
  1294. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1295. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1296. const struct gfx_firmware_header_v1_0 *me_hdr;
  1297. const __le32 *fw_data;
  1298. unsigned i, fw_size;
  1299. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1300. return -EINVAL;
  1301. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1302. adev->gfx.pfp_fw->data;
  1303. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1304. adev->gfx.ce_fw->data;
  1305. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1306. adev->gfx.me_fw->data;
  1307. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1308. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1309. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1310. gfx_v9_0_cp_gfx_enable(adev, false);
  1311. /* PFP */
  1312. fw_data = (const __le32 *)
  1313. (adev->gfx.pfp_fw->data +
  1314. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1315. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1316. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR), 0);
  1317. for (i = 0; i < fw_size; i++)
  1318. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA), le32_to_cpup(fw_data++));
  1319. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR), adev->gfx.pfp_fw_version);
  1320. /* CE */
  1321. fw_data = (const __le32 *)
  1322. (adev->gfx.ce_fw->data +
  1323. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1324. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1325. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR), 0);
  1326. for (i = 0; i < fw_size; i++)
  1327. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA), le32_to_cpup(fw_data++));
  1328. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR), adev->gfx.ce_fw_version);
  1329. /* ME */
  1330. fw_data = (const __le32 *)
  1331. (adev->gfx.me_fw->data +
  1332. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1333. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1334. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_RAM_WADDR), 0);
  1335. for (i = 0; i < fw_size; i++)
  1336. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_RAM_DATA), le32_to_cpup(fw_data++));
  1337. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_RAM_WADDR), adev->gfx.me_fw_version);
  1338. return 0;
  1339. }
  1340. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  1341. {
  1342. u32 count = 0;
  1343. const struct cs_section_def *sect = NULL;
  1344. const struct cs_extent_def *ext = NULL;
  1345. /* begin clear state */
  1346. count += 2;
  1347. /* context control state */
  1348. count += 3;
  1349. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1350. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1351. if (sect->id == SECT_CONTEXT)
  1352. count += 2 + ext->reg_count;
  1353. else
  1354. return 0;
  1355. }
  1356. }
  1357. /* pa_sc_raster_config/pa_sc_raster_config1 */
  1358. count += 4;
  1359. /* end clear state */
  1360. count += 2;
  1361. /* clear state */
  1362. count += 2;
  1363. return count;
  1364. }
  1365. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1366. {
  1367. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1368. const struct cs_section_def *sect = NULL;
  1369. const struct cs_extent_def *ext = NULL;
  1370. int r, i;
  1371. /* init the CP */
  1372. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MAX_CONTEXT), adev->gfx.config.max_hw_contexts - 1);
  1373. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_DEVICE_ID), 1);
  1374. gfx_v9_0_cp_gfx_enable(adev, true);
  1375. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1376. if (r) {
  1377. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1378. return r;
  1379. }
  1380. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1381. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1382. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1383. amdgpu_ring_write(ring, 0x80000000);
  1384. amdgpu_ring_write(ring, 0x80000000);
  1385. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1386. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1387. if (sect->id == SECT_CONTEXT) {
  1388. amdgpu_ring_write(ring,
  1389. PACKET3(PACKET3_SET_CONTEXT_REG,
  1390. ext->reg_count));
  1391. amdgpu_ring_write(ring,
  1392. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1393. for (i = 0; i < ext->reg_count; i++)
  1394. amdgpu_ring_write(ring, ext->extent[i]);
  1395. }
  1396. }
  1397. }
  1398. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1399. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1400. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1401. amdgpu_ring_write(ring, 0);
  1402. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1403. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1404. amdgpu_ring_write(ring, 0x8000);
  1405. amdgpu_ring_write(ring, 0x8000);
  1406. amdgpu_ring_commit(ring);
  1407. return 0;
  1408. }
  1409. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1410. {
  1411. struct amdgpu_ring *ring;
  1412. u32 tmp;
  1413. u32 rb_bufsz;
  1414. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1415. /* Set the write pointer delay */
  1416. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_DELAY), 0);
  1417. /* set the RB to use vmid 0 */
  1418. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_VMID), 0);
  1419. /* Set ring buffer size */
  1420. ring = &adev->gfx.gfx_ring[0];
  1421. rb_bufsz = order_base_2(ring->ring_size / 8);
  1422. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1423. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1424. #ifdef __BIG_ENDIAN
  1425. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1426. #endif
  1427. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL), tmp);
  1428. /* Initialize the ring buffer's write pointers */
  1429. ring->wptr = 0;
  1430. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR), lower_32_bits(ring->wptr));
  1431. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR_HI), upper_32_bits(ring->wptr));
  1432. /* set the wb address wether it's enabled or not */
  1433. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1434. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR), lower_32_bits(rptr_addr));
  1435. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR_HI), upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1436. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1437. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO), lower_32_bits(wptr_gpu_addr));
  1438. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI), upper_32_bits(wptr_gpu_addr));
  1439. mdelay(1);
  1440. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL), tmp);
  1441. rb_addr = ring->gpu_addr >> 8;
  1442. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE), rb_addr);
  1443. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE_HI), upper_32_bits(rb_addr));
  1444. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_CONTROL));
  1445. if (ring->use_doorbell) {
  1446. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1447. DOORBELL_OFFSET, ring->doorbell_index);
  1448. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1449. DOORBELL_EN, 1);
  1450. } else {
  1451. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1452. }
  1453. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_CONTROL), tmp);
  1454. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1455. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1456. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER), tmp);
  1457. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER),
  1458. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1459. /* start the ring */
  1460. gfx_v9_0_cp_gfx_start(adev);
  1461. ring->ready = true;
  1462. return 0;
  1463. }
  1464. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1465. {
  1466. int i;
  1467. if (enable) {
  1468. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_CNTL), 0);
  1469. } else {
  1470. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_CNTL),
  1471. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1472. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1473. adev->gfx.compute_ring[i].ready = false;
  1474. adev->gfx.kiq.ring.ready = false;
  1475. }
  1476. udelay(50);
  1477. }
  1478. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1479. {
  1480. gfx_v9_0_cp_compute_enable(adev, true);
  1481. return 0;
  1482. }
  1483. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1484. {
  1485. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1486. const __le32 *fw_data;
  1487. unsigned i;
  1488. u32 tmp;
  1489. if (!adev->gfx.mec_fw)
  1490. return -EINVAL;
  1491. gfx_v9_0_cp_compute_enable(adev, false);
  1492. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1493. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1494. fw_data = (const __le32 *)
  1495. (adev->gfx.mec_fw->data +
  1496. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1497. tmp = 0;
  1498. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1499. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1500. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_IC_BASE_CNTL), tmp);
  1501. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_IC_BASE_LO),
  1502. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1503. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_IC_BASE_HI),
  1504. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1505. /* MEC1 */
  1506. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR),
  1507. mec_hdr->jt_offset);
  1508. for (i = 0; i < mec_hdr->jt_size; i++)
  1509. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA),
  1510. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1511. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR),
  1512. adev->gfx.mec_fw_version);
  1513. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1514. return 0;
  1515. }
  1516. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  1517. {
  1518. int i, r;
  1519. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1520. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1521. if (ring->mqd_obj) {
  1522. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1523. if (unlikely(r != 0))
  1524. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  1525. amdgpu_bo_unpin(ring->mqd_obj);
  1526. amdgpu_bo_unreserve(ring->mqd_obj);
  1527. amdgpu_bo_unref(&ring->mqd_obj);
  1528. ring->mqd_obj = NULL;
  1529. }
  1530. }
  1531. }
  1532. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  1533. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  1534. {
  1535. int i, r;
  1536. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1537. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1538. if (gfx_v9_0_init_queue(ring))
  1539. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  1540. }
  1541. r = gfx_v9_0_cp_compute_start(adev);
  1542. if (r)
  1543. return r;
  1544. return 0;
  1545. }
  1546. /* KIQ functions */
  1547. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1548. {
  1549. uint32_t tmp;
  1550. struct amdgpu_device *adev = ring->adev;
  1551. /* tell RLC which is KIQ queue */
  1552. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CP_SCHEDULERS));
  1553. tmp &= 0xffffff00;
  1554. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1555. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CP_SCHEDULERS), tmp);
  1556. tmp |= 0x80;
  1557. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CP_SCHEDULERS), tmp);
  1558. }
  1559. static void gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  1560. {
  1561. amdgpu_ring_alloc(ring, 8);
  1562. /* set resources */
  1563. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  1564. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  1565. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  1566. amdgpu_ring_write(ring, 0); /* queue mask hi */
  1567. amdgpu_ring_write(ring, 0); /* gws mask lo */
  1568. amdgpu_ring_write(ring, 0); /* gws mask hi */
  1569. amdgpu_ring_write(ring, 0); /* oac mask */
  1570. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  1571. amdgpu_ring_commit(ring);
  1572. udelay(50);
  1573. }
  1574. static void gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  1575. struct amdgpu_ring *ring)
  1576. {
  1577. struct amdgpu_device *adev = kiq_ring->adev;
  1578. uint64_t mqd_addr, wptr_addr;
  1579. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  1580. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1581. amdgpu_ring_alloc(kiq_ring, 8);
  1582. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  1583. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  1584. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  1585. (0 << 4) | /* Queue_Sel */
  1586. (0 << 8) | /* VMID */
  1587. (ring->queue << 13 ) |
  1588. (ring->pipe << 16) |
  1589. ((ring->me == 1 ? 0 : 1) << 18) |
  1590. (0 << 21) | /*queue_type: normal compute queue */
  1591. (1 << 24) | /* alloc format: all_on_one_pipe */
  1592. (0 << 26) | /* engine_sel: compute */
  1593. (1 << 29)); /* num_queues: must be 1 */
  1594. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2));
  1595. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  1596. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  1597. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  1598. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  1599. amdgpu_ring_commit(kiq_ring);
  1600. udelay(50);
  1601. }
  1602. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  1603. {
  1604. struct amdgpu_device *adev = ring->adev;
  1605. struct v9_mqd *mqd = ring->mqd_ptr;
  1606. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  1607. uint32_t tmp;
  1608. mqd->header = 0xC0310800;
  1609. mqd->compute_pipelinestat_enable = 0x00000001;
  1610. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  1611. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  1612. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  1613. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  1614. mqd->compute_misc_reserved = 0x00000003;
  1615. eop_base_addr = ring->eop_gpu_addr >> 8;
  1616. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  1617. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  1618. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1619. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL));
  1620. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  1621. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  1622. mqd->cp_hqd_eop_control = tmp;
  1623. /* enable doorbell? */
  1624. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  1625. if (ring->use_doorbell) {
  1626. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1627. DOORBELL_OFFSET, ring->doorbell_index);
  1628. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1629. DOORBELL_EN, 1);
  1630. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1631. DOORBELL_SOURCE, 0);
  1632. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1633. DOORBELL_HIT, 0);
  1634. }
  1635. else
  1636. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1637. DOORBELL_EN, 0);
  1638. mqd->cp_hqd_pq_doorbell_control = tmp;
  1639. /* disable the queue if it's active */
  1640. ring->wptr = 0;
  1641. mqd->cp_hqd_dequeue_request = 0;
  1642. mqd->cp_hqd_pq_rptr = 0;
  1643. mqd->cp_hqd_pq_wptr_lo = 0;
  1644. mqd->cp_hqd_pq_wptr_hi = 0;
  1645. /* set the pointer to the MQD */
  1646. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  1647. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  1648. /* set MQD vmid to 0 */
  1649. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL));
  1650. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  1651. mqd->cp_mqd_control = tmp;
  1652. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1653. hqd_gpu_addr = ring->gpu_addr >> 8;
  1654. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  1655. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  1656. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1657. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL));
  1658. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  1659. (order_base_2(ring->ring_size / 4) - 1));
  1660. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  1661. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  1662. #ifdef __BIG_ENDIAN
  1663. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  1664. #endif
  1665. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  1666. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  1667. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  1668. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  1669. mqd->cp_hqd_pq_control = tmp;
  1670. /* set the wb address whether it's enabled or not */
  1671. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1672. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  1673. mqd->cp_hqd_pq_rptr_report_addr_hi =
  1674. upper_32_bits(wb_gpu_addr) & 0xffff;
  1675. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1676. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1677. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  1678. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  1679. tmp = 0;
  1680. /* enable the doorbell if requested */
  1681. if (ring->use_doorbell) {
  1682. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  1683. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1684. DOORBELL_OFFSET, ring->doorbell_index);
  1685. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1686. DOORBELL_EN, 1);
  1687. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1688. DOORBELL_SOURCE, 0);
  1689. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1690. DOORBELL_HIT, 0);
  1691. }
  1692. mqd->cp_hqd_pq_doorbell_control = tmp;
  1693. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1694. ring->wptr = 0;
  1695. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  1696. /* set the vmid for the queue */
  1697. mqd->cp_hqd_vmid = 0;
  1698. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  1699. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  1700. mqd->cp_hqd_persistent_state = tmp;
  1701. /* activate the queue */
  1702. mqd->cp_hqd_active = 1;
  1703. return 0;
  1704. }
  1705. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  1706. {
  1707. struct amdgpu_device *adev = ring->adev;
  1708. struct v9_mqd *mqd = ring->mqd_ptr;
  1709. uint32_t tmp;
  1710. int j;
  1711. /* disable wptr polling */
  1712. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL));
  1713. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  1714. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL), tmp);
  1715. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR),
  1716. mqd->cp_hqd_eop_base_addr_lo);
  1717. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI),
  1718. mqd->cp_hqd_eop_base_addr_hi);
  1719. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1720. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL),
  1721. mqd->cp_hqd_eop_control);
  1722. /* enable doorbell? */
  1723. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL),
  1724. mqd->cp_hqd_pq_doorbell_control);
  1725. /* disable the queue if it's active */
  1726. if (RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1) {
  1727. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST), 1);
  1728. for (j = 0; j < adev->usec_timeout; j++) {
  1729. if (!(RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1))
  1730. break;
  1731. udelay(1);
  1732. }
  1733. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST),
  1734. mqd->cp_hqd_dequeue_request);
  1735. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR),
  1736. mqd->cp_hqd_pq_rptr);
  1737. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO),
  1738. mqd->cp_hqd_pq_wptr_lo);
  1739. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI),
  1740. mqd->cp_hqd_pq_wptr_hi);
  1741. }
  1742. /* set the pointer to the MQD */
  1743. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR),
  1744. mqd->cp_mqd_base_addr_lo);
  1745. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR_HI),
  1746. mqd->cp_mqd_base_addr_hi);
  1747. /* set MQD vmid to 0 */
  1748. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL),
  1749. mqd->cp_mqd_control);
  1750. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1751. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE),
  1752. mqd->cp_hqd_pq_base_lo);
  1753. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE_HI),
  1754. mqd->cp_hqd_pq_base_hi);
  1755. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1756. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL),
  1757. mqd->cp_hqd_pq_control);
  1758. /* set the wb address whether it's enabled or not */
  1759. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR),
  1760. mqd->cp_hqd_pq_rptr_report_addr_lo);
  1761. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI),
  1762. mqd->cp_hqd_pq_rptr_report_addr_hi);
  1763. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1764. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR),
  1765. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  1766. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI),
  1767. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  1768. /* enable the doorbell if requested */
  1769. if (ring->use_doorbell) {
  1770. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER),
  1771. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  1772. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER),
  1773. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  1774. }
  1775. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL),
  1776. mqd->cp_hqd_pq_doorbell_control);
  1777. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1778. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO),
  1779. mqd->cp_hqd_pq_wptr_lo);
  1780. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI),
  1781. mqd->cp_hqd_pq_wptr_hi);
  1782. /* set the vmid for the queue */
  1783. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_VMID), mqd->cp_hqd_vmid);
  1784. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PERSISTENT_STATE),
  1785. mqd->cp_hqd_persistent_state);
  1786. /* activate the queue */
  1787. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE),
  1788. mqd->cp_hqd_active);
  1789. if (ring->use_doorbell) {
  1790. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS));
  1791. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  1792. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS), tmp);
  1793. }
  1794. return 0;
  1795. }
  1796. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  1797. {
  1798. struct amdgpu_device *adev = ring->adev;
  1799. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1800. struct v9_mqd *mqd = ring->mqd_ptr;
  1801. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  1802. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  1803. if (is_kiq) {
  1804. gfx_v9_0_kiq_setting(&kiq->ring);
  1805. } else {
  1806. mqd_idx = ring - &adev->gfx.compute_ring[0];
  1807. }
  1808. if (!adev->gfx.in_reset) {
  1809. memset((void *)mqd, 0, sizeof(*mqd));
  1810. mutex_lock(&adev->srbm_mutex);
  1811. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1812. gfx_v9_0_mqd_init(ring);
  1813. if (is_kiq)
  1814. gfx_v9_0_kiq_init_register(ring);
  1815. soc15_grbm_select(adev, 0, 0, 0, 0);
  1816. mutex_unlock(&adev->srbm_mutex);
  1817. } else { /* for GPU_RESET case */
  1818. /* reset MQD to a clean status */
  1819. /* reset ring buffer */
  1820. ring->wptr = 0;
  1821. if (is_kiq) {
  1822. mutex_lock(&adev->srbm_mutex);
  1823. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1824. gfx_v9_0_kiq_init_register(ring);
  1825. soc15_grbm_select(adev, 0, 0, 0, 0);
  1826. mutex_unlock(&adev->srbm_mutex);
  1827. }
  1828. }
  1829. if (is_kiq)
  1830. gfx_v9_0_kiq_enable(ring);
  1831. else
  1832. gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  1833. return 0;
  1834. }
  1835. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  1836. {
  1837. struct amdgpu_ring *ring = NULL;
  1838. int r = 0, i;
  1839. gfx_v9_0_cp_compute_enable(adev, true);
  1840. ring = &adev->gfx.kiq.ring;
  1841. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1842. if (unlikely(r != 0))
  1843. goto done;
  1844. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1845. if (!r) {
  1846. r = gfx_v9_0_kiq_init_queue(ring);
  1847. amdgpu_bo_kunmap(ring->mqd_obj);
  1848. ring->mqd_ptr = NULL;
  1849. }
  1850. amdgpu_bo_unreserve(ring->mqd_obj);
  1851. if (r)
  1852. goto done;
  1853. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1854. ring = &adev->gfx.compute_ring[i];
  1855. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1856. if (unlikely(r != 0))
  1857. goto done;
  1858. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1859. if (!r) {
  1860. r = gfx_v9_0_kiq_init_queue(ring);
  1861. amdgpu_bo_kunmap(ring->mqd_obj);
  1862. ring->mqd_ptr = NULL;
  1863. }
  1864. amdgpu_bo_unreserve(ring->mqd_obj);
  1865. if (r)
  1866. goto done;
  1867. }
  1868. done:
  1869. return r;
  1870. }
  1871. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  1872. {
  1873. int r,i;
  1874. struct amdgpu_ring *ring;
  1875. if (!(adev->flags & AMD_IS_APU))
  1876. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1877. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1878. /* legacy firmware loading */
  1879. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  1880. if (r)
  1881. return r;
  1882. r = gfx_v9_0_cp_compute_load_microcode(adev);
  1883. if (r)
  1884. return r;
  1885. }
  1886. r = gfx_v9_0_cp_gfx_resume(adev);
  1887. if (r)
  1888. return r;
  1889. if (amdgpu_sriov_vf(adev))
  1890. r = gfx_v9_0_kiq_resume(adev);
  1891. else
  1892. r = gfx_v9_0_cp_compute_resume(adev);
  1893. if (r)
  1894. return r;
  1895. ring = &adev->gfx.gfx_ring[0];
  1896. r = amdgpu_ring_test_ring(ring);
  1897. if (r) {
  1898. ring->ready = false;
  1899. return r;
  1900. }
  1901. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1902. ring = &adev->gfx.compute_ring[i];
  1903. ring->ready = true;
  1904. r = amdgpu_ring_test_ring(ring);
  1905. if (r)
  1906. ring->ready = false;
  1907. }
  1908. if (amdgpu_sriov_vf(adev)) {
  1909. ring = &adev->gfx.kiq.ring;
  1910. ring->ready = true;
  1911. r = amdgpu_ring_test_ring(ring);
  1912. if (r)
  1913. ring->ready = false;
  1914. }
  1915. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1916. return 0;
  1917. }
  1918. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1919. {
  1920. gfx_v9_0_cp_gfx_enable(adev, enable);
  1921. gfx_v9_0_cp_compute_enable(adev, enable);
  1922. }
  1923. static int gfx_v9_0_hw_init(void *handle)
  1924. {
  1925. int r;
  1926. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1927. gfx_v9_0_init_golden_registers(adev);
  1928. gfx_v9_0_gpu_init(adev);
  1929. r = gfx_v9_0_rlc_resume(adev);
  1930. if (r)
  1931. return r;
  1932. r = gfx_v9_0_cp_resume(adev);
  1933. if (r)
  1934. return r;
  1935. r = gfx_v9_0_ngg_en(adev);
  1936. if (r)
  1937. return r;
  1938. return r;
  1939. }
  1940. static int gfx_v9_0_hw_fini(void *handle)
  1941. {
  1942. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1943. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  1944. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  1945. if (amdgpu_sriov_vf(adev)) {
  1946. pr_debug("For SRIOV client, shouldn't do anything.\n");
  1947. return 0;
  1948. }
  1949. gfx_v9_0_cp_enable(adev, false);
  1950. gfx_v9_0_rlc_stop(adev);
  1951. gfx_v9_0_cp_compute_fini(adev);
  1952. return 0;
  1953. }
  1954. static int gfx_v9_0_suspend(void *handle)
  1955. {
  1956. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1957. return gfx_v9_0_hw_fini(adev);
  1958. }
  1959. static int gfx_v9_0_resume(void *handle)
  1960. {
  1961. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1962. return gfx_v9_0_hw_init(adev);
  1963. }
  1964. static bool gfx_v9_0_is_idle(void *handle)
  1965. {
  1966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1967. if (REG_GET_FIELD(RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)),
  1968. GRBM_STATUS, GUI_ACTIVE))
  1969. return false;
  1970. else
  1971. return true;
  1972. }
  1973. static int gfx_v9_0_wait_for_idle(void *handle)
  1974. {
  1975. unsigned i;
  1976. u32 tmp;
  1977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1978. for (i = 0; i < adev->usec_timeout; i++) {
  1979. /* read MC_STATUS */
  1980. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)) &
  1981. GRBM_STATUS__GUI_ACTIVE_MASK;
  1982. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  1983. return 0;
  1984. udelay(1);
  1985. }
  1986. return -ETIMEDOUT;
  1987. }
  1988. static void gfx_v9_0_print_status(void *handle)
  1989. {
  1990. int i;
  1991. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1992. dev_info(adev->dev, "GFX 9.x registers\n");
  1993. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  1994. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)));
  1995. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  1996. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2)));
  1997. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1998. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0)));
  1999. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2000. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1)));
  2001. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2002. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2)));
  2003. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2004. RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3)));
  2005. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STAT)));
  2006. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  2007. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1)));
  2008. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  2009. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2)));
  2010. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  2011. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3)));
  2012. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  2013. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT)));
  2014. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  2015. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1)));
  2016. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS)));
  2017. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_BUSY_STAT)));
  2018. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  2019. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1)));
  2020. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS)));
  2021. for (i = 0; i < 32; i++) {
  2022. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  2023. i, RREG32(SOC15_REG_OFFSET(GC, 0, mmGB_TILE_MODE0 ) + i*4));
  2024. }
  2025. for (i = 0; i < 16; i++) {
  2026. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  2027. i, RREG32(SOC15_REG_OFFSET(GC, 0, mmGB_MACROTILE_MODE0) + i*4));
  2028. }
  2029. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2030. dev_info(adev->dev, " se: %d\n", i);
  2031. gfx_v9_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  2032. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  2033. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_RASTER_CONFIG)));
  2034. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  2035. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_RASTER_CONFIG_1)));
  2036. }
  2037. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2038. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  2039. RREG32(SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)));
  2040. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  2041. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEQ_THRESHOLDS)));
  2042. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  2043. RREG32(SOC15_REG_OFFSET(GC, 0, mmSX_DEBUG_1)));
  2044. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  2045. RREG32(SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX)));
  2046. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  2047. RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL)));
  2048. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  2049. RREG32(SOC15_REG_OFFSET(GC, 0, mmSQ_CONFIG)));
  2050. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  2051. RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG)));
  2052. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  2053. RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2)));
  2054. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  2055. RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG3)));
  2056. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  2057. RREG32(SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL)));
  2058. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  2059. RREG32(SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1)));
  2060. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  2061. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_FIFO_SIZE)));
  2062. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  2063. RREG32(SOC15_REG_OFFSET(GC, 0, mmVGT_NUM_INSTANCES)));
  2064. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  2065. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PERFMON_CNTL)));
  2066. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  2067. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_FORCE_EOV_MAX_CNTS)));
  2068. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  2069. RREG32(SOC15_REG_OFFSET(GC, 0, mmVGT_CACHE_INVALIDATION)));
  2070. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  2071. RREG32(SOC15_REG_OFFSET(GC, 0, mmVGT_GS_VERTEX_REUSE)));
  2072. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  2073. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE)));
  2074. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  2075. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_CL_ENHANCE)));
  2076. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  2077. RREG32(SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE)));
  2078. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  2079. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_ME_CNTL)));
  2080. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  2081. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MAX_CONTEXT)));
  2082. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  2083. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_DEVICE_ID)));
  2084. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  2085. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_SEM_WAIT_TIMER)));
  2086. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  2087. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_DELAY)));
  2088. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  2089. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_VMID)));
  2090. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  2091. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL)));
  2092. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  2093. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR)));
  2094. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  2095. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR)));
  2096. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  2097. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_RPTR_ADDR_HI)));
  2098. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  2099. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_CNTL)));
  2100. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  2101. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE)));
  2102. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  2103. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_BASE_HI)));
  2104. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  2105. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_CNTL)));
  2106. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  2107. RREG32(SOC15_REG_OFFSET(GC, 0, mmSCRATCH_ADDR)));
  2108. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  2109. RREG32(SOC15_REG_OFFSET(GC, 0, mmSCRATCH_UMSK)));
  2110. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  2111. RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0)));
  2112. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  2113. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTL)));
  2114. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  2115. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL)));
  2116. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  2117. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL)));
  2118. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  2119. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTR_INIT)));
  2120. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  2121. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTR_MAX)));
  2122. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  2123. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_INIT_CU_MASK)));
  2124. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  2125. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_PARAMS)));
  2126. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  2127. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_LB_CNTL)));
  2128. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  2129. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_UCODE_CNTL)));
  2130. dev_info(adev->dev, " RLC_GPM_GENERAL_6=0x%08X\n",
  2131. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_6)));
  2132. dev_info(adev->dev, " RLC_GPM_GENERAL_12=0x%08X\n",
  2133. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_GENERAL_12)));
  2134. dev_info(adev->dev, " RLC_GPM_TIMER_INT_3=0x%08X\n",
  2135. RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_TIMER_INT_3)));
  2136. mutex_lock(&adev->srbm_mutex);
  2137. for (i = 0; i < 16; i++) {
  2138. soc15_grbm_select(adev, 0, 0, 0, i);
  2139. dev_info(adev->dev, " VM %d:\n", i);
  2140. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  2141. RREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG)));
  2142. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  2143. RREG32(SOC15_REG_OFFSET(GC, 0, mmSH_MEM_BASES)));
  2144. }
  2145. soc15_grbm_select(adev, 0, 0, 0, 0);
  2146. mutex_unlock(&adev->srbm_mutex);
  2147. }
  2148. static int gfx_v9_0_soft_reset(void *handle)
  2149. {
  2150. u32 grbm_soft_reset = 0;
  2151. u32 tmp;
  2152. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2153. /* GRBM_STATUS */
  2154. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS));
  2155. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2156. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2157. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2158. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2159. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2160. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2161. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2162. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2163. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2164. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2165. }
  2166. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2167. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2168. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2169. }
  2170. /* GRBM_STATUS2 */
  2171. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2));
  2172. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2173. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2174. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2175. if (grbm_soft_reset ) {
  2176. gfx_v9_0_print_status((void *)adev);
  2177. /* stop the rlc */
  2178. gfx_v9_0_rlc_stop(adev);
  2179. /* Disable GFX parsing/prefetching */
  2180. gfx_v9_0_cp_gfx_enable(adev, false);
  2181. /* Disable MEC parsing/prefetching */
  2182. gfx_v9_0_cp_compute_enable(adev, false);
  2183. if (grbm_soft_reset) {
  2184. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  2185. tmp |= grbm_soft_reset;
  2186. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2187. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  2188. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  2189. udelay(50);
  2190. tmp &= ~grbm_soft_reset;
  2191. WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET), tmp);
  2192. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_SOFT_RESET));
  2193. }
  2194. /* Wait a little for things to settle down */
  2195. udelay(50);
  2196. gfx_v9_0_print_status((void *)adev);
  2197. }
  2198. return 0;
  2199. }
  2200. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2201. {
  2202. uint64_t clock;
  2203. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2204. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT), 1);
  2205. clock = (uint64_t)RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB)) |
  2206. ((uint64_t)RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB)) << 32ULL);
  2207. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2208. return clock;
  2209. }
  2210. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2211. uint32_t vmid,
  2212. uint32_t gds_base, uint32_t gds_size,
  2213. uint32_t gws_base, uint32_t gws_size,
  2214. uint32_t oa_base, uint32_t oa_size)
  2215. {
  2216. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2217. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2218. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2219. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2220. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2221. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2222. /* GDS Base */
  2223. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2224. amdgpu_gds_reg_offset[vmid].mem_base,
  2225. gds_base);
  2226. /* GDS Size */
  2227. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2228. amdgpu_gds_reg_offset[vmid].mem_size,
  2229. gds_size);
  2230. /* GWS */
  2231. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2232. amdgpu_gds_reg_offset[vmid].gws,
  2233. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2234. /* OA */
  2235. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2236. amdgpu_gds_reg_offset[vmid].oa,
  2237. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2238. }
  2239. static int gfx_v9_0_early_init(void *handle)
  2240. {
  2241. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2242. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2243. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2244. gfx_v9_0_set_ring_funcs(adev);
  2245. gfx_v9_0_set_irq_funcs(adev);
  2246. gfx_v9_0_set_gds_init(adev);
  2247. gfx_v9_0_set_rlc_funcs(adev);
  2248. return 0;
  2249. }
  2250. static int gfx_v9_0_late_init(void *handle)
  2251. {
  2252. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2253. int r;
  2254. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2255. if (r)
  2256. return r;
  2257. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2258. if (r)
  2259. return r;
  2260. return 0;
  2261. }
  2262. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2263. {
  2264. uint32_t rlc_setting, data;
  2265. unsigned i;
  2266. if (adev->gfx.rlc.in_safe_mode)
  2267. return;
  2268. /* if RLC is not enabled, do nothing */
  2269. rlc_setting = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  2270. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2271. return;
  2272. if (adev->cg_flags &
  2273. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2274. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2275. data = RLC_SAFE_MODE__CMD_MASK;
  2276. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2277. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), data);
  2278. /* wait for RLC_SAFE_MODE */
  2279. for (i = 0; i < adev->usec_timeout; i++) {
  2280. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2281. break;
  2282. udelay(1);
  2283. }
  2284. adev->gfx.rlc.in_safe_mode = true;
  2285. }
  2286. }
  2287. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2288. {
  2289. uint32_t rlc_setting, data;
  2290. if (!adev->gfx.rlc.in_safe_mode)
  2291. return;
  2292. /* if RLC is not enabled, do nothing */
  2293. rlc_setting = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CNTL));
  2294. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2295. return;
  2296. if (adev->cg_flags &
  2297. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2298. /*
  2299. * Try to exit safe mode only if it is already in safe
  2300. * mode.
  2301. */
  2302. data = RLC_SAFE_MODE__CMD_MASK;
  2303. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), data);
  2304. adev->gfx.rlc.in_safe_mode = false;
  2305. }
  2306. }
  2307. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2308. bool enable)
  2309. {
  2310. uint32_t data, def;
  2311. /* It is disabled by HW by default */
  2312. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2313. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2314. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2315. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2316. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2317. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2318. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2319. /* only for Vega10 & Raven1 */
  2320. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2321. if (def != data)
  2322. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2323. /* MGLS is a global flag to control all MGLS in GFX */
  2324. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2325. /* 2 - RLC memory Light sleep */
  2326. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2327. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL));
  2328. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2329. if (def != data)
  2330. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL), data);
  2331. }
  2332. /* 3 - CP memory Light sleep */
  2333. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2334. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL));
  2335. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2336. if (def != data)
  2337. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL), data);
  2338. }
  2339. }
  2340. } else {
  2341. /* 1 - MGCG_OVERRIDE */
  2342. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2343. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2344. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2345. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2346. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2347. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2348. if (def != data)
  2349. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2350. /* 2 - disable MGLS in RLC */
  2351. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL));
  2352. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2353. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2354. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL), data);
  2355. }
  2356. /* 3 - disable MGLS in CP */
  2357. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL));
  2358. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2359. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2360. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL), data);
  2361. }
  2362. }
  2363. }
  2364. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2365. bool enable)
  2366. {
  2367. uint32_t data, def;
  2368. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2369. /* Enable 3D CGCG/CGLS */
  2370. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2371. /* write cmd to clear cgcg/cgls ov */
  2372. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2373. /* unset CGCG override */
  2374. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2375. /* update CGCG and CGLS override bits */
  2376. if (def != data)
  2377. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2378. /* enable 3Dcgcg FSM(0x0020003f) */
  2379. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D));
  2380. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2381. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2382. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2383. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2384. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2385. if (def != data)
  2386. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D), data);
  2387. /* set IDLE_POLL_COUNT(0x00900100) */
  2388. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  2389. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2390. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2391. if (def != data)
  2392. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  2393. } else {
  2394. /* Disable CGCG/CGLS */
  2395. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D));
  2396. /* disable cgcg, cgls should be disabled */
  2397. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2398. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2399. /* disable cgcg and cgls in FSM */
  2400. if (def != data)
  2401. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D), data);
  2402. }
  2403. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2404. }
  2405. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2406. bool enable)
  2407. {
  2408. uint32_t def, data;
  2409. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2410. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2411. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2412. /* unset CGCG override */
  2413. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2414. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2415. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2416. else
  2417. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2418. /* update CGCG and CGLS override bits */
  2419. if (def != data)
  2420. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE), data);
  2421. /* enable cgcg FSM(0x0020003F) */
  2422. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL));
  2423. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2424. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2425. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2426. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2427. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2428. if (def != data)
  2429. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL), data);
  2430. /* set IDLE_POLL_COUNT(0x00900100) */
  2431. def = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  2432. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2433. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2434. if (def != data)
  2435. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  2436. } else {
  2437. def = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL));
  2438. /* reset CGCG/CGLS bits */
  2439. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2440. /* disable cgcg and cgls in FSM */
  2441. if (def != data)
  2442. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL), data);
  2443. }
  2444. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2445. }
  2446. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2447. bool enable)
  2448. {
  2449. if (enable) {
  2450. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2451. * === MGCG + MGLS ===
  2452. */
  2453. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2454. /* === CGCG /CGLS for GFX 3D Only === */
  2455. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2456. /* === CGCG + CGLS === */
  2457. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2458. } else {
  2459. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2460. * === CGCG + CGLS ===
  2461. */
  2462. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2463. /* === CGCG /CGLS for GFX 3D Only === */
  2464. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2465. /* === MGCG + MGLS === */
  2466. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2467. }
  2468. return 0;
  2469. }
  2470. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2471. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2472. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2473. };
  2474. static int gfx_v9_0_set_powergating_state(void *handle,
  2475. enum amd_powergating_state state)
  2476. {
  2477. return 0;
  2478. }
  2479. static int gfx_v9_0_set_clockgating_state(void *handle,
  2480. enum amd_clockgating_state state)
  2481. {
  2482. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2483. switch (adev->asic_type) {
  2484. case CHIP_VEGA10:
  2485. gfx_v9_0_update_gfx_clock_gating(adev,
  2486. state == AMD_CG_STATE_GATE ? true : false);
  2487. break;
  2488. default:
  2489. break;
  2490. }
  2491. return 0;
  2492. }
  2493. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2494. {
  2495. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2496. int data;
  2497. if (amdgpu_sriov_vf(adev))
  2498. *flags = 0;
  2499. /* AMD_CG_SUPPORT_GFX_MGCG */
  2500. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE));
  2501. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2502. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2503. /* AMD_CG_SUPPORT_GFX_CGCG */
  2504. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL));
  2505. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2506. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2507. /* AMD_CG_SUPPORT_GFX_CGLS */
  2508. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2509. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2510. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2511. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_MEM_SLP_CNTL));
  2512. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2513. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2514. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2515. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEM_SLP_CNTL));
  2516. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2517. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2518. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2519. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D));
  2520. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2521. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2522. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2523. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2524. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2525. }
  2526. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2527. {
  2528. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2529. }
  2530. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2531. {
  2532. struct amdgpu_device *adev = ring->adev;
  2533. u64 wptr;
  2534. /* XXX check if swapping is necessary on BE */
  2535. if (ring->use_doorbell) {
  2536. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2537. } else {
  2538. wptr = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR));
  2539. wptr += (u64)RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR_HI)) << 32;
  2540. }
  2541. return wptr;
  2542. }
  2543. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2544. {
  2545. struct amdgpu_device *adev = ring->adev;
  2546. if (ring->use_doorbell) {
  2547. /* XXX check if swapping is necessary on BE */
  2548. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2549. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2550. } else {
  2551. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR), lower_32_bits(ring->wptr));
  2552. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB0_WPTR_HI), upper_32_bits(ring->wptr));
  2553. }
  2554. }
  2555. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2556. {
  2557. u32 ref_and_mask, reg_mem_engine;
  2558. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2559. if (ring->adev->asic_type == CHIP_VEGA10)
  2560. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2561. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2562. switch (ring->me) {
  2563. case 1:
  2564. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2565. break;
  2566. case 2:
  2567. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2568. break;
  2569. default:
  2570. return;
  2571. }
  2572. reg_mem_engine = 0;
  2573. } else {
  2574. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2575. reg_mem_engine = 1; /* pfp */
  2576. }
  2577. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2578. nbio_hf_reg->hdp_flush_req_offset,
  2579. nbio_hf_reg->hdp_flush_done_offset,
  2580. ref_and_mask, ref_and_mask, 0x20);
  2581. }
  2582. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2583. {
  2584. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2585. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2586. }
  2587. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2588. struct amdgpu_ib *ib,
  2589. unsigned vm_id, bool ctx_switch)
  2590. {
  2591. u32 header, control = 0;
  2592. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2593. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2594. else
  2595. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2596. control |= ib->length_dw | (vm_id << 24);
  2597. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT))
  2598. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2599. amdgpu_ring_write(ring, header);
  2600. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2601. amdgpu_ring_write(ring,
  2602. #ifdef __BIG_ENDIAN
  2603. (2 << 0) |
  2604. #endif
  2605. lower_32_bits(ib->gpu_addr));
  2606. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2607. amdgpu_ring_write(ring, control);
  2608. }
  2609. #define INDIRECT_BUFFER_VALID (1 << 23)
  2610. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2611. struct amdgpu_ib *ib,
  2612. unsigned vm_id, bool ctx_switch)
  2613. {
  2614. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2615. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2616. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2617. amdgpu_ring_write(ring,
  2618. #ifdef __BIG_ENDIAN
  2619. (2 << 0) |
  2620. #endif
  2621. lower_32_bits(ib->gpu_addr));
  2622. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2623. amdgpu_ring_write(ring, control);
  2624. }
  2625. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  2626. u64 seq, unsigned flags)
  2627. {
  2628. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2629. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2630. /* RELEASE_MEM - flush caches, send int */
  2631. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  2632. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2633. EOP_TC_ACTION_EN |
  2634. EOP_TC_WB_ACTION_EN |
  2635. EOP_TC_MD_ACTION_EN |
  2636. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2637. EVENT_INDEX(5)));
  2638. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2639. /*
  2640. * the address should be Qword aligned if 64bit write, Dword
  2641. * aligned if only send 32bit data low (discard data high)
  2642. */
  2643. if (write64bit)
  2644. BUG_ON(addr & 0x7);
  2645. else
  2646. BUG_ON(addr & 0x3);
  2647. amdgpu_ring_write(ring, lower_32_bits(addr));
  2648. amdgpu_ring_write(ring, upper_32_bits(addr));
  2649. amdgpu_ring_write(ring, lower_32_bits(seq));
  2650. amdgpu_ring_write(ring, upper_32_bits(seq));
  2651. amdgpu_ring_write(ring, 0);
  2652. }
  2653. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2654. {
  2655. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2656. uint32_t seq = ring->fence_drv.sync_seq;
  2657. uint64_t addr = ring->fence_drv.gpu_addr;
  2658. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  2659. lower_32_bits(addr), upper_32_bits(addr),
  2660. seq, 0xffffffff, 4);
  2661. }
  2662. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2663. unsigned vm_id, uint64_t pd_addr)
  2664. {
  2665. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2666. unsigned eng = ring->idx;
  2667. unsigned i;
  2668. pd_addr = pd_addr | 0x1; /* valid bit */
  2669. /* now only use physical base address of PDE and valid */
  2670. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  2671. for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
  2672. struct amdgpu_vmhub *hub = &ring->adev->vmhub[i];
  2673. uint32_t req = hub->get_invalidate_req(vm_id);
  2674. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2675. hub->ctx0_ptb_addr_lo32
  2676. + (2 * vm_id),
  2677. lower_32_bits(pd_addr));
  2678. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2679. hub->ctx0_ptb_addr_hi32
  2680. + (2 * vm_id),
  2681. upper_32_bits(pd_addr));
  2682. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2683. hub->vm_inv_eng0_req + eng, req);
  2684. /* wait for the invalidate to complete */
  2685. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  2686. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  2687. }
  2688. /* compute doesn't have PFP */
  2689. if (usepfp) {
  2690. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2691. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2692. amdgpu_ring_write(ring, 0x0);
  2693. }
  2694. }
  2695. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2696. {
  2697. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  2698. }
  2699. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2700. {
  2701. u64 wptr;
  2702. /* XXX check if swapping is necessary on BE */
  2703. if (ring->use_doorbell)
  2704. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  2705. else
  2706. BUG();
  2707. return wptr;
  2708. }
  2709. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2710. {
  2711. struct amdgpu_device *adev = ring->adev;
  2712. /* XXX check if swapping is necessary on BE */
  2713. if (ring->use_doorbell) {
  2714. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2715. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2716. } else{
  2717. BUG(); /* only DOORBELL method supported on gfx9 now */
  2718. }
  2719. }
  2720. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  2721. u64 seq, unsigned int flags)
  2722. {
  2723. /* we only allocate 32bit for each seq wb address */
  2724. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  2725. /* write fence seq to the "addr" */
  2726. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2727. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2728. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  2729. amdgpu_ring_write(ring, lower_32_bits(addr));
  2730. amdgpu_ring_write(ring, upper_32_bits(addr));
  2731. amdgpu_ring_write(ring, lower_32_bits(seq));
  2732. if (flags & AMDGPU_FENCE_FLAG_INT) {
  2733. /* set register to trigger INT */
  2734. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2735. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2736. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  2737. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  2738. amdgpu_ring_write(ring, 0);
  2739. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  2740. }
  2741. }
  2742. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  2743. {
  2744. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2745. amdgpu_ring_write(ring, 0);
  2746. }
  2747. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  2748. {
  2749. static struct v9_ce_ib_state ce_payload = {0};
  2750. uint64_t csa_addr;
  2751. int cnt;
  2752. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  2753. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2754. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2755. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  2756. WRITE_DATA_DST_SEL(8) |
  2757. WR_CONFIRM) |
  2758. WRITE_DATA_CACHE_POLICY(0));
  2759. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2760. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2761. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  2762. }
  2763. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  2764. {
  2765. static struct v9_de_ib_state de_payload = {0};
  2766. uint64_t csa_addr, gds_addr;
  2767. int cnt;
  2768. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2769. gds_addr = csa_addr + 4096;
  2770. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  2771. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  2772. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  2773. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2774. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2775. WRITE_DATA_DST_SEL(8) |
  2776. WR_CONFIRM) |
  2777. WRITE_DATA_CACHE_POLICY(0));
  2778. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2779. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2780. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  2781. }
  2782. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2783. {
  2784. uint32_t dw2 = 0;
  2785. if (amdgpu_sriov_vf(ring->adev))
  2786. gfx_v9_0_ring_emit_ce_meta(ring);
  2787. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2788. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2789. /* set load_global_config & load_global_uconfig */
  2790. dw2 |= 0x8001;
  2791. /* set load_cs_sh_regs */
  2792. dw2 |= 0x01000000;
  2793. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  2794. dw2 |= 0x10002;
  2795. /* set load_ce_ram if preamble presented */
  2796. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  2797. dw2 |= 0x10000000;
  2798. } else {
  2799. /* still load_ce_ram if this is the first time preamble presented
  2800. * although there is no context switch happens.
  2801. */
  2802. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  2803. dw2 |= 0x10000000;
  2804. }
  2805. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2806. amdgpu_ring_write(ring, dw2);
  2807. amdgpu_ring_write(ring, 0);
  2808. if (amdgpu_sriov_vf(ring->adev))
  2809. gfx_v9_0_ring_emit_de_meta(ring);
  2810. }
  2811. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  2812. {
  2813. unsigned ret;
  2814. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  2815. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  2816. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  2817. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  2818. ret = ring->wptr & ring->buf_mask;
  2819. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  2820. return ret;
  2821. }
  2822. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  2823. {
  2824. unsigned cur;
  2825. BUG_ON(offset > ring->buf_mask);
  2826. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  2827. cur = (ring->wptr & ring->buf_mask) - 1;
  2828. if (likely(cur > offset))
  2829. ring->ring[offset] = cur - offset;
  2830. else
  2831. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  2832. }
  2833. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  2834. {
  2835. struct amdgpu_device *adev = ring->adev;
  2836. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  2837. amdgpu_ring_write(ring, 0 | /* src: register*/
  2838. (5 << 8) | /* dst: memory */
  2839. (1 << 20)); /* write confirm */
  2840. amdgpu_ring_write(ring, reg);
  2841. amdgpu_ring_write(ring, 0);
  2842. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  2843. adev->virt.reg_val_offs * 4));
  2844. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  2845. adev->virt.reg_val_offs * 4));
  2846. }
  2847. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  2848. uint32_t val)
  2849. {
  2850. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2851. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  2852. amdgpu_ring_write(ring, reg);
  2853. amdgpu_ring_write(ring, 0);
  2854. amdgpu_ring_write(ring, val);
  2855. }
  2856. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2857. enum amdgpu_interrupt_state state)
  2858. {
  2859. u32 cp_int_cntl;
  2860. switch (state) {
  2861. case AMDGPU_IRQ_STATE_DISABLE:
  2862. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2863. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2864. TIME_STAMP_INT_ENABLE, 0);
  2865. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2866. break;
  2867. case AMDGPU_IRQ_STATE_ENABLE:
  2868. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2869. cp_int_cntl =
  2870. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2871. TIME_STAMP_INT_ENABLE, 1);
  2872. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2873. break;
  2874. default:
  2875. break;
  2876. }
  2877. }
  2878. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2879. int me, int pipe,
  2880. enum amdgpu_interrupt_state state)
  2881. {
  2882. u32 mec_int_cntl, mec_int_cntl_reg;
  2883. /*
  2884. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  2885. * handles the setting of interrupts for this specific pipe. All other
  2886. * pipes' interrupts are set by amdkfd.
  2887. */
  2888. if (me == 1) {
  2889. switch (pipe) {
  2890. case 0:
  2891. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2892. break;
  2893. default:
  2894. DRM_DEBUG("invalid pipe %d\n", pipe);
  2895. return;
  2896. }
  2897. } else {
  2898. DRM_DEBUG("invalid me %d\n", me);
  2899. return;
  2900. }
  2901. switch (state) {
  2902. case AMDGPU_IRQ_STATE_DISABLE:
  2903. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2904. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2905. TIME_STAMP_INT_ENABLE, 0);
  2906. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2907. break;
  2908. case AMDGPU_IRQ_STATE_ENABLE:
  2909. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2910. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2911. TIME_STAMP_INT_ENABLE, 1);
  2912. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2913. break;
  2914. default:
  2915. break;
  2916. }
  2917. }
  2918. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2919. struct amdgpu_irq_src *source,
  2920. unsigned type,
  2921. enum amdgpu_interrupt_state state)
  2922. {
  2923. u32 cp_int_cntl;
  2924. switch (state) {
  2925. case AMDGPU_IRQ_STATE_DISABLE:
  2926. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2927. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2928. PRIV_REG_INT_ENABLE, 0);
  2929. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2930. break;
  2931. case AMDGPU_IRQ_STATE_ENABLE:
  2932. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2933. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2934. PRIV_REG_INT_ENABLE, 1);
  2935. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2936. break;
  2937. default:
  2938. break;
  2939. }
  2940. return 0;
  2941. }
  2942. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2943. struct amdgpu_irq_src *source,
  2944. unsigned type,
  2945. enum amdgpu_interrupt_state state)
  2946. {
  2947. u32 cp_int_cntl;
  2948. switch (state) {
  2949. case AMDGPU_IRQ_STATE_DISABLE:
  2950. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2951. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2952. PRIV_INSTR_INT_ENABLE, 0);
  2953. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2954. break;
  2955. case AMDGPU_IRQ_STATE_ENABLE:
  2956. cp_int_cntl = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0));
  2957. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  2958. PRIV_INSTR_INT_ENABLE, 1);
  2959. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_INT_CNTL_RING0), cp_int_cntl);
  2960. break;
  2961. default:
  2962. break;
  2963. }
  2964. return 0;
  2965. }
  2966. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2967. struct amdgpu_irq_src *src,
  2968. unsigned type,
  2969. enum amdgpu_interrupt_state state)
  2970. {
  2971. switch (type) {
  2972. case AMDGPU_CP_IRQ_GFX_EOP:
  2973. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  2974. break;
  2975. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2976. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  2977. break;
  2978. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2979. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  2980. break;
  2981. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  2982. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  2983. break;
  2984. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  2985. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  2986. break;
  2987. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  2988. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  2989. break;
  2990. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  2991. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  2992. break;
  2993. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  2994. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  2995. break;
  2996. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  2997. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  2998. break;
  2999. default:
  3000. break;
  3001. }
  3002. return 0;
  3003. }
  3004. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3005. struct amdgpu_irq_src *source,
  3006. struct amdgpu_iv_entry *entry)
  3007. {
  3008. int i;
  3009. u8 me_id, pipe_id, queue_id;
  3010. struct amdgpu_ring *ring;
  3011. DRM_DEBUG("IH: CP EOP\n");
  3012. me_id = (entry->ring_id & 0x0c) >> 2;
  3013. pipe_id = (entry->ring_id & 0x03) >> 0;
  3014. queue_id = (entry->ring_id & 0x70) >> 4;
  3015. switch (me_id) {
  3016. case 0:
  3017. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3018. break;
  3019. case 1:
  3020. case 2:
  3021. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3022. ring = &adev->gfx.compute_ring[i];
  3023. /* Per-queue interrupt is supported for MEC starting from VI.
  3024. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3025. */
  3026. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3027. amdgpu_fence_process(ring);
  3028. }
  3029. break;
  3030. }
  3031. return 0;
  3032. }
  3033. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3034. struct amdgpu_irq_src *source,
  3035. struct amdgpu_iv_entry *entry)
  3036. {
  3037. DRM_ERROR("Illegal register access in command stream\n");
  3038. schedule_work(&adev->reset_work);
  3039. return 0;
  3040. }
  3041. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3042. struct amdgpu_irq_src *source,
  3043. struct amdgpu_iv_entry *entry)
  3044. {
  3045. DRM_ERROR("Illegal instruction in command stream\n");
  3046. schedule_work(&adev->reset_work);
  3047. return 0;
  3048. }
  3049. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3050. struct amdgpu_irq_src *src,
  3051. unsigned int type,
  3052. enum amdgpu_interrupt_state state)
  3053. {
  3054. uint32_t tmp, target;
  3055. struct amdgpu_ring *ring = (struct amdgpu_ring *)src->data;
  3056. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  3057. if (ring->me == 1)
  3058. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3059. else
  3060. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3061. target += ring->pipe;
  3062. switch (type) {
  3063. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3064. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3065. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL));
  3066. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3067. GENERIC2_INT_ENABLE, 0);
  3068. WREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL), tmp);
  3069. tmp = RREG32(target);
  3070. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3071. GENERIC2_INT_ENABLE, 0);
  3072. WREG32(target, tmp);
  3073. } else {
  3074. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL));
  3075. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3076. GENERIC2_INT_ENABLE, 1);
  3077. WREG32(SOC15_REG_OFFSET(GC, 0, mmCPC_INT_CNTL), tmp);
  3078. tmp = RREG32(target);
  3079. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3080. GENERIC2_INT_ENABLE, 1);
  3081. WREG32(target, tmp);
  3082. }
  3083. break;
  3084. default:
  3085. BUG(); /* kiq only support GENERIC2_INT now */
  3086. break;
  3087. }
  3088. return 0;
  3089. }
  3090. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3091. struct amdgpu_irq_src *source,
  3092. struct amdgpu_iv_entry *entry)
  3093. {
  3094. u8 me_id, pipe_id, queue_id;
  3095. struct amdgpu_ring *ring = (struct amdgpu_ring *)source->data;
  3096. BUG_ON(!ring || (ring->funcs->type != AMDGPU_RING_TYPE_KIQ));
  3097. me_id = (entry->ring_id & 0x0c) >> 2;
  3098. pipe_id = (entry->ring_id & 0x03) >> 0;
  3099. queue_id = (entry->ring_id & 0x70) >> 4;
  3100. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3101. me_id, pipe_id, queue_id);
  3102. amdgpu_fence_process(ring);
  3103. return 0;
  3104. }
  3105. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3106. .name = "gfx_v9_0",
  3107. .early_init = gfx_v9_0_early_init,
  3108. .late_init = gfx_v9_0_late_init,
  3109. .sw_init = gfx_v9_0_sw_init,
  3110. .sw_fini = gfx_v9_0_sw_fini,
  3111. .hw_init = gfx_v9_0_hw_init,
  3112. .hw_fini = gfx_v9_0_hw_fini,
  3113. .suspend = gfx_v9_0_suspend,
  3114. .resume = gfx_v9_0_resume,
  3115. .is_idle = gfx_v9_0_is_idle,
  3116. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3117. .soft_reset = gfx_v9_0_soft_reset,
  3118. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3119. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3120. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3121. };
  3122. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3123. .type = AMDGPU_RING_TYPE_GFX,
  3124. .align_mask = 0xff,
  3125. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3126. .support_64bit_ptrs = true,
  3127. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3128. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3129. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3130. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3131. 5 + /* COND_EXEC */
  3132. 7 + /* PIPELINE_SYNC */
  3133. 46 + /* VM_FLUSH */
  3134. 8 + /* FENCE for VM_FLUSH */
  3135. 20 + /* GDS switch */
  3136. 4 + /* double SWITCH_BUFFER,
  3137. the first COND_EXEC jump to the place just
  3138. prior to this double SWITCH_BUFFER */
  3139. 5 + /* COND_EXEC */
  3140. 7 + /* HDP_flush */
  3141. 4 + /* VGT_flush */
  3142. 14 + /* CE_META */
  3143. 31 + /* DE_META */
  3144. 3 + /* CNTX_CTRL */
  3145. 5 + /* HDP_INVL */
  3146. 8 + 8 + /* FENCE x2 */
  3147. 2, /* SWITCH_BUFFER */
  3148. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3149. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3150. .emit_fence = gfx_v9_0_ring_emit_fence,
  3151. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3152. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3153. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3154. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3155. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3156. .test_ring = gfx_v9_0_ring_test_ring,
  3157. .test_ib = gfx_v9_0_ring_test_ib,
  3158. .insert_nop = amdgpu_ring_insert_nop,
  3159. .pad_ib = amdgpu_ring_generic_pad_ib,
  3160. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3161. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3162. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3163. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3164. };
  3165. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3166. .type = AMDGPU_RING_TYPE_COMPUTE,
  3167. .align_mask = 0xff,
  3168. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3169. .support_64bit_ptrs = true,
  3170. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3171. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3172. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3173. .emit_frame_size =
  3174. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3175. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3176. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3177. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3178. 64 + /* gfx_v9_0_ring_emit_vm_flush */
  3179. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3180. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3181. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3182. .emit_fence = gfx_v9_0_ring_emit_fence,
  3183. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3184. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3185. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3186. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3187. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3188. .test_ring = gfx_v9_0_ring_test_ring,
  3189. .test_ib = gfx_v9_0_ring_test_ib,
  3190. .insert_nop = amdgpu_ring_insert_nop,
  3191. .pad_ib = amdgpu_ring_generic_pad_ib,
  3192. };
  3193. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3194. .type = AMDGPU_RING_TYPE_KIQ,
  3195. .align_mask = 0xff,
  3196. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3197. .support_64bit_ptrs = true,
  3198. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3199. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3200. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3201. .emit_frame_size =
  3202. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3203. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3204. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3205. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3206. 64 + /* gfx_v9_0_ring_emit_vm_flush */
  3207. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3208. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3209. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3210. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3211. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3212. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3213. .test_ring = gfx_v9_0_ring_test_ring,
  3214. .test_ib = gfx_v9_0_ring_test_ib,
  3215. .insert_nop = amdgpu_ring_insert_nop,
  3216. .pad_ib = amdgpu_ring_generic_pad_ib,
  3217. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3218. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3219. };
  3220. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3221. {
  3222. int i;
  3223. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3224. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3225. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3226. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3227. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3228. }
  3229. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3230. .set = gfx_v9_0_kiq_set_interrupt_state,
  3231. .process = gfx_v9_0_kiq_irq,
  3232. };
  3233. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3234. .set = gfx_v9_0_set_eop_interrupt_state,
  3235. .process = gfx_v9_0_eop_irq,
  3236. };
  3237. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3238. .set = gfx_v9_0_set_priv_reg_fault_state,
  3239. .process = gfx_v9_0_priv_reg_irq,
  3240. };
  3241. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3242. .set = gfx_v9_0_set_priv_inst_fault_state,
  3243. .process = gfx_v9_0_priv_inst_irq,
  3244. };
  3245. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3246. {
  3247. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3248. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3249. adev->gfx.priv_reg_irq.num_types = 1;
  3250. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3251. adev->gfx.priv_inst_irq.num_types = 1;
  3252. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3253. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3254. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3255. }
  3256. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3257. {
  3258. switch (adev->asic_type) {
  3259. case CHIP_VEGA10:
  3260. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3261. break;
  3262. default:
  3263. break;
  3264. }
  3265. }
  3266. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3267. {
  3268. /* init asci gds info */
  3269. adev->gds.mem.total_size = RREG32(SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE));
  3270. adev->gds.gws.total_size = 64;
  3271. adev->gds.oa.total_size = 16;
  3272. if (adev->gds.mem.total_size == 64 * 1024) {
  3273. adev->gds.mem.gfx_partition_size = 4096;
  3274. adev->gds.mem.cs_partition_size = 4096;
  3275. adev->gds.gws.gfx_partition_size = 4;
  3276. adev->gds.gws.cs_partition_size = 4;
  3277. adev->gds.oa.gfx_partition_size = 4;
  3278. adev->gds.oa.cs_partition_size = 1;
  3279. } else {
  3280. adev->gds.mem.gfx_partition_size = 1024;
  3281. adev->gds.mem.cs_partition_size = 1024;
  3282. adev->gds.gws.gfx_partition_size = 16;
  3283. adev->gds.gws.cs_partition_size = 16;
  3284. adev->gds.oa.gfx_partition_size = 4;
  3285. adev->gds.oa.cs_partition_size = 4;
  3286. }
  3287. }
  3288. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3289. {
  3290. u32 data, mask;
  3291. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG));
  3292. data |= RREG32(SOC15_REG_OFFSET(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG));
  3293. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3294. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3295. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3296. return (~data) & mask;
  3297. }
  3298. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3299. struct amdgpu_cu_info *cu_info)
  3300. {
  3301. int i, j, k, counter, active_cu_number = 0;
  3302. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3303. if (!adev || !cu_info)
  3304. return -EINVAL;
  3305. memset(cu_info, 0, sizeof(*cu_info));
  3306. mutex_lock(&adev->grbm_idx_mutex);
  3307. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3308. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3309. mask = 1;
  3310. ao_bitmap = 0;
  3311. counter = 0;
  3312. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3313. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3314. cu_info->bitmap[i][j] = bitmap;
  3315. for (k = 0; k < 16; k ++) {
  3316. if (bitmap & mask) {
  3317. if (counter < 2)
  3318. ao_bitmap |= mask;
  3319. counter ++;
  3320. }
  3321. mask <<= 1;
  3322. }
  3323. active_cu_number += counter;
  3324. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3325. }
  3326. }
  3327. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3328. mutex_unlock(&adev->grbm_idx_mutex);
  3329. cu_info->number = active_cu_number;
  3330. cu_info->ao_cu_mask = ao_cu_mask;
  3331. return 0;
  3332. }
  3333. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3334. {
  3335. int r, j;
  3336. u32 tmp;
  3337. bool use_doorbell = true;
  3338. u64 hqd_gpu_addr;
  3339. u64 mqd_gpu_addr;
  3340. u64 eop_gpu_addr;
  3341. u64 wb_gpu_addr;
  3342. u32 *buf;
  3343. struct v9_mqd *mqd;
  3344. struct amdgpu_device *adev;
  3345. adev = ring->adev;
  3346. if (ring->mqd_obj == NULL) {
  3347. r = amdgpu_bo_create(adev,
  3348. sizeof(struct v9_mqd),
  3349. PAGE_SIZE,true,
  3350. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3351. NULL, &ring->mqd_obj);
  3352. if (r) {
  3353. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3354. return r;
  3355. }
  3356. }
  3357. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3358. if (unlikely(r != 0)) {
  3359. gfx_v9_0_cp_compute_fini(adev);
  3360. return r;
  3361. }
  3362. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3363. &mqd_gpu_addr);
  3364. if (r) {
  3365. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3366. gfx_v9_0_cp_compute_fini(adev);
  3367. return r;
  3368. }
  3369. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3370. if (r) {
  3371. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3372. gfx_v9_0_cp_compute_fini(adev);
  3373. return r;
  3374. }
  3375. /* init the mqd struct */
  3376. memset(buf, 0, sizeof(struct v9_mqd));
  3377. mqd = (struct v9_mqd *)buf;
  3378. mqd->header = 0xC0310800;
  3379. mqd->compute_pipelinestat_enable = 0x00000001;
  3380. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3381. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3382. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3383. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3384. mqd->compute_misc_reserved = 0x00000003;
  3385. mutex_lock(&adev->srbm_mutex);
  3386. soc15_grbm_select(adev, ring->me,
  3387. ring->pipe,
  3388. ring->queue, 0);
  3389. /* disable wptr polling */
  3390. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL));
  3391. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3392. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_WPTR_POLL_CNTL), tmp);
  3393. /* write the EOP addr */
  3394. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3395. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3396. eop_gpu_addr >>= 8;
  3397. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR), lower_32_bits(eop_gpu_addr));
  3398. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI), upper_32_bits(eop_gpu_addr));
  3399. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3400. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3401. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3402. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL));
  3403. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3404. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3405. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_EOP_CONTROL), tmp);
  3406. /* enable doorbell? */
  3407. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  3408. if (use_doorbell)
  3409. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3410. else
  3411. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3412. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL), tmp);
  3413. mqd->cp_hqd_pq_doorbell_control = tmp;
  3414. /* disable the queue if it's active */
  3415. ring->wptr = 0;
  3416. mqd->cp_hqd_dequeue_request = 0;
  3417. mqd->cp_hqd_pq_rptr = 0;
  3418. mqd->cp_hqd_pq_wptr_lo = 0;
  3419. mqd->cp_hqd_pq_wptr_hi = 0;
  3420. if (RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1) {
  3421. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST), 1);
  3422. for (j = 0; j < adev->usec_timeout; j++) {
  3423. if (!(RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE)) & 1))
  3424. break;
  3425. udelay(1);
  3426. }
  3427. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_DEQUEUE_REQUEST), mqd->cp_hqd_dequeue_request);
  3428. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR), mqd->cp_hqd_pq_rptr);
  3429. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO), mqd->cp_hqd_pq_wptr_lo);
  3430. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI), mqd->cp_hqd_pq_wptr_hi);
  3431. }
  3432. /* set the pointer to the MQD */
  3433. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3434. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3435. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR), mqd->cp_mqd_base_addr_lo);
  3436. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_BASE_ADDR_HI), mqd->cp_mqd_base_addr_hi);
  3437. /* set MQD vmid to 0 */
  3438. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL));
  3439. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3440. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MQD_CONTROL), tmp);
  3441. mqd->cp_mqd_control = tmp;
  3442. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3443. hqd_gpu_addr = ring->gpu_addr >> 8;
  3444. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3445. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3446. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE), mqd->cp_hqd_pq_base_lo);
  3447. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_BASE_HI), mqd->cp_hqd_pq_base_hi);
  3448. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3449. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL));
  3450. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3451. (order_base_2(ring->ring_size / 4) - 1));
  3452. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3453. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3454. #ifdef __BIG_ENDIAN
  3455. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3456. #endif
  3457. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3458. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3459. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3460. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3461. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_CONTROL), tmp);
  3462. mqd->cp_hqd_pq_control = tmp;
  3463. /* set the wb address wether it's enabled or not */
  3464. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3465. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3466. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3467. upper_32_bits(wb_gpu_addr) & 0xffff;
  3468. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR),
  3469. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3470. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI),
  3471. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3472. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3473. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3474. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3475. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3476. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR),
  3477. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3478. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI),
  3479. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3480. /* enable the doorbell if requested */
  3481. if (use_doorbell) {
  3482. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER),
  3483. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3484. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER),
  3485. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3486. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL));
  3487. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3488. DOORBELL_OFFSET, ring->doorbell_index);
  3489. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3490. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3491. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3492. mqd->cp_hqd_pq_doorbell_control = tmp;
  3493. } else {
  3494. mqd->cp_hqd_pq_doorbell_control = 0;
  3495. }
  3496. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL),
  3497. mqd->cp_hqd_pq_doorbell_control);
  3498. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3499. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_LO), mqd->cp_hqd_pq_wptr_lo);
  3500. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PQ_WPTR_HI), mqd->cp_hqd_pq_wptr_hi);
  3501. /* set the vmid for the queue */
  3502. mqd->cp_hqd_vmid = 0;
  3503. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_VMID), mqd->cp_hqd_vmid);
  3504. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PERSISTENT_STATE));
  3505. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3506. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_PERSISTENT_STATE), tmp);
  3507. mqd->cp_hqd_persistent_state = tmp;
  3508. /* activate the queue */
  3509. mqd->cp_hqd_active = 1;
  3510. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_HQD_ACTIVE), mqd->cp_hqd_active);
  3511. soc15_grbm_select(adev, 0, 0, 0, 0);
  3512. mutex_unlock(&adev->srbm_mutex);
  3513. amdgpu_bo_kunmap(ring->mqd_obj);
  3514. amdgpu_bo_unreserve(ring->mqd_obj);
  3515. if (use_doorbell) {
  3516. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS));
  3517. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3518. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_PQ_STATUS), tmp);
  3519. }
  3520. return 0;
  3521. }
  3522. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3523. {
  3524. .type = AMD_IP_BLOCK_TYPE_GFX,
  3525. .major = 9,
  3526. .minor = 0,
  3527. .rev = 0,
  3528. .funcs = &gfx_v9_0_ip_funcs,
  3529. };