gmc_v8_0.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. static const u32 golden_settings_tonga_a11[] =
  43. {
  44. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  45. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  46. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  47. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  48. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. };
  52. static const u32 tonga_mgcg_cgcg_init[] =
  53. {
  54. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  55. };
  56. static const u32 golden_settings_fiji_a10[] =
  57. {
  58. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. };
  63. static const u32 fiji_mgcg_cgcg_init[] =
  64. {
  65. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  66. };
  67. static const u32 golden_settings_polaris11_a11[] =
  68. {
  69. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  73. };
  74. static const u32 golden_settings_polaris10_a11[] =
  75. {
  76. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  77. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  78. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  81. };
  82. static const u32 cz_mgcg_cgcg_init[] =
  83. {
  84. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  85. };
  86. static const u32 stoney_mgcg_cgcg_init[] =
  87. {
  88. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  89. };
  90. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  91. {
  92. switch (adev->asic_type) {
  93. case CHIP_FIJI:
  94. amdgpu_program_register_sequence(adev,
  95. fiji_mgcg_cgcg_init,
  96. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  97. amdgpu_program_register_sequence(adev,
  98. golden_settings_fiji_a10,
  99. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  100. break;
  101. case CHIP_TONGA:
  102. amdgpu_program_register_sequence(adev,
  103. tonga_mgcg_cgcg_init,
  104. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  105. amdgpu_program_register_sequence(adev,
  106. golden_settings_tonga_a11,
  107. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  108. break;
  109. case CHIP_POLARIS11:
  110. amdgpu_program_register_sequence(adev,
  111. golden_settings_polaris11_a11,
  112. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  113. break;
  114. case CHIP_POLARIS10:
  115. amdgpu_program_register_sequence(adev,
  116. golden_settings_polaris10_a11,
  117. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  118. break;
  119. case CHIP_CARRIZO:
  120. amdgpu_program_register_sequence(adev,
  121. cz_mgcg_cgcg_init,
  122. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  123. break;
  124. case CHIP_STONEY:
  125. amdgpu_program_register_sequence(adev,
  126. stoney_mgcg_cgcg_init,
  127. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  128. break;
  129. default:
  130. break;
  131. }
  132. }
  133. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  134. struct amdgpu_mode_mc_save *save)
  135. {
  136. u32 blackout;
  137. if (adev->mode_info.num_crtc)
  138. amdgpu_display_stop_mc_access(adev, save);
  139. gmc_v8_0_wait_for_idle(adev);
  140. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  141. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  142. /* Block CPU access */
  143. WREG32(mmBIF_FB_EN, 0);
  144. /* blackout the MC */
  145. blackout = REG_SET_FIELD(blackout,
  146. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  147. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  148. }
  149. /* wait for the MC to settle */
  150. udelay(100);
  151. }
  152. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  153. struct amdgpu_mode_mc_save *save)
  154. {
  155. u32 tmp;
  156. /* unblackout the MC */
  157. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  158. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  159. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  160. /* allow CPU access */
  161. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  162. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  163. WREG32(mmBIF_FB_EN, tmp);
  164. if (adev->mode_info.num_crtc)
  165. amdgpu_display_resume_mc_access(adev, save);
  166. }
  167. /**
  168. * gmc_v8_0_init_microcode - load ucode images from disk
  169. *
  170. * @adev: amdgpu_device pointer
  171. *
  172. * Use the firmware interface to load the ucode images into
  173. * the driver (not loaded into hw).
  174. * Returns 0 on success, error on failure.
  175. */
  176. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  177. {
  178. const char *chip_name;
  179. char fw_name[30];
  180. int err;
  181. DRM_DEBUG("\n");
  182. switch (adev->asic_type) {
  183. case CHIP_TONGA:
  184. chip_name = "tonga";
  185. break;
  186. case CHIP_POLARIS11:
  187. chip_name = "polaris11";
  188. break;
  189. case CHIP_POLARIS10:
  190. chip_name = "polaris10";
  191. break;
  192. case CHIP_FIJI:
  193. case CHIP_CARRIZO:
  194. case CHIP_STONEY:
  195. return 0;
  196. default: BUG();
  197. }
  198. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  199. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  200. if (err)
  201. goto out;
  202. err = amdgpu_ucode_validate(adev->mc.fw);
  203. out:
  204. if (err) {
  205. printk(KERN_ERR
  206. "mc: Failed to load firmware \"%s\"\n",
  207. fw_name);
  208. release_firmware(adev->mc.fw);
  209. adev->mc.fw = NULL;
  210. }
  211. return err;
  212. }
  213. /**
  214. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  215. *
  216. * @adev: amdgpu_device pointer
  217. *
  218. * Load the GDDR MC ucode into the hw (CIK).
  219. * Returns 0 on success, error on failure.
  220. */
  221. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  222. {
  223. const struct mc_firmware_header_v1_0 *hdr;
  224. const __le32 *fw_data = NULL;
  225. const __le32 *io_mc_regs = NULL;
  226. u32 running, blackout = 0;
  227. int i, ucode_size, regs_size;
  228. if (!adev->mc.fw)
  229. return -EINVAL;
  230. /* Skip MC ucode loading on SR-IOV capable boards.
  231. * vbios does this for us in asic_init in that case.
  232. */
  233. if (adev->virtualization.supports_sr_iov)
  234. return 0;
  235. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  236. amdgpu_ucode_print_mc_hdr(&hdr->header);
  237. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  238. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  239. io_mc_regs = (const __le32 *)
  240. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  241. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  242. fw_data = (const __le32 *)
  243. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  244. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  245. if (running == 0) {
  246. if (running) {
  247. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  248. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  249. }
  250. /* reset the engine and set to writable */
  251. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  252. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  253. /* load mc io regs */
  254. for (i = 0; i < regs_size; i++) {
  255. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  256. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  257. }
  258. /* load the MC ucode */
  259. for (i = 0; i < ucode_size; i++)
  260. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  261. /* put the engine back into the active state */
  262. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  263. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  264. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  265. /* wait for training to complete */
  266. for (i = 0; i < adev->usec_timeout; i++) {
  267. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  268. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  269. break;
  270. udelay(1);
  271. }
  272. for (i = 0; i < adev->usec_timeout; i++) {
  273. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  274. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  275. break;
  276. udelay(1);
  277. }
  278. if (running)
  279. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  280. }
  281. return 0;
  282. }
  283. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  284. struct amdgpu_mc *mc)
  285. {
  286. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  287. /* leave room for at least 1024M GTT */
  288. dev_warn(adev->dev, "limiting VRAM\n");
  289. mc->real_vram_size = 0xFFC0000000ULL;
  290. mc->mc_vram_size = 0xFFC0000000ULL;
  291. }
  292. amdgpu_vram_location(adev, &adev->mc, 0);
  293. adev->mc.gtt_base_align = 0;
  294. amdgpu_gtt_location(adev, mc);
  295. }
  296. /**
  297. * gmc_v8_0_mc_program - program the GPU memory controller
  298. *
  299. * @adev: amdgpu_device pointer
  300. *
  301. * Set the location of vram, gart, and AGP in the GPU's
  302. * physical address space (CIK).
  303. */
  304. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  305. {
  306. struct amdgpu_mode_mc_save save;
  307. u32 tmp;
  308. int i, j;
  309. /* Initialize HDP */
  310. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  311. WREG32((0xb05 + j), 0x00000000);
  312. WREG32((0xb06 + j), 0x00000000);
  313. WREG32((0xb07 + j), 0x00000000);
  314. WREG32((0xb08 + j), 0x00000000);
  315. WREG32((0xb09 + j), 0x00000000);
  316. }
  317. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  318. if (adev->mode_info.num_crtc)
  319. amdgpu_display_set_vga_render_state(adev, false);
  320. gmc_v8_0_mc_stop(adev, &save);
  321. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  322. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  323. }
  324. /* Update configuration */
  325. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  326. adev->mc.vram_start >> 12);
  327. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  328. adev->mc.vram_end >> 12);
  329. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  330. adev->vram_scratch.gpu_addr >> 12);
  331. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  332. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  333. WREG32(mmMC_VM_FB_LOCATION, tmp);
  334. /* XXX double check these! */
  335. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  336. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  337. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  338. WREG32(mmMC_VM_AGP_BASE, 0);
  339. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  340. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  341. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  342. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  343. }
  344. gmc_v8_0_mc_resume(adev, &save);
  345. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  346. tmp = RREG32(mmHDP_MISC_CNTL);
  347. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  348. WREG32(mmHDP_MISC_CNTL, tmp);
  349. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  350. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  351. }
  352. /**
  353. * gmc_v8_0_mc_init - initialize the memory controller driver params
  354. *
  355. * @adev: amdgpu_device pointer
  356. *
  357. * Look up the amount of vram, vram width, and decide how to place
  358. * vram and gart within the GPU's physical address space (CIK).
  359. * Returns 0 for success.
  360. */
  361. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  362. {
  363. u32 tmp;
  364. int chansize, numchan;
  365. /* Get VRAM informations */
  366. tmp = RREG32(mmMC_ARB_RAMCFG);
  367. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  368. chansize = 64;
  369. } else {
  370. chansize = 32;
  371. }
  372. tmp = RREG32(mmMC_SHARED_CHMAP);
  373. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  374. case 0:
  375. default:
  376. numchan = 1;
  377. break;
  378. case 1:
  379. numchan = 2;
  380. break;
  381. case 2:
  382. numchan = 4;
  383. break;
  384. case 3:
  385. numchan = 8;
  386. break;
  387. case 4:
  388. numchan = 3;
  389. break;
  390. case 5:
  391. numchan = 6;
  392. break;
  393. case 6:
  394. numchan = 10;
  395. break;
  396. case 7:
  397. numchan = 12;
  398. break;
  399. case 8:
  400. numchan = 16;
  401. break;
  402. }
  403. adev->mc.vram_width = numchan * chansize;
  404. /* Could aper size report 0 ? */
  405. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  406. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  407. /* size in MB on si */
  408. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  409. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  410. adev->mc.visible_vram_size = adev->mc.aper_size;
  411. /* In case the PCI BAR is larger than the actual amount of vram */
  412. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  413. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  414. /* unless the user had overridden it, set the gart
  415. * size equal to the 1024 or vram, whichever is larger.
  416. */
  417. if (amdgpu_gart_size == -1)
  418. adev->mc.gtt_size = amdgpu_ttm_get_gtt_mem_size(adev);
  419. else
  420. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  421. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  422. return 0;
  423. }
  424. /*
  425. * GART
  426. * VMID 0 is the physical GPU addresses as used by the kernel.
  427. * VMIDs 1-15 are used for userspace clients and are handled
  428. * by the amdgpu vm/hsa code.
  429. */
  430. /**
  431. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  432. *
  433. * @adev: amdgpu_device pointer
  434. * @vmid: vm instance to flush
  435. *
  436. * Flush the TLB for the requested page table (CIK).
  437. */
  438. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  439. uint32_t vmid)
  440. {
  441. /* flush hdp cache */
  442. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  443. /* bits 0-15 are the VM contexts0-15 */
  444. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  445. }
  446. /**
  447. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  448. *
  449. * @adev: amdgpu_device pointer
  450. * @cpu_pt_addr: cpu address of the page table
  451. * @gpu_page_idx: entry in the page table to update
  452. * @addr: dst addr to write into pte/pde
  453. * @flags: access flags
  454. *
  455. * Update the page tables using the CPU.
  456. */
  457. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  458. void *cpu_pt_addr,
  459. uint32_t gpu_page_idx,
  460. uint64_t addr,
  461. uint32_t flags)
  462. {
  463. void __iomem *ptr = (void *)cpu_pt_addr;
  464. uint64_t value;
  465. /*
  466. * PTE format on VI:
  467. * 63:40 reserved
  468. * 39:12 4k physical page base address
  469. * 11:7 fragment
  470. * 6 write
  471. * 5 read
  472. * 4 exe
  473. * 3 reserved
  474. * 2 snooped
  475. * 1 system
  476. * 0 valid
  477. *
  478. * PDE format on VI:
  479. * 63:59 block fragment size
  480. * 58:40 reserved
  481. * 39:1 physical base address of PTE
  482. * bits 5:1 must be 0.
  483. * 0 valid
  484. */
  485. value = addr & 0x000000FFFFFFF000ULL;
  486. value |= flags;
  487. writeq(value, ptr + (gpu_page_idx * 8));
  488. return 0;
  489. }
  490. /**
  491. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  492. *
  493. * @adev: amdgpu_device pointer
  494. * @value: true redirects VM faults to the default page
  495. */
  496. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  497. bool value)
  498. {
  499. u32 tmp;
  500. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  501. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  502. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  503. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  504. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  505. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  506. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  507. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  508. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  509. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  510. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  511. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  512. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  513. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  514. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  515. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  516. }
  517. /**
  518. * gmc_v8_0_gart_enable - gart enable
  519. *
  520. * @adev: amdgpu_device pointer
  521. *
  522. * This sets up the TLBs, programs the page tables for VMID0,
  523. * sets up the hw for VMIDs 1-15 which are allocated on
  524. * demand, and sets up the global locations for the LDS, GDS,
  525. * and GPUVM for FSA64 clients (CIK).
  526. * Returns 0 for success, errors for failure.
  527. */
  528. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  529. {
  530. int r, i;
  531. u32 tmp;
  532. if (adev->gart.robj == NULL) {
  533. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  534. return -EINVAL;
  535. }
  536. r = amdgpu_gart_table_vram_pin(adev);
  537. if (r)
  538. return r;
  539. /* Setup TLB control */
  540. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  541. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  542. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  543. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  544. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  545. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  546. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  547. /* Setup L2 cache */
  548. tmp = RREG32(mmVM_L2_CNTL);
  549. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  550. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  551. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  552. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  553. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  554. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  555. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  556. WREG32(mmVM_L2_CNTL, tmp);
  557. tmp = RREG32(mmVM_L2_CNTL2);
  558. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  559. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  560. WREG32(mmVM_L2_CNTL2, tmp);
  561. tmp = RREG32(mmVM_L2_CNTL3);
  562. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  563. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  564. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  565. WREG32(mmVM_L2_CNTL3, tmp);
  566. /* XXX: set to enable PTE/PDE in system memory */
  567. tmp = RREG32(mmVM_L2_CNTL4);
  568. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  569. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  570. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  571. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  572. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  573. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  574. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  575. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  576. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  577. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  578. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  579. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  580. WREG32(mmVM_L2_CNTL4, tmp);
  581. /* setup context0 */
  582. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  583. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  584. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  585. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  586. (u32)(adev->dummy_page.addr >> 12));
  587. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  588. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  589. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  590. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  591. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  592. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  593. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  594. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  595. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  596. /* empty context1-15 */
  597. /* FIXME start with 4G, once using 2 level pt switch to full
  598. * vm size space
  599. */
  600. /* set vm size, must be a multiple of 4 */
  601. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  602. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  603. for (i = 1; i < 16; i++) {
  604. if (i < 8)
  605. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  606. adev->gart.table_addr >> 12);
  607. else
  608. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  609. adev->gart.table_addr >> 12);
  610. }
  611. /* enable context1-15 */
  612. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  613. (u32)(adev->dummy_page.addr >> 12));
  614. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  615. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  616. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  617. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  618. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  619. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  620. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  621. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  622. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  623. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  624. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  625. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  626. amdgpu_vm_block_size - 9);
  627. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  628. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  629. gmc_v8_0_set_fault_enable_default(adev, false);
  630. else
  631. gmc_v8_0_set_fault_enable_default(adev, true);
  632. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  633. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  634. (unsigned)(adev->mc.gtt_size >> 20),
  635. (unsigned long long)adev->gart.table_addr);
  636. adev->gart.ready = true;
  637. return 0;
  638. }
  639. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  640. {
  641. int r;
  642. if (adev->gart.robj) {
  643. WARN(1, "R600 PCIE GART already initialized\n");
  644. return 0;
  645. }
  646. /* Initialize common gart structure */
  647. r = amdgpu_gart_init(adev);
  648. if (r)
  649. return r;
  650. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  651. return amdgpu_gart_table_vram_alloc(adev);
  652. }
  653. /**
  654. * gmc_v8_0_gart_disable - gart disable
  655. *
  656. * @adev: amdgpu_device pointer
  657. *
  658. * This disables all VM page table (CIK).
  659. */
  660. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  661. {
  662. u32 tmp;
  663. /* Disable all tables */
  664. WREG32(mmVM_CONTEXT0_CNTL, 0);
  665. WREG32(mmVM_CONTEXT1_CNTL, 0);
  666. /* Setup TLB control */
  667. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  668. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  669. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  670. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  671. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  672. /* Setup L2 cache */
  673. tmp = RREG32(mmVM_L2_CNTL);
  674. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  675. WREG32(mmVM_L2_CNTL, tmp);
  676. WREG32(mmVM_L2_CNTL2, 0);
  677. amdgpu_gart_table_vram_unpin(adev);
  678. }
  679. /**
  680. * gmc_v8_0_gart_fini - vm fini callback
  681. *
  682. * @adev: amdgpu_device pointer
  683. *
  684. * Tears down the driver GART/VM setup (CIK).
  685. */
  686. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  687. {
  688. amdgpu_gart_table_vram_free(adev);
  689. amdgpu_gart_fini(adev);
  690. }
  691. /*
  692. * vm
  693. * VMID 0 is the physical GPU addresses as used by the kernel.
  694. * VMIDs 1-15 are used for userspace clients and are handled
  695. * by the amdgpu vm/hsa code.
  696. */
  697. /**
  698. * gmc_v8_0_vm_init - cik vm init callback
  699. *
  700. * @adev: amdgpu_device pointer
  701. *
  702. * Inits cik specific vm parameters (number of VMs, base of vram for
  703. * VMIDs 1-15) (CIK).
  704. * Returns 0 for success.
  705. */
  706. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  707. {
  708. /*
  709. * number of VMs
  710. * VMID 0 is reserved for System
  711. * amdgpu graphics/compute will use VMIDs 1-7
  712. * amdkfd will use VMIDs 8-15
  713. */
  714. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  715. amdgpu_vm_manager_init(adev);
  716. /* base offset of vram pages */
  717. if (adev->flags & AMD_IS_APU) {
  718. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  719. tmp <<= 22;
  720. adev->vm_manager.vram_base_offset = tmp;
  721. } else
  722. adev->vm_manager.vram_base_offset = 0;
  723. return 0;
  724. }
  725. /**
  726. * gmc_v8_0_vm_fini - cik vm fini callback
  727. *
  728. * @adev: amdgpu_device pointer
  729. *
  730. * Tear down any asic specific VM setup (CIK).
  731. */
  732. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  733. {
  734. }
  735. /**
  736. * gmc_v8_0_vm_decode_fault - print human readable fault info
  737. *
  738. * @adev: amdgpu_device pointer
  739. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  740. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  741. *
  742. * Print human readable fault information (CIK).
  743. */
  744. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  745. u32 status, u32 addr, u32 mc_client)
  746. {
  747. u32 mc_id;
  748. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  749. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  750. PROTECTIONS);
  751. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  752. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  753. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  754. MEMORY_CLIENT_ID);
  755. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  756. protections, vmid, addr,
  757. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  758. MEMORY_CLIENT_RW) ?
  759. "write" : "read", block, mc_client, mc_id);
  760. }
  761. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  762. {
  763. switch (mc_seq_vram_type) {
  764. case MC_SEQ_MISC0__MT__GDDR1:
  765. return AMDGPU_VRAM_TYPE_GDDR1;
  766. case MC_SEQ_MISC0__MT__DDR2:
  767. return AMDGPU_VRAM_TYPE_DDR2;
  768. case MC_SEQ_MISC0__MT__GDDR3:
  769. return AMDGPU_VRAM_TYPE_GDDR3;
  770. case MC_SEQ_MISC0__MT__GDDR4:
  771. return AMDGPU_VRAM_TYPE_GDDR4;
  772. case MC_SEQ_MISC0__MT__GDDR5:
  773. return AMDGPU_VRAM_TYPE_GDDR5;
  774. case MC_SEQ_MISC0__MT__HBM:
  775. return AMDGPU_VRAM_TYPE_HBM;
  776. case MC_SEQ_MISC0__MT__DDR3:
  777. return AMDGPU_VRAM_TYPE_DDR3;
  778. default:
  779. return AMDGPU_VRAM_TYPE_UNKNOWN;
  780. }
  781. }
  782. static int gmc_v8_0_early_init(void *handle)
  783. {
  784. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  785. gmc_v8_0_set_gart_funcs(adev);
  786. gmc_v8_0_set_irq_funcs(adev);
  787. return 0;
  788. }
  789. static int gmc_v8_0_late_init(void *handle)
  790. {
  791. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  792. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  793. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  794. else
  795. return 0;
  796. }
  797. #define mmMC_SEQ_MISC0_FIJI 0xA71
  798. static int gmc_v8_0_sw_init(void *handle)
  799. {
  800. int r;
  801. int dma_bits;
  802. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  803. if (adev->flags & AMD_IS_APU) {
  804. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  805. } else {
  806. u32 tmp;
  807. if (adev->asic_type == CHIP_FIJI)
  808. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  809. else
  810. tmp = RREG32(mmMC_SEQ_MISC0);
  811. tmp &= MC_SEQ_MISC0__MT__MASK;
  812. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  813. }
  814. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  815. if (r)
  816. return r;
  817. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  818. if (r)
  819. return r;
  820. /* Adjust VM size here.
  821. * Currently set to 4GB ((1 << 20) 4k pages).
  822. * Max GPUVM size for cayman and SI is 40 bits.
  823. */
  824. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  825. /* Set the internal MC address mask
  826. * This is the max address of the GPU's
  827. * internal address space.
  828. */
  829. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  830. /* set DMA mask + need_dma32 flags.
  831. * PCIE - can handle 40-bits.
  832. * IGP - can handle 40-bits
  833. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  834. */
  835. adev->need_dma32 = false;
  836. dma_bits = adev->need_dma32 ? 32 : 40;
  837. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  838. if (r) {
  839. adev->need_dma32 = true;
  840. dma_bits = 32;
  841. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  842. }
  843. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  844. if (r) {
  845. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  846. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  847. }
  848. r = gmc_v8_0_init_microcode(adev);
  849. if (r) {
  850. DRM_ERROR("Failed to load mc firmware!\n");
  851. return r;
  852. }
  853. r = amdgpu_ttm_global_init(adev);
  854. if (r) {
  855. return r;
  856. }
  857. r = gmc_v8_0_mc_init(adev);
  858. if (r)
  859. return r;
  860. /* Memory manager */
  861. r = amdgpu_bo_init(adev);
  862. if (r)
  863. return r;
  864. r = gmc_v8_0_gart_init(adev);
  865. if (r)
  866. return r;
  867. if (!adev->vm_manager.enabled) {
  868. r = gmc_v8_0_vm_init(adev);
  869. if (r) {
  870. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  871. return r;
  872. }
  873. adev->vm_manager.enabled = true;
  874. }
  875. return r;
  876. }
  877. static int gmc_v8_0_sw_fini(void *handle)
  878. {
  879. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  880. if (adev->vm_manager.enabled) {
  881. amdgpu_vm_manager_fini(adev);
  882. gmc_v8_0_vm_fini(adev);
  883. adev->vm_manager.enabled = false;
  884. }
  885. gmc_v8_0_gart_fini(adev);
  886. amdgpu_gem_force_release(adev);
  887. amdgpu_bo_fini(adev);
  888. return 0;
  889. }
  890. static int gmc_v8_0_hw_init(void *handle)
  891. {
  892. int r;
  893. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  894. gmc_v8_0_init_golden_registers(adev);
  895. gmc_v8_0_mc_program(adev);
  896. if (adev->asic_type == CHIP_TONGA) {
  897. r = gmc_v8_0_mc_load_microcode(adev);
  898. if (r) {
  899. DRM_ERROR("Failed to load MC firmware!\n");
  900. return r;
  901. }
  902. }
  903. r = gmc_v8_0_gart_enable(adev);
  904. if (r)
  905. return r;
  906. return r;
  907. }
  908. static int gmc_v8_0_hw_fini(void *handle)
  909. {
  910. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  911. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  912. gmc_v8_0_gart_disable(adev);
  913. return 0;
  914. }
  915. static int gmc_v8_0_suspend(void *handle)
  916. {
  917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  918. if (adev->vm_manager.enabled) {
  919. gmc_v8_0_vm_fini(adev);
  920. adev->vm_manager.enabled = false;
  921. }
  922. gmc_v8_0_hw_fini(adev);
  923. return 0;
  924. }
  925. static int gmc_v8_0_resume(void *handle)
  926. {
  927. int r;
  928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  929. r = gmc_v8_0_hw_init(adev);
  930. if (r)
  931. return r;
  932. if (!adev->vm_manager.enabled) {
  933. r = gmc_v8_0_vm_init(adev);
  934. if (r) {
  935. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  936. return r;
  937. }
  938. adev->vm_manager.enabled = true;
  939. }
  940. return r;
  941. }
  942. static bool gmc_v8_0_is_idle(void *handle)
  943. {
  944. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  945. u32 tmp = RREG32(mmSRBM_STATUS);
  946. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  947. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  948. return false;
  949. return true;
  950. }
  951. static int gmc_v8_0_wait_for_idle(void *handle)
  952. {
  953. unsigned i;
  954. u32 tmp;
  955. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  956. for (i = 0; i < adev->usec_timeout; i++) {
  957. /* read MC_STATUS */
  958. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  959. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  960. SRBM_STATUS__MCC_BUSY_MASK |
  961. SRBM_STATUS__MCD_BUSY_MASK |
  962. SRBM_STATUS__VMC_BUSY_MASK |
  963. SRBM_STATUS__VMC1_BUSY_MASK);
  964. if (!tmp)
  965. return 0;
  966. udelay(1);
  967. }
  968. return -ETIMEDOUT;
  969. }
  970. static int gmc_v8_0_check_soft_reset(void *handle)
  971. {
  972. u32 srbm_soft_reset = 0;
  973. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  974. u32 tmp = RREG32(mmSRBM_STATUS);
  975. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  976. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  977. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  978. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  979. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  980. if (!(adev->flags & AMD_IS_APU))
  981. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  982. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  983. }
  984. if (srbm_soft_reset) {
  985. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang = true;
  986. adev->mc.srbm_soft_reset = srbm_soft_reset;
  987. } else {
  988. adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang = false;
  989. adev->mc.srbm_soft_reset = 0;
  990. }
  991. return 0;
  992. }
  993. static int gmc_v8_0_pre_soft_reset(void *handle)
  994. {
  995. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  996. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  997. return 0;
  998. gmc_v8_0_mc_stop(adev, &adev->mc.save);
  999. if (gmc_v8_0_wait_for_idle(adev)) {
  1000. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1001. }
  1002. return 0;
  1003. }
  1004. static int gmc_v8_0_soft_reset(void *handle)
  1005. {
  1006. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1007. u32 srbm_soft_reset;
  1008. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  1009. return 0;
  1010. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1011. if (srbm_soft_reset) {
  1012. u32 tmp;
  1013. tmp = RREG32(mmSRBM_SOFT_RESET);
  1014. tmp |= srbm_soft_reset;
  1015. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1016. WREG32(mmSRBM_SOFT_RESET, tmp);
  1017. tmp = RREG32(mmSRBM_SOFT_RESET);
  1018. udelay(50);
  1019. tmp &= ~srbm_soft_reset;
  1020. WREG32(mmSRBM_SOFT_RESET, tmp);
  1021. tmp = RREG32(mmSRBM_SOFT_RESET);
  1022. /* Wait a little for things to settle down */
  1023. udelay(50);
  1024. }
  1025. return 0;
  1026. }
  1027. static int gmc_v8_0_post_soft_reset(void *handle)
  1028. {
  1029. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1030. if (!adev->ip_block_status[AMD_IP_BLOCK_TYPE_GMC].hang)
  1031. return 0;
  1032. gmc_v8_0_mc_resume(adev, &adev->mc.save);
  1033. return 0;
  1034. }
  1035. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1036. struct amdgpu_irq_src *src,
  1037. unsigned type,
  1038. enum amdgpu_interrupt_state state)
  1039. {
  1040. u32 tmp;
  1041. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1042. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1043. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1044. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1045. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1046. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1047. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1048. switch (state) {
  1049. case AMDGPU_IRQ_STATE_DISABLE:
  1050. /* system context */
  1051. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1052. tmp &= ~bits;
  1053. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1054. /* VMs */
  1055. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1056. tmp &= ~bits;
  1057. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1058. break;
  1059. case AMDGPU_IRQ_STATE_ENABLE:
  1060. /* system context */
  1061. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1062. tmp |= bits;
  1063. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1064. /* VMs */
  1065. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1066. tmp |= bits;
  1067. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1068. break;
  1069. default:
  1070. break;
  1071. }
  1072. return 0;
  1073. }
  1074. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1075. struct amdgpu_irq_src *source,
  1076. struct amdgpu_iv_entry *entry)
  1077. {
  1078. u32 addr, status, mc_client;
  1079. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1080. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1081. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1082. /* reset addr and status */
  1083. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1084. if (!addr && !status)
  1085. return 0;
  1086. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1087. gmc_v8_0_set_fault_enable_default(adev, false);
  1088. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1089. entry->src_id, entry->src_data);
  1090. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1091. addr);
  1092. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1093. status);
  1094. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1095. return 0;
  1096. }
  1097. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1098. bool enable)
  1099. {
  1100. uint32_t data;
  1101. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1102. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1103. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1104. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1105. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1106. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1107. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1108. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1109. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1110. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1111. data = RREG32(mmMC_XPB_CLK_GAT);
  1112. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1113. WREG32(mmMC_XPB_CLK_GAT, data);
  1114. data = RREG32(mmATC_MISC_CG);
  1115. data |= ATC_MISC_CG__ENABLE_MASK;
  1116. WREG32(mmATC_MISC_CG, data);
  1117. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1118. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1119. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1120. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1121. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1122. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1123. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1124. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1125. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1126. data = RREG32(mmVM_L2_CG);
  1127. data |= VM_L2_CG__ENABLE_MASK;
  1128. WREG32(mmVM_L2_CG, data);
  1129. } else {
  1130. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1131. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1132. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1133. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1134. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1135. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1136. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1137. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1138. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1139. data = RREG32(mmMC_XPB_CLK_GAT);
  1140. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1141. WREG32(mmMC_XPB_CLK_GAT, data);
  1142. data = RREG32(mmATC_MISC_CG);
  1143. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1144. WREG32(mmATC_MISC_CG, data);
  1145. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1146. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1147. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1148. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1149. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1150. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1151. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1152. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1153. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1154. data = RREG32(mmVM_L2_CG);
  1155. data &= ~VM_L2_CG__ENABLE_MASK;
  1156. WREG32(mmVM_L2_CG, data);
  1157. }
  1158. }
  1159. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1160. bool enable)
  1161. {
  1162. uint32_t data;
  1163. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1164. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1165. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1166. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1167. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1168. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1169. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1170. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1171. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1172. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1173. data = RREG32(mmMC_XPB_CLK_GAT);
  1174. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1175. WREG32(mmMC_XPB_CLK_GAT, data);
  1176. data = RREG32(mmATC_MISC_CG);
  1177. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1178. WREG32(mmATC_MISC_CG, data);
  1179. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1180. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1181. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1182. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1183. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1184. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1185. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1186. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1187. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1188. data = RREG32(mmVM_L2_CG);
  1189. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1190. WREG32(mmVM_L2_CG, data);
  1191. } else {
  1192. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1193. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1194. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1195. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1196. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1197. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1198. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1199. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1200. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1201. data = RREG32(mmMC_XPB_CLK_GAT);
  1202. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1203. WREG32(mmMC_XPB_CLK_GAT, data);
  1204. data = RREG32(mmATC_MISC_CG);
  1205. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1206. WREG32(mmATC_MISC_CG, data);
  1207. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1208. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1209. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1210. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1211. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1212. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1213. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1214. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1215. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1216. data = RREG32(mmVM_L2_CG);
  1217. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1218. WREG32(mmVM_L2_CG, data);
  1219. }
  1220. }
  1221. static int gmc_v8_0_set_clockgating_state(void *handle,
  1222. enum amd_clockgating_state state)
  1223. {
  1224. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1225. switch (adev->asic_type) {
  1226. case CHIP_FIJI:
  1227. fiji_update_mc_medium_grain_clock_gating(adev,
  1228. state == AMD_CG_STATE_GATE ? true : false);
  1229. fiji_update_mc_light_sleep(adev,
  1230. state == AMD_CG_STATE_GATE ? true : false);
  1231. break;
  1232. default:
  1233. break;
  1234. }
  1235. return 0;
  1236. }
  1237. static int gmc_v8_0_set_powergating_state(void *handle,
  1238. enum amd_powergating_state state)
  1239. {
  1240. return 0;
  1241. }
  1242. const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1243. .name = "gmc_v8_0",
  1244. .early_init = gmc_v8_0_early_init,
  1245. .late_init = gmc_v8_0_late_init,
  1246. .sw_init = gmc_v8_0_sw_init,
  1247. .sw_fini = gmc_v8_0_sw_fini,
  1248. .hw_init = gmc_v8_0_hw_init,
  1249. .hw_fini = gmc_v8_0_hw_fini,
  1250. .suspend = gmc_v8_0_suspend,
  1251. .resume = gmc_v8_0_resume,
  1252. .is_idle = gmc_v8_0_is_idle,
  1253. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1254. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1255. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1256. .soft_reset = gmc_v8_0_soft_reset,
  1257. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1258. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1259. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1260. };
  1261. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1262. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1263. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1264. };
  1265. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1266. .set = gmc_v8_0_vm_fault_interrupt_state,
  1267. .process = gmc_v8_0_process_interrupt,
  1268. };
  1269. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1270. {
  1271. if (adev->gart.gart_funcs == NULL)
  1272. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1273. }
  1274. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1275. {
  1276. adev->mc.vm_fault.num_types = 1;
  1277. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1278. }