dce_virtual.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_CIK
  31. #include "dce_v8_0.h"
  32. #endif
  33. #include "dce_v10_0.h"
  34. #include "dce_v11_0.h"
  35. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  36. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  37. /**
  38. * dce_virtual_vblank_wait - vblank wait asic callback.
  39. *
  40. * @adev: amdgpu_device pointer
  41. * @crtc: crtc to wait for vblank on
  42. *
  43. * Wait for vblank on the requested crtc (evergreen+).
  44. */
  45. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  46. {
  47. return;
  48. }
  49. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  50. {
  51. if (crtc >= adev->mode_info.num_crtc)
  52. return 0;
  53. else
  54. return adev->ddev->vblank[crtc].count;
  55. }
  56. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  57. int crtc_id, u64 crtc_base, bool async)
  58. {
  59. return;
  60. }
  61. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  62. u32 *vbl, u32 *position)
  63. {
  64. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  65. return -EINVAL;
  66. *vbl = 0;
  67. *position = 0;
  68. return 0;
  69. }
  70. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  71. enum amdgpu_hpd_id hpd)
  72. {
  73. return true;
  74. }
  75. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  76. enum amdgpu_hpd_id hpd)
  77. {
  78. return;
  79. }
  80. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  81. {
  82. return 0;
  83. }
  84. static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
  85. {
  86. return false;
  87. }
  88. void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
  89. struct amdgpu_mode_mc_save *save)
  90. {
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. case CHIP_HAWAII:
  94. case CHIP_KAVERI:
  95. case CHIP_KABINI:
  96. case CHIP_MULLINS:
  97. #ifdef CONFIG_DRM_AMDGPU_CIK
  98. dce_v8_0_disable_dce(adev);
  99. #endif
  100. break;
  101. case CHIP_FIJI:
  102. case CHIP_TONGA:
  103. dce_v10_0_disable_dce(adev);
  104. break;
  105. case CHIP_CARRIZO:
  106. case CHIP_STONEY:
  107. case CHIP_POLARIS11:
  108. case CHIP_POLARIS10:
  109. dce_v11_0_disable_dce(adev);
  110. break;
  111. default:
  112. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  113. }
  114. return;
  115. }
  116. void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
  117. struct amdgpu_mode_mc_save *save)
  118. {
  119. return;
  120. }
  121. void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
  122. bool render)
  123. {
  124. return;
  125. }
  126. /**
  127. * dce_virtual_bandwidth_update - program display watermarks
  128. *
  129. * @adev: amdgpu_device pointer
  130. *
  131. * Calculate and program the display watermarks and line
  132. * buffer allocation (CIK).
  133. */
  134. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  135. {
  136. return;
  137. }
  138. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  139. u16 *green, u16 *blue, uint32_t size)
  140. {
  141. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  142. int i;
  143. /* userspace palettes are always correct as is */
  144. for (i = 0; i < size; i++) {
  145. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  146. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  147. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  148. }
  149. return 0;
  150. }
  151. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  152. {
  153. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  154. drm_crtc_cleanup(crtc);
  155. kfree(amdgpu_crtc);
  156. }
  157. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  158. .cursor_set2 = NULL,
  159. .cursor_move = NULL,
  160. .gamma_set = dce_virtual_crtc_gamma_set,
  161. .set_config = amdgpu_crtc_set_config,
  162. .destroy = dce_virtual_crtc_destroy,
  163. .page_flip = amdgpu_crtc_page_flip,
  164. };
  165. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  166. {
  167. struct drm_device *dev = crtc->dev;
  168. struct amdgpu_device *adev = dev->dev_private;
  169. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  170. unsigned type;
  171. switch (mode) {
  172. case DRM_MODE_DPMS_ON:
  173. amdgpu_crtc->enabled = true;
  174. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  175. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  176. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  177. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  178. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  179. break;
  180. case DRM_MODE_DPMS_STANDBY:
  181. case DRM_MODE_DPMS_SUSPEND:
  182. case DRM_MODE_DPMS_OFF:
  183. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  184. amdgpu_crtc->enabled = false;
  185. break;
  186. }
  187. }
  188. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  189. {
  190. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  191. }
  192. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  193. {
  194. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  195. }
  196. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  197. {
  198. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  199. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  200. if (crtc->primary->fb) {
  201. int r;
  202. struct amdgpu_framebuffer *amdgpu_fb;
  203. struct amdgpu_bo *rbo;
  204. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  205. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  206. r = amdgpu_bo_reserve(rbo, false);
  207. if (unlikely(r))
  208. DRM_ERROR("failed to reserve rbo before unpin\n");
  209. else {
  210. amdgpu_bo_unpin(rbo);
  211. amdgpu_bo_unreserve(rbo);
  212. }
  213. }
  214. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  215. amdgpu_crtc->encoder = NULL;
  216. amdgpu_crtc->connector = NULL;
  217. }
  218. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  219. struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode,
  221. int x, int y, struct drm_framebuffer *old_fb)
  222. {
  223. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  224. /* update the hw version fpr dpm */
  225. amdgpu_crtc->hw_mode = *adjusted_mode;
  226. return 0;
  227. }
  228. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  229. const struct drm_display_mode *mode,
  230. struct drm_display_mode *adjusted_mode)
  231. {
  232. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  233. struct drm_device *dev = crtc->dev;
  234. struct drm_encoder *encoder;
  235. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  236. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  237. if (encoder->crtc == crtc) {
  238. amdgpu_crtc->encoder = encoder;
  239. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  240. break;
  241. }
  242. }
  243. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  244. amdgpu_crtc->encoder = NULL;
  245. amdgpu_crtc->connector = NULL;
  246. return false;
  247. }
  248. return true;
  249. }
  250. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  251. struct drm_framebuffer *old_fb)
  252. {
  253. return 0;
  254. }
  255. static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
  256. {
  257. return;
  258. }
  259. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  260. struct drm_framebuffer *fb,
  261. int x, int y, enum mode_set_atomic state)
  262. {
  263. return 0;
  264. }
  265. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  266. .dpms = dce_virtual_crtc_dpms,
  267. .mode_fixup = dce_virtual_crtc_mode_fixup,
  268. .mode_set = dce_virtual_crtc_mode_set,
  269. .mode_set_base = dce_virtual_crtc_set_base,
  270. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  271. .prepare = dce_virtual_crtc_prepare,
  272. .commit = dce_virtual_crtc_commit,
  273. .load_lut = dce_virtual_crtc_load_lut,
  274. .disable = dce_virtual_crtc_disable,
  275. };
  276. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  277. {
  278. struct amdgpu_crtc *amdgpu_crtc;
  279. int i;
  280. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  281. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  282. if (amdgpu_crtc == NULL)
  283. return -ENOMEM;
  284. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  285. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  286. amdgpu_crtc->crtc_id = index;
  287. adev->mode_info.crtcs[index] = amdgpu_crtc;
  288. for (i = 0; i < 256; i++) {
  289. amdgpu_crtc->lut_r[i] = i << 2;
  290. amdgpu_crtc->lut_g[i] = i << 2;
  291. amdgpu_crtc->lut_b[i] = i << 2;
  292. }
  293. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  294. amdgpu_crtc->encoder = NULL;
  295. amdgpu_crtc->connector = NULL;
  296. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  297. return 0;
  298. }
  299. static int dce_virtual_early_init(void *handle)
  300. {
  301. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  302. dce_virtual_set_display_funcs(adev);
  303. dce_virtual_set_irq_funcs(adev);
  304. adev->mode_info.num_crtc = 1;
  305. adev->mode_info.num_hpd = 1;
  306. adev->mode_info.num_dig = 1;
  307. return 0;
  308. }
  309. static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
  310. {
  311. struct amdgpu_i2c_bus_rec ddc_bus;
  312. struct amdgpu_router router;
  313. struct amdgpu_hpd hpd;
  314. /* look up gpio for ddc, hpd */
  315. ddc_bus.valid = false;
  316. hpd.hpd = AMDGPU_HPD_NONE;
  317. /* needed for aux chan transactions */
  318. ddc_bus.hpd = hpd.hpd;
  319. memset(&router, 0, sizeof(router));
  320. router.ddc_valid = false;
  321. router.cd_valid = false;
  322. amdgpu_display_add_connector(adev,
  323. 0,
  324. ATOM_DEVICE_CRT1_SUPPORT,
  325. DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
  326. CONNECTOR_OBJECT_ID_VIRTUAL,
  327. &hpd,
  328. &router);
  329. amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
  330. ATOM_DEVICE_CRT1_SUPPORT,
  331. 0);
  332. amdgpu_link_encoder_connector(adev->ddev);
  333. return true;
  334. }
  335. static int dce_virtual_sw_init(void *handle)
  336. {
  337. int r, i;
  338. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  339. r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
  340. if (r)
  341. return r;
  342. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  343. adev->ddev->mode_config.max_width = 16384;
  344. adev->ddev->mode_config.max_height = 16384;
  345. adev->ddev->mode_config.preferred_depth = 24;
  346. adev->ddev->mode_config.prefer_shadow = 1;
  347. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  348. r = amdgpu_modeset_create_props(adev);
  349. if (r)
  350. return r;
  351. adev->ddev->mode_config.max_width = 16384;
  352. adev->ddev->mode_config.max_height = 16384;
  353. /* allocate crtcs */
  354. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  355. r = dce_virtual_crtc_init(adev, i);
  356. if (r)
  357. return r;
  358. }
  359. dce_virtual_get_connector_info(adev);
  360. amdgpu_print_display_setup(adev->ddev);
  361. drm_kms_helper_poll_init(adev->ddev);
  362. adev->mode_info.mode_config_initialized = true;
  363. return 0;
  364. }
  365. static int dce_virtual_sw_fini(void *handle)
  366. {
  367. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  368. kfree(adev->mode_info.bios_hardcoded_edid);
  369. drm_kms_helper_poll_fini(adev->ddev);
  370. drm_mode_config_cleanup(adev->ddev);
  371. adev->mode_info.mode_config_initialized = false;
  372. return 0;
  373. }
  374. static int dce_virtual_hw_init(void *handle)
  375. {
  376. return 0;
  377. }
  378. static int dce_virtual_hw_fini(void *handle)
  379. {
  380. return 0;
  381. }
  382. static int dce_virtual_suspend(void *handle)
  383. {
  384. return dce_virtual_hw_fini(handle);
  385. }
  386. static int dce_virtual_resume(void *handle)
  387. {
  388. int ret;
  389. ret = dce_virtual_hw_init(handle);
  390. return ret;
  391. }
  392. static bool dce_virtual_is_idle(void *handle)
  393. {
  394. return true;
  395. }
  396. static int dce_virtual_wait_for_idle(void *handle)
  397. {
  398. return 0;
  399. }
  400. static int dce_virtual_soft_reset(void *handle)
  401. {
  402. return 0;
  403. }
  404. static int dce_virtual_set_clockgating_state(void *handle,
  405. enum amd_clockgating_state state)
  406. {
  407. return 0;
  408. }
  409. static int dce_virtual_set_powergating_state(void *handle,
  410. enum amd_powergating_state state)
  411. {
  412. return 0;
  413. }
  414. const struct amd_ip_funcs dce_virtual_ip_funcs = {
  415. .name = "dce_virtual",
  416. .early_init = dce_virtual_early_init,
  417. .late_init = NULL,
  418. .sw_init = dce_virtual_sw_init,
  419. .sw_fini = dce_virtual_sw_fini,
  420. .hw_init = dce_virtual_hw_init,
  421. .hw_fini = dce_virtual_hw_fini,
  422. .suspend = dce_virtual_suspend,
  423. .resume = dce_virtual_resume,
  424. .is_idle = dce_virtual_is_idle,
  425. .wait_for_idle = dce_virtual_wait_for_idle,
  426. .soft_reset = dce_virtual_soft_reset,
  427. .set_clockgating_state = dce_virtual_set_clockgating_state,
  428. .set_powergating_state = dce_virtual_set_powergating_state,
  429. };
  430. /* these are handled by the primary encoders */
  431. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  432. {
  433. return;
  434. }
  435. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  436. {
  437. return;
  438. }
  439. static void
  440. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  441. struct drm_display_mode *mode,
  442. struct drm_display_mode *adjusted_mode)
  443. {
  444. return;
  445. }
  446. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  447. {
  448. return;
  449. }
  450. static void
  451. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  452. {
  453. return;
  454. }
  455. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  456. const struct drm_display_mode *mode,
  457. struct drm_display_mode *adjusted_mode)
  458. {
  459. /* set the active encoder to connector routing */
  460. amdgpu_encoder_set_active_device(encoder);
  461. return true;
  462. }
  463. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  464. .dpms = dce_virtual_encoder_dpms,
  465. .mode_fixup = dce_virtual_encoder_mode_fixup,
  466. .prepare = dce_virtual_encoder_prepare,
  467. .mode_set = dce_virtual_encoder_mode_set,
  468. .commit = dce_virtual_encoder_commit,
  469. .disable = dce_virtual_encoder_disable,
  470. };
  471. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  472. {
  473. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  474. kfree(amdgpu_encoder->enc_priv);
  475. drm_encoder_cleanup(encoder);
  476. kfree(amdgpu_encoder);
  477. }
  478. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  479. .destroy = dce_virtual_encoder_destroy,
  480. };
  481. static void dce_virtual_encoder_add(struct amdgpu_device *adev,
  482. uint32_t encoder_enum,
  483. uint32_t supported_device,
  484. u16 caps)
  485. {
  486. struct drm_device *dev = adev->ddev;
  487. struct drm_encoder *encoder;
  488. struct amdgpu_encoder *amdgpu_encoder;
  489. /* see if we already added it */
  490. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  491. amdgpu_encoder = to_amdgpu_encoder(encoder);
  492. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  493. amdgpu_encoder->devices |= supported_device;
  494. return;
  495. }
  496. }
  497. /* add a new one */
  498. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  499. if (!amdgpu_encoder)
  500. return;
  501. encoder = &amdgpu_encoder->base;
  502. encoder->possible_crtcs = 0x1;
  503. amdgpu_encoder->enc_priv = NULL;
  504. amdgpu_encoder->encoder_enum = encoder_enum;
  505. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  506. amdgpu_encoder->devices = supported_device;
  507. amdgpu_encoder->rmx_type = RMX_OFF;
  508. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  509. amdgpu_encoder->is_ext_encoder = false;
  510. amdgpu_encoder->caps = caps;
  511. drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs,
  512. DRM_MODE_ENCODER_VIRTUAL, NULL);
  513. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  514. DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id);
  515. }
  516. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  517. .set_vga_render_state = &dce_virtual_set_vga_render_state,
  518. .bandwidth_update = &dce_virtual_bandwidth_update,
  519. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  520. .vblank_wait = &dce_virtual_vblank_wait,
  521. .is_display_hung = &dce_virtual_is_display_hung,
  522. .backlight_set_level = NULL,
  523. .backlight_get_level = NULL,
  524. .hpd_sense = &dce_virtual_hpd_sense,
  525. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  526. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  527. .page_flip = &dce_virtual_page_flip,
  528. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  529. .add_encoder = &dce_virtual_encoder_add,
  530. .add_connector = &amdgpu_connector_add,
  531. .stop_mc_access = &dce_virtual_stop_mc_access,
  532. .resume_mc_access = &dce_virtual_resume_mc_access,
  533. };
  534. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  535. {
  536. if (adev->mode_info.funcs == NULL)
  537. adev->mode_info.funcs = &dce_virtual_display_funcs;
  538. }
  539. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  540. int crtc,
  541. enum amdgpu_interrupt_state state)
  542. {
  543. if (crtc >= adev->mode_info.num_crtc) {
  544. DRM_DEBUG("invalid crtc %d\n", crtc);
  545. return;
  546. }
  547. }
  548. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  549. struct amdgpu_irq_src *source,
  550. unsigned type,
  551. enum amdgpu_interrupt_state state)
  552. {
  553. switch (type) {
  554. case AMDGPU_CRTC_IRQ_VBLANK1:
  555. dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state);
  556. break;
  557. default:
  558. break;
  559. }
  560. return 0;
  561. }
  562. static void dce_virtual_crtc_vblank_int_ack(struct amdgpu_device *adev,
  563. int crtc)
  564. {
  565. if (crtc >= adev->mode_info.num_crtc) {
  566. DRM_DEBUG("invalid crtc %d\n", crtc);
  567. return;
  568. }
  569. }
  570. static int dce_virtual_crtc_irq(struct amdgpu_device *adev,
  571. struct amdgpu_irq_src *source,
  572. struct amdgpu_iv_entry *entry)
  573. {
  574. unsigned crtc = 0;
  575. unsigned irq_type = AMDGPU_CRTC_IRQ_VBLANK1;
  576. adev->ddev->vblank[crtc].count++;
  577. dce_virtual_crtc_vblank_int_ack(adev, crtc);
  578. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  579. drm_handle_vblank(adev->ddev, crtc);
  580. }
  581. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  582. return 0;
  583. }
  584. static int dce_virtual_set_pageflip_irq_state(struct amdgpu_device *adev,
  585. struct amdgpu_irq_src *src,
  586. unsigned type,
  587. enum amdgpu_interrupt_state state)
  588. {
  589. if (type >= adev->mode_info.num_crtc) {
  590. DRM_ERROR("invalid pageflip crtc %d\n", type);
  591. return -EINVAL;
  592. }
  593. DRM_DEBUG("[FM]set pageflip irq type %d state %d\n", type, state);
  594. return 0;
  595. }
  596. static int dce_virtual_pageflip_irq(struct amdgpu_device *adev,
  597. struct amdgpu_irq_src *source,
  598. struct amdgpu_iv_entry *entry)
  599. {
  600. unsigned long flags;
  601. unsigned crtc_id = 0;
  602. struct amdgpu_crtc *amdgpu_crtc;
  603. struct amdgpu_flip_work *works;
  604. crtc_id = 0;
  605. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  606. if (crtc_id >= adev->mode_info.num_crtc) {
  607. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  608. return -EINVAL;
  609. }
  610. /* IRQ could occur when in initial stage */
  611. if (amdgpu_crtc == NULL)
  612. return 0;
  613. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  614. works = amdgpu_crtc->pflip_works;
  615. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  616. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  617. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  618. amdgpu_crtc->pflip_status,
  619. AMDGPU_FLIP_SUBMITTED);
  620. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  621. return 0;
  622. }
  623. /* page flip completed. clean up */
  624. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  625. amdgpu_crtc->pflip_works = NULL;
  626. /* wakeup usersapce */
  627. if (works->event)
  628. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  629. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  630. drm_crtc_vblank_put(&amdgpu_crtc->base);
  631. schedule_work(&works->unpin_work);
  632. return 0;
  633. }
  634. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  635. .set = dce_virtual_set_crtc_irq_state,
  636. .process = dce_virtual_crtc_irq,
  637. };
  638. static const struct amdgpu_irq_src_funcs dce_virtual_pageflip_irq_funcs = {
  639. .set = dce_virtual_set_pageflip_irq_state,
  640. .process = dce_virtual_pageflip_irq,
  641. };
  642. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  643. {
  644. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  645. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  646. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  647. adev->pageflip_irq.funcs = &dce_virtual_pageflip_irq_funcs;
  648. }