amdgpu_drv.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /**
  2. * \file amdgpu_drv.c
  3. * AMD Amdgpu driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include <drm/drm_gem.h>
  33. #include "amdgpu_drv.h"
  34. #include <drm/drm_pciids.h>
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/vga_switcheroo.h>
  39. #include "drm_crtc_helper.h"
  40. #include "amdgpu.h"
  41. #include "amdgpu_irq.h"
  42. #include "amdgpu_amdkfd.h"
  43. /*
  44. * KMS wrapper.
  45. * - 3.0.0 - initial driver
  46. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  47. * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
  48. * at the end of IBs.
  49. * - 3.3.0 - Add VM support for UVD on supported hardware.
  50. */
  51. #define KMS_DRIVER_MAJOR 3
  52. #define KMS_DRIVER_MINOR 3
  53. #define KMS_DRIVER_PATCHLEVEL 0
  54. int amdgpu_vram_limit = 0;
  55. int amdgpu_gart_size = -1; /* auto */
  56. int amdgpu_benchmarking = 0;
  57. int amdgpu_testing = 0;
  58. int amdgpu_audio = -1;
  59. int amdgpu_disp_priority = 0;
  60. int amdgpu_hw_i2c = 0;
  61. int amdgpu_pcie_gen2 = -1;
  62. int amdgpu_msi = -1;
  63. int amdgpu_lockup_timeout = 0;
  64. int amdgpu_dpm = -1;
  65. int amdgpu_smc_load_fw = 1;
  66. int amdgpu_aspm = -1;
  67. int amdgpu_runtime_pm = -1;
  68. unsigned amdgpu_ip_block_mask = 0xffffffff;
  69. int amdgpu_bapm = -1;
  70. int amdgpu_deep_color = 0;
  71. int amdgpu_vm_size = 64;
  72. int amdgpu_vm_block_size = -1;
  73. int amdgpu_vm_fault_stop = 0;
  74. int amdgpu_vm_debug = 0;
  75. int amdgpu_exp_hw_support = 0;
  76. int amdgpu_sched_jobs = 32;
  77. int amdgpu_sched_hw_submission = 2;
  78. int amdgpu_powerplay = -1;
  79. int amdgpu_powercontainment = 1;
  80. int amdgpu_sclk_deep_sleep_en = 1;
  81. unsigned amdgpu_pcie_gen_cap = 0;
  82. unsigned amdgpu_pcie_lane_cap = 0;
  83. unsigned amdgpu_cg_mask = 0xffffffff;
  84. unsigned amdgpu_pg_mask = 0xffffffff;
  85. char *amdgpu_disable_cu = NULL;
  86. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  87. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  88. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
  89. module_param_named(gartsize, amdgpu_gart_size, int, 0600);
  90. MODULE_PARM_DESC(benchmark, "Run benchmark");
  91. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  92. MODULE_PARM_DESC(test, "Run tests");
  93. module_param_named(test, amdgpu_testing, int, 0444);
  94. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  95. module_param_named(audio, amdgpu_audio, int, 0444);
  96. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  97. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  98. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  99. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  100. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  101. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  102. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  103. module_param_named(msi, amdgpu_msi, int, 0444);
  104. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
  105. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  106. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  107. module_param_named(dpm, amdgpu_dpm, int, 0444);
  108. MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
  109. module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
  110. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  111. module_param_named(aspm, amdgpu_aspm, int, 0444);
  112. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  113. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  114. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  115. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  116. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  117. module_param_named(bapm, amdgpu_bapm, int, 0444);
  118. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  119. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  120. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
  121. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  122. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  123. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  124. MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
  125. module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
  126. MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
  127. module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
  128. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  129. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  130. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
  131. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  132. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  133. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  134. #ifdef CONFIG_DRM_AMD_POWERPLAY
  135. MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
  136. module_param_named(powerplay, amdgpu_powerplay, int, 0444);
  137. MODULE_PARM_DESC(powercontainment, "Power Containment (1 = enable (default), 0 = disable)");
  138. module_param_named(powercontainment, amdgpu_powercontainment, int, 0444);
  139. #endif
  140. MODULE_PARM_DESC(sclkdeepsleep, "SCLK Deep Sleep (1 = enable (default), 0 = disable)");
  141. module_param_named(sclkdeepsleep, amdgpu_sclk_deep_sleep_en, int, 0444);
  142. MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
  143. module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
  144. MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
  145. module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
  146. MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
  147. module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
  148. MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
  149. module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
  150. MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
  151. module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
  152. static const struct pci_device_id pciidlist[] = {
  153. #ifdef CONFIG_DRM_AMDGPU_CIK
  154. /* Kaveri */
  155. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  156. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  157. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  158. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  159. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  160. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  161. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  162. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  163. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  164. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  165. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  166. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  167. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  168. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  169. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  170. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  171. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  172. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  173. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  174. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  175. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  176. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  177. /* Bonaire */
  178. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  179. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  180. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  181. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  182. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  183. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  184. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  185. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  186. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  187. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  188. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  189. /* Hawaii */
  190. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  191. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  192. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  193. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  194. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  195. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  196. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  197. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  198. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  199. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  200. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  201. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  202. /* Kabini */
  203. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  204. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  205. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  206. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  207. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  208. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  209. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  210. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  211. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  212. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  213. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  214. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  215. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  216. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  217. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  218. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  219. /* mullins */
  220. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  221. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  222. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  223. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  224. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  225. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  226. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  227. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  228. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  229. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  230. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  231. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  232. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  233. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  234. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  235. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  236. #endif
  237. /* topaz */
  238. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  239. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  240. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  241. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  242. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  243. /* tonga */
  244. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  245. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  246. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  247. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  248. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  249. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  250. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  251. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  252. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  253. /* fiji */
  254. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  255. /* carrizo */
  256. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  257. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  258. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  259. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  260. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  261. /* stoney */
  262. {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
  263. /* Polaris11 */
  264. {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  265. {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  266. {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  267. {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  268. {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  269. {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  270. {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  271. {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  272. {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
  273. /* Polaris10 */
  274. {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  275. {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  276. {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  277. {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  278. {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  279. {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  280. {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  281. {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  282. {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  283. {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  284. {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
  285. {0, 0, 0}
  286. };
  287. MODULE_DEVICE_TABLE(pci, pciidlist);
  288. static struct drm_driver kms_driver;
  289. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  290. {
  291. struct apertures_struct *ap;
  292. bool primary = false;
  293. ap = alloc_apertures(1);
  294. if (!ap)
  295. return -ENOMEM;
  296. ap->ranges[0].base = pci_resource_start(pdev, 0);
  297. ap->ranges[0].size = pci_resource_len(pdev, 0);
  298. #ifdef CONFIG_X86
  299. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  300. #endif
  301. remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  302. kfree(ap);
  303. return 0;
  304. }
  305. static int amdgpu_pci_probe(struct pci_dev *pdev,
  306. const struct pci_device_id *ent)
  307. {
  308. unsigned long flags = ent->driver_data;
  309. int ret;
  310. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  311. DRM_INFO("This hardware requires experimental hardware support.\n"
  312. "See modparam exp_hw_support\n");
  313. return -ENODEV;
  314. }
  315. /*
  316. * Initialize amdkfd before starting radeon. If it was not loaded yet,
  317. * defer radeon probing
  318. */
  319. ret = amdgpu_amdkfd_init();
  320. if (ret == -EPROBE_DEFER)
  321. return ret;
  322. /* Get rid of things like offb */
  323. ret = amdgpu_kick_out_firmware_fb(pdev);
  324. if (ret)
  325. return ret;
  326. return drm_get_pci_dev(pdev, ent, &kms_driver);
  327. }
  328. static void
  329. amdgpu_pci_remove(struct pci_dev *pdev)
  330. {
  331. struct drm_device *dev = pci_get_drvdata(pdev);
  332. drm_put_dev(dev);
  333. }
  334. static int amdgpu_pmops_suspend(struct device *dev)
  335. {
  336. struct pci_dev *pdev = to_pci_dev(dev);
  337. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  338. return amdgpu_suspend_kms(drm_dev, true, true);
  339. }
  340. static int amdgpu_pmops_resume(struct device *dev)
  341. {
  342. struct pci_dev *pdev = to_pci_dev(dev);
  343. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  344. return amdgpu_resume_kms(drm_dev, true, true);
  345. }
  346. static int amdgpu_pmops_freeze(struct device *dev)
  347. {
  348. struct pci_dev *pdev = to_pci_dev(dev);
  349. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  350. return amdgpu_suspend_kms(drm_dev, false, true);
  351. }
  352. static int amdgpu_pmops_thaw(struct device *dev)
  353. {
  354. struct pci_dev *pdev = to_pci_dev(dev);
  355. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  356. return amdgpu_resume_kms(drm_dev, false, true);
  357. }
  358. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  359. {
  360. struct pci_dev *pdev = to_pci_dev(dev);
  361. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  362. int ret;
  363. if (!amdgpu_device_is_px(drm_dev)) {
  364. pm_runtime_forbid(dev);
  365. return -EBUSY;
  366. }
  367. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  368. drm_kms_helper_poll_disable(drm_dev);
  369. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  370. ret = amdgpu_suspend_kms(drm_dev, false, false);
  371. pci_save_state(pdev);
  372. pci_disable_device(pdev);
  373. pci_ignore_hotplug(pdev);
  374. if (amdgpu_is_atpx_hybrid())
  375. pci_set_power_state(pdev, PCI_D3cold);
  376. else if (!amdgpu_has_atpx_dgpu_power_cntl())
  377. pci_set_power_state(pdev, PCI_D3hot);
  378. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  379. return 0;
  380. }
  381. static int amdgpu_pmops_runtime_resume(struct device *dev)
  382. {
  383. struct pci_dev *pdev = to_pci_dev(dev);
  384. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  385. int ret;
  386. if (!amdgpu_device_is_px(drm_dev))
  387. return -EINVAL;
  388. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  389. if (amdgpu_is_atpx_hybrid() ||
  390. !amdgpu_has_atpx_dgpu_power_cntl())
  391. pci_set_power_state(pdev, PCI_D0);
  392. pci_restore_state(pdev);
  393. ret = pci_enable_device(pdev);
  394. if (ret)
  395. return ret;
  396. pci_set_master(pdev);
  397. ret = amdgpu_resume_kms(drm_dev, false, false);
  398. drm_kms_helper_poll_enable(drm_dev);
  399. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  400. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  401. return 0;
  402. }
  403. static int amdgpu_pmops_runtime_idle(struct device *dev)
  404. {
  405. struct pci_dev *pdev = to_pci_dev(dev);
  406. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  407. struct drm_crtc *crtc;
  408. if (!amdgpu_device_is_px(drm_dev)) {
  409. pm_runtime_forbid(dev);
  410. return -EBUSY;
  411. }
  412. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  413. if (crtc->enabled) {
  414. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  415. return -EBUSY;
  416. }
  417. }
  418. pm_runtime_mark_last_busy(dev);
  419. pm_runtime_autosuspend(dev);
  420. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  421. return 1;
  422. }
  423. long amdgpu_drm_ioctl(struct file *filp,
  424. unsigned int cmd, unsigned long arg)
  425. {
  426. struct drm_file *file_priv = filp->private_data;
  427. struct drm_device *dev;
  428. long ret;
  429. dev = file_priv->minor->dev;
  430. ret = pm_runtime_get_sync(dev->dev);
  431. if (ret < 0)
  432. return ret;
  433. ret = drm_ioctl(filp, cmd, arg);
  434. pm_runtime_mark_last_busy(dev->dev);
  435. pm_runtime_put_autosuspend(dev->dev);
  436. return ret;
  437. }
  438. static const struct dev_pm_ops amdgpu_pm_ops = {
  439. .suspend = amdgpu_pmops_suspend,
  440. .resume = amdgpu_pmops_resume,
  441. .freeze = amdgpu_pmops_freeze,
  442. .thaw = amdgpu_pmops_thaw,
  443. .poweroff = amdgpu_pmops_freeze,
  444. .restore = amdgpu_pmops_resume,
  445. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  446. .runtime_resume = amdgpu_pmops_runtime_resume,
  447. .runtime_idle = amdgpu_pmops_runtime_idle,
  448. };
  449. static const struct file_operations amdgpu_driver_kms_fops = {
  450. .owner = THIS_MODULE,
  451. .open = drm_open,
  452. .release = drm_release,
  453. .unlocked_ioctl = amdgpu_drm_ioctl,
  454. .mmap = amdgpu_mmap,
  455. .poll = drm_poll,
  456. .read = drm_read,
  457. #ifdef CONFIG_COMPAT
  458. .compat_ioctl = amdgpu_kms_compat_ioctl,
  459. #endif
  460. };
  461. static struct drm_driver kms_driver = {
  462. .driver_features =
  463. DRIVER_USE_AGP |
  464. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  465. DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
  466. .dev_priv_size = 0,
  467. .load = amdgpu_driver_load_kms,
  468. .open = amdgpu_driver_open_kms,
  469. .preclose = amdgpu_driver_preclose_kms,
  470. .postclose = amdgpu_driver_postclose_kms,
  471. .lastclose = amdgpu_driver_lastclose_kms,
  472. .set_busid = drm_pci_set_busid,
  473. .unload = amdgpu_driver_unload_kms,
  474. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  475. .enable_vblank = amdgpu_enable_vblank_kms,
  476. .disable_vblank = amdgpu_disable_vblank_kms,
  477. .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
  478. .get_scanout_position = amdgpu_get_crtc_scanoutpos,
  479. #if defined(CONFIG_DEBUG_FS)
  480. .debugfs_init = amdgpu_debugfs_init,
  481. .debugfs_cleanup = amdgpu_debugfs_cleanup,
  482. #endif
  483. .irq_preinstall = amdgpu_irq_preinstall,
  484. .irq_postinstall = amdgpu_irq_postinstall,
  485. .irq_uninstall = amdgpu_irq_uninstall,
  486. .irq_handler = amdgpu_irq_handler,
  487. .ioctls = amdgpu_ioctls_kms,
  488. .gem_free_object_unlocked = amdgpu_gem_object_free,
  489. .gem_open_object = amdgpu_gem_object_open,
  490. .gem_close_object = amdgpu_gem_object_close,
  491. .dumb_create = amdgpu_mode_dumb_create,
  492. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  493. .dumb_destroy = drm_gem_dumb_destroy,
  494. .fops = &amdgpu_driver_kms_fops,
  495. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  496. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  497. .gem_prime_export = amdgpu_gem_prime_export,
  498. .gem_prime_import = drm_gem_prime_import,
  499. .gem_prime_pin = amdgpu_gem_prime_pin,
  500. .gem_prime_unpin = amdgpu_gem_prime_unpin,
  501. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  502. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  503. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  504. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  505. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  506. .name = DRIVER_NAME,
  507. .desc = DRIVER_DESC,
  508. .date = DRIVER_DATE,
  509. .major = KMS_DRIVER_MAJOR,
  510. .minor = KMS_DRIVER_MINOR,
  511. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  512. };
  513. static struct drm_driver *driver;
  514. static struct pci_driver *pdriver;
  515. static struct pci_driver amdgpu_kms_pci_driver = {
  516. .name = DRIVER_NAME,
  517. .id_table = pciidlist,
  518. .probe = amdgpu_pci_probe,
  519. .remove = amdgpu_pci_remove,
  520. .driver.pm = &amdgpu_pm_ops,
  521. };
  522. static int __init amdgpu_init(void)
  523. {
  524. amdgpu_sync_init();
  525. amdgpu_fence_slab_init();
  526. if (vgacon_text_force()) {
  527. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  528. return -EINVAL;
  529. }
  530. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  531. driver = &kms_driver;
  532. pdriver = &amdgpu_kms_pci_driver;
  533. driver->num_ioctls = amdgpu_max_kms_ioctl;
  534. amdgpu_register_atpx_handler();
  535. /* let modprobe override vga console setting */
  536. return drm_pci_init(driver, pdriver);
  537. }
  538. static void __exit amdgpu_exit(void)
  539. {
  540. amdgpu_amdkfd_fini();
  541. drm_pci_exit(driver, pdriver);
  542. amdgpu_unregister_atpx_handler();
  543. amdgpu_sync_fini();
  544. amdgpu_fence_slab_fini();
  545. }
  546. module_init(amdgpu_init);
  547. module_exit(amdgpu_exit);
  548. MODULE_AUTHOR(DRIVER_AUTHOR);
  549. MODULE_DESCRIPTION(DRIVER_DESC);
  550. MODULE_LICENSE("GPL and additional rights");