spi-omap-uwire.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * MicroWire interface driver for OMAP
  3. *
  4. * Copyright 2003 MontaVista Software Inc. <source@mvista.com>
  5. *
  6. * Ported to 2.6 OMAP uwire interface.
  7. * Copyright (C) 2004 Texas Instruments.
  8. *
  9. * Generalization patches by Juha Yrjola <juha.yrjola@nokia.com>
  10. *
  11. * Copyright (C) 2005 David Brownell (ported to 2.6 SPI interface)
  12. * Copyright (C) 2006 Nokia
  13. *
  14. * Many updates by Imre Deak <imre.deak@nokia.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the
  18. * Free Software Foundation; either version 2 of the License, or (at your
  19. * option) any later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  24. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. * You should have received a copy of the GNU General Public License along
  33. * with this program; if not, write to the Free Software Foundation, Inc.,
  34. * 675 Mass Ave, Cambridge, MA 02139, USA.
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/err.h>
  43. #include <linux/clk.h>
  44. #include <linux/slab.h>
  45. #include <linux/spi/spi.h>
  46. #include <linux/spi/spi_bitbang.h>
  47. #include <linux/module.h>
  48. #include <asm/irq.h>
  49. #include <mach/hardware.h>
  50. #include <asm/io.h>
  51. #include <asm/mach-types.h>
  52. #include <mach/mux.h>
  53. #include <mach/omap7xx.h> /* OMAP7XX_IO_CONF registers */
  54. /* FIXME address is now a platform device resource,
  55. * and irqs should show there too...
  56. */
  57. #define UWIRE_BASE_PHYS 0xFFFB3000
  58. /* uWire Registers: */
  59. #define UWIRE_IO_SIZE 0x20
  60. #define UWIRE_TDR 0x00
  61. #define UWIRE_RDR 0x00
  62. #define UWIRE_CSR 0x01
  63. #define UWIRE_SR1 0x02
  64. #define UWIRE_SR2 0x03
  65. #define UWIRE_SR3 0x04
  66. #define UWIRE_SR4 0x05
  67. #define UWIRE_SR5 0x06
  68. /* CSR bits */
  69. #define RDRB (1 << 15)
  70. #define CSRB (1 << 14)
  71. #define START (1 << 13)
  72. #define CS_CMD (1 << 12)
  73. /* SR1 or SR2 bits */
  74. #define UWIRE_READ_FALLING_EDGE 0x0001
  75. #define UWIRE_READ_RISING_EDGE 0x0000
  76. #define UWIRE_WRITE_FALLING_EDGE 0x0000
  77. #define UWIRE_WRITE_RISING_EDGE 0x0002
  78. #define UWIRE_CS_ACTIVE_LOW 0x0000
  79. #define UWIRE_CS_ACTIVE_HIGH 0x0004
  80. #define UWIRE_FREQ_DIV_2 0x0000
  81. #define UWIRE_FREQ_DIV_4 0x0008
  82. #define UWIRE_FREQ_DIV_8 0x0010
  83. #define UWIRE_CHK_READY 0x0020
  84. #define UWIRE_CLK_INVERTED 0x0040
  85. struct uwire_spi {
  86. struct spi_bitbang bitbang;
  87. struct clk *ck;
  88. };
  89. struct uwire_state {
  90. unsigned div1_idx;
  91. };
  92. /* REVISIT compile time constant for idx_shift? */
  93. /*
  94. * Or, put it in a structure which is used throughout the driver;
  95. * that avoids having to issue two loads for each bit of static data.
  96. */
  97. static unsigned int uwire_idx_shift;
  98. static void __iomem *uwire_base;
  99. static inline void uwire_write_reg(int idx, u16 val)
  100. {
  101. __raw_writew(val, uwire_base + (idx << uwire_idx_shift));
  102. }
  103. static inline u16 uwire_read_reg(int idx)
  104. {
  105. return __raw_readw(uwire_base + (idx << uwire_idx_shift));
  106. }
  107. static inline void omap_uwire_configure_mode(u8 cs, unsigned long flags)
  108. {
  109. u16 w, val = 0;
  110. int shift, reg;
  111. if (flags & UWIRE_CLK_INVERTED)
  112. val ^= 0x03;
  113. val = flags & 0x3f;
  114. if (cs & 1)
  115. shift = 6;
  116. else
  117. shift = 0;
  118. if (cs <= 1)
  119. reg = UWIRE_SR1;
  120. else
  121. reg = UWIRE_SR2;
  122. w = uwire_read_reg(reg);
  123. w &= ~(0x3f << shift);
  124. w |= val << shift;
  125. uwire_write_reg(reg, w);
  126. }
  127. static int wait_uwire_csr_flag(u16 mask, u16 val, int might_not_catch)
  128. {
  129. u16 w;
  130. int c = 0;
  131. unsigned long max_jiffies = jiffies + HZ;
  132. for (;;) {
  133. w = uwire_read_reg(UWIRE_CSR);
  134. if ((w & mask) == val)
  135. break;
  136. if (time_after(jiffies, max_jiffies)) {
  137. printk(KERN_ERR "%s: timeout. reg=%#06x "
  138. "mask=%#06x val=%#06x\n",
  139. __func__, w, mask, val);
  140. return -1;
  141. }
  142. c++;
  143. if (might_not_catch && c > 64)
  144. break;
  145. }
  146. return 0;
  147. }
  148. static void uwire_set_clk1_div(int div1_idx)
  149. {
  150. u16 w;
  151. w = uwire_read_reg(UWIRE_SR3);
  152. w &= ~(0x03 << 1);
  153. w |= div1_idx << 1;
  154. uwire_write_reg(UWIRE_SR3, w);
  155. }
  156. static void uwire_chipselect(struct spi_device *spi, int value)
  157. {
  158. struct uwire_state *ust = spi->controller_state;
  159. u16 w;
  160. int old_cs;
  161. BUG_ON(wait_uwire_csr_flag(CSRB, 0, 0));
  162. w = uwire_read_reg(UWIRE_CSR);
  163. old_cs = (w >> 10) & 0x03;
  164. if (value == BITBANG_CS_INACTIVE || old_cs != spi->chip_select) {
  165. /* Deselect this CS, or the previous CS */
  166. w &= ~CS_CMD;
  167. uwire_write_reg(UWIRE_CSR, w);
  168. }
  169. /* activate specfied chipselect */
  170. if (value == BITBANG_CS_ACTIVE) {
  171. uwire_set_clk1_div(ust->div1_idx);
  172. /* invert clock? */
  173. if (spi->mode & SPI_CPOL)
  174. uwire_write_reg(UWIRE_SR4, 1);
  175. else
  176. uwire_write_reg(UWIRE_SR4, 0);
  177. w = spi->chip_select << 10;
  178. w |= CS_CMD;
  179. uwire_write_reg(UWIRE_CSR, w);
  180. }
  181. }
  182. static int uwire_txrx(struct spi_device *spi, struct spi_transfer *t)
  183. {
  184. unsigned len = t->len;
  185. unsigned bits = t->bits_per_word ? : spi->bits_per_word;
  186. unsigned bytes;
  187. u16 val, w;
  188. int status = 0;
  189. if (!t->tx_buf && !t->rx_buf)
  190. return 0;
  191. w = spi->chip_select << 10;
  192. w |= CS_CMD;
  193. if (t->tx_buf) {
  194. const u8 *buf = t->tx_buf;
  195. /* NOTE: DMA could be used for TX transfers */
  196. /* write one or two bytes at a time */
  197. while (len >= 1) {
  198. /* tx bit 15 is first sent; we byteswap multibyte words
  199. * (msb-first) on the way out from memory.
  200. */
  201. val = *buf++;
  202. if (bits > 8) {
  203. bytes = 2;
  204. val |= *buf++ << 8;
  205. } else
  206. bytes = 1;
  207. val <<= 16 - bits;
  208. #ifdef VERBOSE
  209. pr_debug("%s: write-%d =%04x\n",
  210. dev_name(&spi->dev), bits, val);
  211. #endif
  212. if (wait_uwire_csr_flag(CSRB, 0, 0))
  213. goto eio;
  214. uwire_write_reg(UWIRE_TDR, val);
  215. /* start write */
  216. val = START | w | (bits << 5);
  217. uwire_write_reg(UWIRE_CSR, val);
  218. len -= bytes;
  219. /* Wait till write actually starts.
  220. * This is needed with MPU clock 60+ MHz.
  221. * REVISIT: we may not have time to catch it...
  222. */
  223. if (wait_uwire_csr_flag(CSRB, CSRB, 1))
  224. goto eio;
  225. status += bytes;
  226. }
  227. /* REVISIT: save this for later to get more i/o overlap */
  228. if (wait_uwire_csr_flag(CSRB, 0, 0))
  229. goto eio;
  230. } else if (t->rx_buf) {
  231. u8 *buf = t->rx_buf;
  232. /* read one or two bytes at a time */
  233. while (len) {
  234. if (bits > 8) {
  235. bytes = 2;
  236. } else
  237. bytes = 1;
  238. /* start read */
  239. val = START | w | (bits << 0);
  240. uwire_write_reg(UWIRE_CSR, val);
  241. len -= bytes;
  242. /* Wait till read actually starts */
  243. (void) wait_uwire_csr_flag(CSRB, CSRB, 1);
  244. if (wait_uwire_csr_flag(RDRB | CSRB,
  245. RDRB, 0))
  246. goto eio;
  247. /* rx bit 0 is last received; multibyte words will
  248. * be properly byteswapped on the way to memory.
  249. */
  250. val = uwire_read_reg(UWIRE_RDR);
  251. val &= (1 << bits) - 1;
  252. *buf++ = (u8) val;
  253. if (bytes == 2)
  254. *buf++ = val >> 8;
  255. status += bytes;
  256. #ifdef VERBOSE
  257. pr_debug("%s: read-%d =%04x\n",
  258. dev_name(&spi->dev), bits, val);
  259. #endif
  260. }
  261. }
  262. return status;
  263. eio:
  264. return -EIO;
  265. }
  266. static int uwire_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
  267. {
  268. struct uwire_state *ust = spi->controller_state;
  269. struct uwire_spi *uwire;
  270. unsigned flags = 0;
  271. unsigned hz;
  272. unsigned long rate;
  273. int div1_idx;
  274. int div1;
  275. int div2;
  276. int status;
  277. uwire = spi_master_get_devdata(spi->master);
  278. /* mode 0..3, clock inverted separately;
  279. * standard nCS signaling;
  280. * don't treat DI=high as "not ready"
  281. */
  282. if (spi->mode & SPI_CS_HIGH)
  283. flags |= UWIRE_CS_ACTIVE_HIGH;
  284. if (spi->mode & SPI_CPOL)
  285. flags |= UWIRE_CLK_INVERTED;
  286. switch (spi->mode & (SPI_CPOL | SPI_CPHA)) {
  287. case SPI_MODE_0:
  288. case SPI_MODE_3:
  289. flags |= UWIRE_WRITE_FALLING_EDGE | UWIRE_READ_RISING_EDGE;
  290. break;
  291. case SPI_MODE_1:
  292. case SPI_MODE_2:
  293. flags |= UWIRE_WRITE_RISING_EDGE | UWIRE_READ_FALLING_EDGE;
  294. break;
  295. }
  296. /* assume it's already enabled */
  297. rate = clk_get_rate(uwire->ck);
  298. hz = spi->max_speed_hz;
  299. if (t != NULL && t->speed_hz)
  300. hz = t->speed_hz;
  301. if (!hz) {
  302. pr_debug("%s: zero speed?\n", dev_name(&spi->dev));
  303. status = -EINVAL;
  304. goto done;
  305. }
  306. /* F_INT = mpu_xor_clk / DIV1 */
  307. for (div1_idx = 0; div1_idx < 4; div1_idx++) {
  308. switch (div1_idx) {
  309. case 0:
  310. div1 = 2;
  311. break;
  312. case 1:
  313. div1 = 4;
  314. break;
  315. case 2:
  316. div1 = 7;
  317. break;
  318. default:
  319. case 3:
  320. div1 = 10;
  321. break;
  322. }
  323. div2 = (rate / div1 + hz - 1) / hz;
  324. if (div2 <= 8)
  325. break;
  326. }
  327. if (div1_idx == 4) {
  328. pr_debug("%s: lowest clock %ld, need %d\n",
  329. dev_name(&spi->dev), rate / 10 / 8, hz);
  330. status = -EDOM;
  331. goto done;
  332. }
  333. /* we have to cache this and reset in uwire_chipselect as this is a
  334. * global parameter and another uwire device can change it under
  335. * us */
  336. ust->div1_idx = div1_idx;
  337. uwire_set_clk1_div(div1_idx);
  338. rate /= div1;
  339. switch (div2) {
  340. case 0:
  341. case 1:
  342. case 2:
  343. flags |= UWIRE_FREQ_DIV_2;
  344. rate /= 2;
  345. break;
  346. case 3:
  347. case 4:
  348. flags |= UWIRE_FREQ_DIV_4;
  349. rate /= 4;
  350. break;
  351. case 5:
  352. case 6:
  353. case 7:
  354. case 8:
  355. flags |= UWIRE_FREQ_DIV_8;
  356. rate /= 8;
  357. break;
  358. }
  359. omap_uwire_configure_mode(spi->chip_select, flags);
  360. pr_debug("%s: uwire flags %02x, armxor %lu KHz, SCK %lu KHz\n",
  361. __func__, flags,
  362. clk_get_rate(uwire->ck) / 1000,
  363. rate / 1000);
  364. status = 0;
  365. done:
  366. return status;
  367. }
  368. static int uwire_setup(struct spi_device *spi)
  369. {
  370. struct uwire_state *ust = spi->controller_state;
  371. if (ust == NULL) {
  372. ust = kzalloc(sizeof(*ust), GFP_KERNEL);
  373. if (ust == NULL)
  374. return -ENOMEM;
  375. spi->controller_state = ust;
  376. }
  377. return uwire_setup_transfer(spi, NULL);
  378. }
  379. static void uwire_cleanup(struct spi_device *spi)
  380. {
  381. kfree(spi->controller_state);
  382. }
  383. static void uwire_off(struct uwire_spi *uwire)
  384. {
  385. uwire_write_reg(UWIRE_SR3, 0);
  386. clk_disable(uwire->ck);
  387. clk_put(uwire->ck);
  388. spi_master_put(uwire->bitbang.master);
  389. }
  390. static int uwire_probe(struct platform_device *pdev)
  391. {
  392. struct spi_master *master;
  393. struct uwire_spi *uwire;
  394. int status;
  395. master = spi_alloc_master(&pdev->dev, sizeof *uwire);
  396. if (!master)
  397. return -ENODEV;
  398. uwire = spi_master_get_devdata(master);
  399. uwire_base = ioremap(UWIRE_BASE_PHYS, UWIRE_IO_SIZE);
  400. if (!uwire_base) {
  401. dev_dbg(&pdev->dev, "can't ioremap UWIRE\n");
  402. spi_master_put(master);
  403. return -ENOMEM;
  404. }
  405. platform_set_drvdata(pdev, uwire);
  406. uwire->ck = clk_get(&pdev->dev, "fck");
  407. if (IS_ERR(uwire->ck)) {
  408. status = PTR_ERR(uwire->ck);
  409. dev_dbg(&pdev->dev, "no functional clock?\n");
  410. spi_master_put(master);
  411. iounmap(uwire_base);
  412. return status;
  413. }
  414. clk_enable(uwire->ck);
  415. if (cpu_is_omap7xx())
  416. uwire_idx_shift = 1;
  417. else
  418. uwire_idx_shift = 2;
  419. uwire_write_reg(UWIRE_SR3, 1);
  420. /* the spi->mode bits understood by this driver: */
  421. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  422. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 16);
  423. master->flags = SPI_MASTER_HALF_DUPLEX;
  424. master->bus_num = 2; /* "official" */
  425. master->num_chipselect = 4;
  426. master->setup = uwire_setup;
  427. master->cleanup = uwire_cleanup;
  428. uwire->bitbang.master = master;
  429. uwire->bitbang.chipselect = uwire_chipselect;
  430. uwire->bitbang.setup_transfer = uwire_setup_transfer;
  431. uwire->bitbang.txrx_bufs = uwire_txrx;
  432. status = spi_bitbang_start(&uwire->bitbang);
  433. if (status < 0) {
  434. uwire_off(uwire);
  435. iounmap(uwire_base);
  436. }
  437. return status;
  438. }
  439. static int uwire_remove(struct platform_device *pdev)
  440. {
  441. struct uwire_spi *uwire = platform_get_drvdata(pdev);
  442. // FIXME remove all child devices, somewhere ...
  443. spi_bitbang_stop(&uwire->bitbang);
  444. uwire_off(uwire);
  445. iounmap(uwire_base);
  446. return 0;
  447. }
  448. /* work with hotplug and coldplug */
  449. MODULE_ALIAS("platform:omap_uwire");
  450. static struct platform_driver uwire_driver = {
  451. .driver = {
  452. .name = "omap_uwire",
  453. .owner = THIS_MODULE,
  454. },
  455. .probe = uwire_probe,
  456. .remove = uwire_remove,
  457. // suspend ... unuse ck
  458. // resume ... use ck
  459. };
  460. static int __init omap_uwire_init(void)
  461. {
  462. /* FIXME move these into the relevant board init code. also, include
  463. * H3 support; it uses tsc2101 like H2 (on a different chipselect).
  464. */
  465. if (machine_is_omap_h2()) {
  466. /* defaults: W21 SDO, U18 SDI, V19 SCL */
  467. omap_cfg_reg(N14_1610_UWIRE_CS0);
  468. omap_cfg_reg(N15_1610_UWIRE_CS1);
  469. }
  470. if (machine_is_omap_perseus2()) {
  471. /* configure pins: MPU_UW_nSCS1, MPU_UW_SDO, MPU_UW_SCLK */
  472. int val = omap_readl(OMAP7XX_IO_CONF_9) & ~0x00EEE000;
  473. omap_writel(val | 0x00AAA000, OMAP7XX_IO_CONF_9);
  474. }
  475. return platform_driver_register(&uwire_driver);
  476. }
  477. static void __exit omap_uwire_exit(void)
  478. {
  479. platform_driver_unregister(&uwire_driver);
  480. }
  481. subsys_initcall(omap_uwire_init);
  482. module_exit(omap_uwire_exit);
  483. MODULE_LICENSE("GPL");